HMC832

LAST TIME BUY

Wideband PLL+VCO (3.3V), 25 - 3000 MHz

Part Models
2
1ku List Price
price unavailable
Viewing:

Part Details

  • RF Bandwidth: 25 - 3000 MHz
  • Maximum Phase Detector Rate 100 MHz
  • 3.3 V Supply
  • Ultra Low Phase Noise -110 dBc/Hz in Band Typ.
  • Figure of Merit (FOM) -226 dBc/Hz
  • 24-bit Step Size, Resolution 3 Hz typ
  • Exact Frequency Mode with 0 Hz frequency error
  • Fast Frequency Hopping
  • 40 Lead 6x6 mm SMT Package: 36 mm2
HMC832
Wideband PLL+VCO (3.3V), 25 - 3000 MHz
pdp-image-unavailable
Add to myAnalog

Add product to the Products section of myAnalog (to receive notifications), to an existing project or to a new project.

Create New Project
Ask a Question

Documentation

Data Sheet

This is the most up-to-date revision of the Data Sheet.

Learn More
Add to myAnalog

Add product to the Products section of myAnalog (to receive notifications), to an existing project or to a new project.

Create New Project

Hardware Ecosystem

Parts Product Life Cycle Description
Clock Distribution Devices 1
HMC1031 LAST TIME BUY 0.1 MHz to 500 MHz Clock Generator with Integer N PLL
High Speed Comparators (<100ns Propagation Delay) 1
LTC6957 Low Phase Noise, Dual Output Buffer/Driver/Logic Converter
Modal heading
Add to myAnalog

Add product to the Products section of myAnalog (to receive notifications), to an existing project or to a new project.

Create New Project

Tools & Simulations

ADIsimPLL™

ADIsimPLL enables the rapid and reliable evaluation of new high performance PLL products from ADI. It is the most comprehensive PLL Synthesizer design and simulation tool available today. Simulations performed include all key non-linear effects that are significant in affecting PLL performance. ADIsimPLL removes at least one iteration from the design process, thereby speeding the design- to-market.

Open Tool

ADIsimFrequency Planner Tool

For those developers dealing with integer boundary spurs from Analog’s PLL synthesizers, the best solution is ADIsimFrequencyPlanner. The frequency planner quickly analyzes the PFD frequency for a user’s output requirements and then optimizes the frequency of each output to identify the highest contributing integer boundary spur performance.

Open Tool

Latest Discussions

Recently Viewed