Not the part you were looking for?
Ask a Question
Submit your question below and we will return the best answer from ADI’s knowledge database:
Other places you can find help
Support
Analog Devices Support Portal is a one-stop shop to answer all your ADI questions.
Visit the ADI Support PageFeatures
- High performance
- Throughput: 2 MSPS (AD4030-24) or 500 kSPS (AD4032-24) options
- INL: ±0.9 ppm maximum from −40°C to +125°C
- SNR: 108.4 dB typical
- THD: −127 dB typical
- NSD: −169 dBFS/Hz typical
- Low power
- 30 mW at 2 MSPS
- 10 mW at 500 kSPS
- 3 mW at 10 kSPS
- Easy Drive™ features reduce system complexity
- Low 1.2 μA input current for dc inputs
- Wide input common-mode range: −(1/128) × VREF to +(129/128) × VREF
- Flexible external reference voltage range: 4.096 V to 5 V
- Accurate integrated reference buffer with 2 μF bypass capacitor
- Programmable block averaging filter with up to 216 decimation
- Extended sample resolution to 30 bits
- Overrange and synchronization bits
- Flexi-SPI digital interface
- 1, 2, or 4 SDO lanes allows slower SCK
- Echo clock mode simplifies use of digital isolator
- Compatible with 1.2 V to 1.8 V logic
- 7 mm × 7 mm 64-Ball CSP_BGA package with internal supply and reference capacitors to help reduce system footprint
The AD4030-24/AD4032-24 are 2 MSPS or 500 kSPS successive approximation register (SAR), analog-to-digital converters (ADC) with Easy Drive™. With a guaranteed maximum ±0.9 ppm integral nonlinearity (INL) and no missing codes at 24-bits, the AD4030-24/AD4032-24 achieve unparalleled precision from −40°C to +125°C. Figure 1 shows the functional architecture of the AD4030-24/AD4032-24.
A low drift, internal precision reference buffer eases voltage reference sharing with other system circuitry. The AD4030-24/AD4032-24 offer a typical dynamic range of 109 dB when using a 5 V reference. The low noise floor enables signal chains requiring less gain and lower power. A block averaging filter with programmable decimation ratio can increase dynamic range up to 155.5 dB. The wide differential input and common mode ranges allow inputs to use the full ±VREF range without saturating, simplifying signal conditioning requirements and system calibration. The improved settling of the Easy Drive analog inputs broadens the selection of analog front-end components compatible with the AD4030-24/AD4032-24. Both single-ended and differential signals are supported.
The versatile Flexi-SPI serial peripheral interface (SPI) eases host processor and ADC integration. A wide data clocking window, multiple SDO lanes, and optional dual data rate (DDR) data clocking can reduce the serial clock to 10 MHz while operating at a sample rate of 2 MSPS or 500 kSPS. Echo clock mode and ADC host clock mode relax the timing requirements and simplify the use of digital isolators.
The 7 mm × 7 mm, 64-Ball CSP_BGA package of the AD4030-24/AD4032-24 integrates all critical power supply and reference bypass capacitors, reducing the footprint and system component count, and lessening sensitivity to board layout.
APPLICATIONS
- Automatic test equipment
- Digital control loops
- Medical instrumentation
- Seismology
- Semiconductor manufacturing
- Scientific instrumentation
Ask a Question
Submit your question below and we will return the best answer from ADI’s knowledge database:
Other places you can find help
Support
Analog Devices Support Portal is a one-stop shop to answer all your ADI questions.
Visit the ADI Support Page{{modalTitle}}
{{modalDescription}}
{{dropdownTitle}}
- {{defaultSelectedText}} {{#each projectNames}}
- {{name}} {{/each}} {{#if newProjectText}}
- {{newProjectText}} {{/if}}
{{newProjectTitle}}
{{projectNameErrorText}}
AD4030-24
Documentation
Filters
1 Applied
Data Sheet
2
User Guide
2
WIKI
WIKI
Documentation
Device Drivers 2
Video
2
ADI has always placed the highest emphasis on delivering products that meet the maximum levels of quality and reliability. We achieve this by incorporating quality and reliability checks in every scope of product and process design, and in the manufacturing process as well. "Zero defects" for shipped products is always our goal. View our quality and reliability program and certifications for more information.
Part Model | Pin/Package Drawing | Documentation | CAD Symbols, Footprints, and 3D Models |
---|---|---|---|
AD4030-24BBCZ | 64-Lead BGA (7 mm x 7 mm x 1.72 mm) |
|
|
AD4030-24BBCZ-RL | 64-Lead BGA (7 mm x 7 mm x 1.72 mm) |
|
- AD4030-24BBCZ
- Pin/Package Drawing
- 64-Lead BGA (7 mm x 7 mm x 1.72 mm)
- Documentation
- HTML Material Declaration
- HTML Reliablity Data
- CAD Symbols, Footprints, and 3D Models
- Ultra Librarian
- SamacSys
- AD4030-24BBCZ-RL
- Pin/Package Drawing
- 64-Lead BGA (7 mm x 7 mm x 1.72 mm)
- Documentation
- HTML Material Declaration
- HTML Reliablity Data
- CAD Symbols, Footprints, and 3D Models
- Ultra Librarian
- SamacSys
Software & Part Ecosystem
Device Drivers
FPGA/HDL
Looking for Evaluation Software? You can find it here
The Precision Toolbox is an evaluation software, made available in MATLAB, that allows configuring and capturing data with ADI’s precision data converters. To get started evaluating with the Precision Toolbox:
Step 1: Setup the evaluation hardware as described in the hardware setup guide.
Step 2: Install the Precision Toolbox and its dependencies. Refer to the Precision Toolbox wiki.
Can't find the software or driver you need?
Request a Driver/SoftwareEvaluation Kits 1
EVAL-AD4030-24
AD4030-24 Evaluation Board, Precision Single Channel 24-Bit SAR ADC
Product Detail
The EVAL-AD4030-24FMCZ evaluation board enables quick and easy evaluation of the AD4030 family of 24-bit precision successive approximation register (SAR) analog-to-digital converters (ADCs).
The AD4030-24 is a low power, 24-bit precision SAR ADC that supports up to 2 MSPS. The evaluation board demonstrates the performance of the AD4030-24 and provides a configurable analog front end (AFE) for a variety of system applications.
The EVAL-AD4030-24FMCZ evaluation board is designed for use with the Digilent ZedBoard. The ZedBoard is used to control data capture and buffering. The evaluation board connects to the ZedBoard board via a field-programmable gate array (FPGA) mezzanine card (FMC) low pin count (LPC) connector. The ZedBoard hosts a Xilinx Zynq7000 SoC, which has two processor cores and programmable FPGA fabric. The ZedBoard connects to the PC through USB.
The evaluation board includes:
- A high precision buffered band gap 5 volt reference (LTC6655).
- An analog front end (AFE) that provides signal conditioning and drive for the AD4030-24. The AFE can be configured to use either the ADA4896-2 in a dual buffer configuration, or the ADA4945-1, a fully differential amplifier.
- An optional 100 MHz clock source that provides a reference clock for the FPGA and ADC.
- Full power supply solution that provides all the necessary voltage rails from a 12 volt supply that is provided from the ZedBoard through the FMC connector.
Full descriptions of these products are available in their respective data sheets, which should be consulted when using the evaluation board.
APPLICATIONS
- Automatic test equipment
- Digital control loops
- Medical instrumentation
- Seismology
- Semiconductor manufacturing
- Scientific instrumentation
Resources
Tools & Simulations 4
LTspice® is a powerful, fast and free simulation software, schematic capture and waveform viewer with enhancements and models for improving the simulation of analog circuits.
To launch ready-to-run LTspice demonstration circuits for this part:
Step 1: Download and install LTspice on your computer.
Step 2: Click on the link in the section below to download a demonstration circuit.
Step 3: If LTspice does not automatically open after clicking the link below, you can instead run the simulation by right clicking on the link and selecting “Save Target As.” After saving the file to your computer, start LTspice and open the demonstration circuit by selecting ‘Open’ from the ‘File’ menu.