IF Diversity Receiver
Rochester Electronics is the only authorized source of Analog Devices' products that have previously been discontinued or have become obsolete. Product availability should be checked directly with Rochester Electronics.
The dual ADC core features a multistage, differential pipelined architecture with integrated output error correction logic. Each ADC features wide bandwidth differential sample-and-hold analog input amplifiers supporting a variety of user-selectable input ranges. An integrated voltage reference eases design considerations. A duty cycle stabilizer is provided to compensate for variations in the ADC clock duty cycle, allowing the converters to maintain excellent performance.
ADC data outputs are internally connected directly to the digital downconverter (DDC) of the receiver, simplifying layout and reducing interconnection parasitics. The digital receiver has two channels and provides processing flexibility. Each receive channel has four cascaded signal processing stages: a 32-bit frequency translator (numerically controlled oscillator (NCO)), a decimating half-band filter, a fixed FIR filter, and an fADC/8 fixed-frequency NCO.
In addition to the receiver, DDC, the AD6653 has several functions that simplify the automatic gain control (AGC) function in the system receiver. The fast detect feature allows fast overrange detection by outputting four bits of input level information with short latency.
In addition, the programmable threshold detector allows monitoring of the incoming signal power using the four fast detect bits of the ADC with low latency. If the input signal level exceeds the programmable threshold, the coarse upper threshold indicator goes high. Because this threshold indicator has low latency, the user can quickly turn down the system gain to avoid an overrange condition.
The second AGC-related function is the signal monitor. This block allows the user to monitor the composite magnitude of the incoming signal, which aids in setting the gain to optimize the dynamic range of the overall system.
Programming for setup and control is accomplished using a 3-bit SPI-compatible serial interface.
The AD6653 is available in a 64-lead LFCSP and is specified over the industrial temperature range of −40°C to +85°C.
- Integrated dual, 12-bit, 125 MSPS/150 MSPS ADC.
- Integrated wideband decimation filter and 32-bit complex NCO.
- Fast overrange detect and signal monitor with serial output.
- Proprietary differential input maintains excellent SNR performance for input frequencies up to 450 MHz.
- Flexible output modes, including independent CMOS, interleaved CMOS, IQ mode CMOS, and interleaved LVDS.
- SYNC input allows synchronization of multiple devices.
- 3-bit SPI port for register programming and register readback.
Data Sheet, Rev. 0, 11/07