

# ADRV9026/29 SOFTWARE RELEASE

NOTES

SW6.4.0.19

BUILD TYPE: RELEASE

RELEASE DATE: JULY 15, 2022

# INCLUDED DELIVERABLES:

| ARM Firmware Revision:      | 6.4.0.6           |  |  |  |  |
|-----------------------------|-------------------|--|--|--|--|
| Gain Tables Revision:       | 6.4.0.1           |  |  |  |  |
| API Revision:               | 6.4.0.14          |  |  |  |  |
| GUI Revision:               | 6.4.0.17          |  |  |  |  |
| (NOTE: Stream files must be | apparated from th |  |  |  |  |

(NOTE: Stream files must be generated from the GUI for the selected profile as they are use case dependent.)

# PREVIOUS BUILD: 6.3.0.5

(NOTE: This is the reference baseline for all changes outlined in this document.)

TESTED USE CASES: UC13-NLS, UC14-LS, UC14-NLS, UC14C-LS, UC26C-LS, UC26C-NLS, UC44-NLS, UC49-NLS, UC50-LS, UC50-NLS, UC51-LS, UC51-NLS, UC51C-LS, UC51C-NLS, UC54-NLS, UC59-NLS, UC59-LS, UC59-NLS, UC61-LS, UC78-NLS, UC83C-LS, UC90-NLS, UC93C-LS, UC93C-NLS, UC95C-LS, UC98-LS, UC98-NLS, UC102-NLS (OTHER INCLUDED USE CASES HAVE NOT BEEN FULLY VERIFIED) INIT CALIBRATION:

# The following calibrations were enabled during software verification for this release.

| Init Calibration                | Enabled | Init Calibration                 | Enabled | Init Calibration               | Enabled           | Init Calibration          | Enabled |  |
|---------------------------------|---------|----------------------------------|---------|--------------------------------|-------------------|---------------------------|---------|--|
| RESERVED                        |         | HD2 Init                         |         | Rx LO Delay                    |                   | Loopback Rx DC<br>Offset  | х       |  |
| RESERVED                        |         | RESERVED                         |         | Loopback Rx QEC Init           |                   | ORx DC Offset             | Х       |  |
| CFR Init                        | Х       | Closed Loop Gain<br>Control Init |         | Loopback Rx LO<br>Delay        | х                 | Rx DC Offset              | х       |  |
| RESERVED                        |         | DPD Init                         | х       | Tx QEC Init                    | х                 | Loopback Rx TIA<br>Filter | х       |  |
| Rx Gain Phase                   | Х       | Tx DAC Init                      | x       | Tx LO Leakage<br>External Init | х                 | ORx TIA Filter            | х       |  |
| Rx Gain Delay                   | х       | ORx QEC Init                     | Х       | Tx LO Leakage Init             | -O Leakage Init X |                           | Х       |  |
| Tx Atten Table<br>Linearization | Х       | ORx LO Delay                     |         | Path Delay                     | х                 | ADC Tuner                 | х       |  |
| Tx Atten Delay                  | х       | Rx QEC Init                      | Х       | ADC Flash                      | Х                 | Tx Baseband Filter        | Х       |  |

# OVERVIEW

The SW6.4.0.19 RELEASE build provides updates in the ARM firmware, stream files, API, and GUI software to support ADRV9026/29. Changes outlined in this document are relative to the previous release build listed above.

The following sections describe the changes and enhancements provided in this build.

# **API CHANGES**

- 1. Updated adi\_adrv9025\_TrackingCalSyncStatus\_e.ADI\_ADRV9010\_TRACKINGCAL\_SYNC\_SEM\_TAKE\_ERR to ADI\_ADRV9010\_TRACKINGCAL\_SYNC\_SEM\_TAKE\_WARN to better reflect intent of this indicator.
- 2. Implemented adi\_adrv9025\_UtilityInitFileLoad() function which allows loading of utility init file Json to configure radioCtrlInit structure
- 3. Resolved the header information for adi\_adrv9025\_RxAgcSyncGpioPinSet API function.
- 4. Corrected an error with the API function adi\_adrv9025\_GenerateEyeDiagramQRMode to generate the correct eye diagram.

# Applicable to ADRV9029 Only

- 1. Added widebandRegularizationFactorAlpha and widebandRegularizationDnSampleRate parameters as part of the adi\_adrv9025\_EnhancedDpdTrackingConfig\_t data structure. Please note this is an interface change.
- 2. Implemented changes to enable usage of big endianness in DFE applications.

# **ARM FIRMWARE CHANGES**

#### **Channel Setup**

- 1. Updated the wideband regularization operation in direct learning DPD mode to improve stability.
- 2. Updated the FW to resolve 1KHz offset being seen on TxNcoFreqSet/ TxNcoFreqGet functions.

#### Applicable to ADRV9029 Only

1. Updated the FW to improve DPD performance using wideband regularization feature.

#### Calibrations

1. Optimized the ORx QEC tracking calibration for improved performance with various Tx back off signal levels.

# **GUI CHANGES**

- 1. Resolved an issue in the eval system to be able to program use cases which has SERDES lane rates at 8.1Gbps.
- 2. Updated the use cases using JESD204C to disable the unused framers/deframers. This was causing boot up issues on the eval system.

# STREAM CHANGES

No changes

# **KNOWN ISSUES/LIMITATIONS**

- 1. This build does not support usage of external LO.
- 2. UC13 and UC44 cannot support DPD
- 3. AUX LO operation is not supported for 2T4R profiles.
- 4. Slightly degraded Tx QEC calibration performance was seen for Tx3 channel. This is currently being investigated.
- 5. When a large tone appears near the RX/ORX band edge, ADI has occasionally observed reduced RX/ORX QEC performance.
- 6. RX/ORX QEC tracking convergence time may be impacted when a large tone is present near DC.
- 7. TX LOL can degrade with signals close to DC when using a 100  $\mu$ s subframe duration.
- 8. TX LOL can degrade slightly when testing with CW signals at specific frequencies no issue observed with modulated signals.
- 9. DPD Timeout issues have been observed when a DPD reset is asserted via adi\_adrv9025\_DpdReset() cmd with the DPD tracking calibration enabled. It is recommended to disable the DPD tracking calibration via TrackingCalsEnableSet() cmd and wait for 1 second to ensure that DPD has stopped tracking before proceeding to issue a DPD reset command.

# ADDITIONAL INFORMATION

- 1. The API command *adi\_adrv9025\_DpdModelConfigSet()* supports programming a DPD model with a maximum of 190 coefficients primarily targeting 200MHz channel bandwidth DPD applications.
- 2. A user defined macro ADI\_ADRV9025\_MAX\_DPD\_FEATURES has been included in adi\_adrv9025\_user.h, which specifies the maximum no. of DPD coefficients supported. By default, ADI\_ADRV9025\_MAX\_DPD\_FEATURES is set to 190. This macro needs to be modified by the user.
- 3. The user should integrate ARM-D (ADRV9025\_DPDCORE\_FW.bin) along with the default ARM-C (ADRV9025\_FW.bin) to ensure successful boot up. This is required even if not using ADI internal DPD. Please note that DPD is not supported in this release.
- 4. The user is advised to optimize the LEMC/LMFC offset for the deframer to get the correct data and deterministic latency. The user can refer to SELECTING THE OPTIMAL LMFC/LEMC OFFSET FOR A ADRV902X DEFRAMER section in the user guide for detailed information on sweeping the LEMC/LMFC offset for ADRV902X.
- 5. ADI recommends setting ORx Attenuation to 10dB at higher LO frequencies, to take advantage of the LO leakage algorithm's rejection of coupling.
- 6. Tracking cals should be disabled prior to changing LO frequency.
- 7. Customers should add adi\_adrv9025\_PllLoopFilterSet in their startup sequence immediately before adi\_adrv9025\_PostMcsInit to set the loop filter bandwidth to 600 kHz.
- 8. It is recommended that customers run the external TX LOL init calibration. When running init calibrations, be sure to disable all tracking calibrations.

## SUPPORTED USE CASES

This following use cases are included in this GUI revision but have not been verified. For a list of verified use cases, see the Supported Use Cases list on page 1 of this document.

# ADRV9026/29

| Use Case                          | Np Value |            | Tx Channels |                        |          | ORx Channels |                        |          | Rx Channels |                        |          | JESD                   |
|-----------------------------------|----------|------------|-------------|------------------------|----------|--------------|------------------------|----------|-------------|------------------------|----------|------------------------|
|                                   | Tx       | Rx/<br>Orx | BW<br>(MHz) | Data<br>Rate<br>(MSPS) | Channels | BW<br>(MHz)  | Data<br>Rate<br>(MSPS) | Channels | BW<br>(MHz) | Data<br>Rate<br>(MSPS) | Channels | Lane<br>Rate<br>(Gpbs) |
| 13-NLS                            | 16       | 16         | 100/225     | 245.76                 | 4        | 225          | 245.76                 | 2        | 100         | 122.88                 | 4        | 9.8304                 |
| 14-LS                             | 12       | 12         | 200/450     | 491.52                 | 4        | 450          | 491.52                 | 2        | 200         | 245.76                 | 4        | 14.7                   |
| 14-NLS                            | 12       | 12         | 200/450     | 491.52                 | 4        | 450          | 491.52                 | 2        | 200         | 245.76                 | 4        | 14.7                   |
| 14C-LS <sup>5</sup>               | 12       | 12         | 200/450     | 491.52                 | 4        | 450          | 491.52                 | 2        | 200         | 245.76                 | 4        | 24.3302                |
| 20-NLS                            | 16       | 16         | 125/250     | 307.2                  | 4        | 281.2        | 307.2                  | 2        | 125         | 153.6                  | 4        | 12.288                 |
| 23C-LS <sup>5</sup>               | 16       | 16         | 150/300     | 368.64                 | 4        | 300          | 368.64                 | 2        | 150         | 184.32                 | 4        | 24.3302                |
| 26C-LS <sup>5</sup>               | 16       | 16         | 200/450     | 491.52                 | 4        | 450          | 491.52                 | 2        | 200         | 245.76                 | 4        | 16.2202                |
| 26C-NLS⁵                          | 16       | 16         | 200/450     | 491.52                 | 4        | 450          | 491.52                 | 2        | 200         | 245.76                 | 4        | 16.2202                |
| 49-NLS <sup>1,2</sup>             | 16       | 16         | 200/450     | 245.76                 | 4        | 450          | 491.52                 | 2        | 100         | 122.88                 | 4        | 9.8304                 |
| 50-LS <sup>1,2,4</sup>            | 16       | 16         | 200/450     | 122.88                 | 4        | 450          | 245.76                 | 2        | 100         | 122.88                 | 4        | 9.8304                 |
| 50-NLS <sup>1,2,4</sup>           | 16       | 16         | 200/450     | 122.88                 | 4        | 450          | 245.76                 | 2        | 100         | 122.88                 | 4        | 9.8304                 |
| 51-LS <sup>1,3,4</sup>            | 16       | 16         | 200/450     | 245.76                 | 4        | 450          | 245.76                 | 2        | 200         | 245.76                 | 4        | 9.8304                 |
| 51C-LS <sup>1,3,4,5</sup>         | 16       | 16         | 200/450     | 245.76                 | 4        | 450          | 245.76                 | 2        | 200         | 245.76                 | 4        | 16.2202                |
| 51C-LS-<br>Np12 <sup>1,3,4</sup>  | 12       | 12         | 200/450     | 245.76                 | 4        | 450          | 245.76                 | 2        | 200         | 245.76                 | 4        | 12.165                 |
| 51-NLS <sup>1,3,4</sup>           | 16       | 16         | 200/450     | 245.76                 | 4        | 450          | 245.76                 | 2        | 200         | 245.76                 | 4        | 9.8304                 |
| 51C-<br>NLS <sup>1,3,4,5</sup>    | 16       | 16         | 200/450     | 245.76                 | 4        | 450          | 245.76                 | 2        | 200         | 245.76                 | 4        | 16.2202                |
| 51C-NLS-<br>Np12 <sup>1,3,4</sup> | 12       | 12         | 200/450     | 245.76                 | 4        | 450          | 245.76                 | 2        | 200         | 245.76                 | 4        | 12.165                 |
| 54-NLS <sup>1,2,4</sup>           | 16       | 16         | 200/450     | 122.88                 | 4        | 450          | 245.76                 | 2        | 200         | 122.88                 | 4        | 9.8304                 |
| 55-NLS <sup>1,2,4</sup>           | 16       | 16         | 200/450     | 122.88                 | 4        | 450          | 245.76                 | 2        | 160         | 122.88                 | 4        | 9.8304                 |
| 59-NLS <sup>1,2</sup>             | 16       | 16         | 200/450     | 250                    | 4        | 450          | 250                    | 2        | 200         | 250                    | 4        | 10                     |
| 59-LS <sup>1,2</sup>              | 16       | 16         | 200/450     | 250                    | 4        | 450          | 250                    | 2        | 200         | 250                    | 4        | 10                     |
| 61-LS                             | 12       | 12         | 200/300     | 368.64                 | 4        | 300          | 368.64                 | 2        | 200         | 368.64                 | 4        | 11.0592                |
| 82C-LS <sup>5</sup>               | 12       | 12         | 200/450     | 491.52                 | 4        | 450          | 491.52                 | 2        | 200         | 245.76                 | 4        | 24.3302                |
| 83C-LS⁵                           | 16       | 16         | 200/337     | 368.64                 | 4        | 337          | 368.64                 | 2        | 200         | 368.64                 | 4        | 24.3302                |
| 90-LS <sup>1,2,4</sup>            | 16       | 16         | 200/450     | 122.88                 | 4        | 450          | 245.76                 | 2        | 100         | 122.88                 | 4        | 4.9152                 |
| 90-NLS <sup>1,2,4</sup>           | 16       | 16         | 200/450     | 122.88                 | 4        | 450          | 245.76                 | 2        | 100         | 122.88                 | 4        | 4.9152                 |
| 93C-LS*5                          | 12       | 24         | 200/450     | 491.52                 | 4        | 450          | 491.52                 | 2        | 300         | 245.76                 | 4        | 24.3302                |
| 93C-NLS*5                         | 12       | 24         | 200/450     | 491.52                 | 4        | 450          | 491.52                 | 2        | 300         | 245.76                 | 4        | 24.3302                |
| 95C-LS*5                          | 16       | 16         | 200/450     | 491.52                 | 4        | 450          | 491.52                 | 2        | 300         | 245.76                 | 4        | 16.2202                |
| 95C-NLS*5                         | 16       | 16         | 200/450     | 491.52                 | 4        | 450          | 491.52                 | 2        | 300         | 245.76                 | 4        | 16.2202                |
| 98-LS*                            | 12       | 12         | 200/450     | 491.52                 | 4        | 450          | 491.52                 | 2        | 300         | 245.76                 | 4        | 14.7                   |
| J -                               |          |            |             |                        |          |              |                        |          |             |                        |          |                        |

Notes: LS = Link Sharing; NLS = Non-Link Sharing

<sup>1</sup> DPD specific profile

<sup>2</sup> Internal DPD actuator rate is 491.52 MSPS (DPD HB enabled)

<sup>3</sup> Internal DPD actuator rate is 983.04 MSPS (DPD HB enabled)

<sup>4</sup> DPD x4 HB enabled

 $^5\,\rm Only$  supported on B silicon

Additional Note: Other use cases not included in the above table may be present in the build package – these use cases have not been verified by ADI and there is no guarantee of operation/performance.

\* These profiles exceed the datasheet maximum bandwidth specification and therefore may not meet all datasheet performance specs.