

# ADRV9026 Quad-Channel, Wideband RF Transceiver Platform

200 MHz Bandwidth Integrated Radio Transceiver Solution

# Smallest Size, Lowest Power Transceiver Solution for Base Transceiver Stations (BTS)

- Smallest size reduces footprint and enhances form factor flexibility
- ▶ 50% power consumption reduction over previous generation ADRV9009 for increased radio density
- ► Enables ORAN small cell designs with lowest system power and cost

### Highly Integrated, High Performance Software-Defined Radio

- ► 2× integration over ADRV9009
- Supports up to 200 MHz bandwidth and covers all bands from 650 MHz to 6 GHz<sup>1</sup>

# Common Platform Design for 3G/4G/5G Reduces Complexity, Development Costs, and Time to Market

- Single-chip FDD/TDD solution simplifies hardware and software development
- Common API across multiple applications
- ► Reduces product development cycles for band and power variants
- ► Enables modular architecture for scalable radio solutions

<sup>1</sup>See page 3 for future enhancements in the ADRV902x family roadmap

### **Applications**

- Macro base stations
- Massive MIMO
- ► Small cell designs











VISIT ANALOG.COM





#### ADRV9026 Overview

- Four differential transmitters
- Four differential receivers
- Two observation receivers with two inputs each
- Center frequency: 650 MHz to 6000 MHz
- Maximum receiver bandwidth: 200 MHz
- Maximum transmitter bandwidth: 200 MHz
- Maximum transmitter synthesis bandwidth: 450 MHz

See roadmap below for future enhancements

- Maximum observation receiver bandwidth: 450 MHz
- Fully integrated independent fractional-N radio frequency synthesizers
- Fully integrated clock synthesizer
- Multichip phase synchronization for all local oscillators and baseband clocks
- Support of TDD/FDD 3G/4G/5G applications
- ▶ 16 Gbps JESD204B/C digital interface

#### ADRV9026 Family Roadmap

Enhanced features and functions will be added to the ADRV9026 over time, including:

- ▶ 25 Gbps SERDES support
- Extending LO frequency range down to 75 MHz

- Support for an external LO
- ► Filter Wizard to generate custom profiles

An enhanced version from the ADRV902x family will be released in 2020 with integrated DPD and CFR, reducing FPGA requirements, as well as lowering total system power and cost.

#### RadioVerse Ecosystem and Partnerships

RadioVerse® is a design and technology ecosystem for advanced radio design and development. We offer market-leading integrated transceiver technology, software tools, evaluation and prototyping platforms, a range of reference designs, and radio solutions. RadioVerse is building up a global partnership network to provide customers all levels of design support. ADRV9026's partner network and reference design ecosystem will be launched on analog.com/radioverse in 2020.



### **Evaluation System**

The evaluation system comprises an FPGA carrier board ADS9-V2EBZ and a radio daughtercard, coming with two frequency bands of matching: —HB for 2.8 GHz to 6 GHz and -MB for 650 MHz to 2.8 GHz. Compatible evaluation software is provided for download, including API library, Windows GUI, and a binary image for FPGA configuration.

|                   | Radio Cards                                                                                                                | Carrier Boards                                            | Software and Driver                                                                                                                                                                 |
|-------------------|----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Evaluation System | <ul> <li>► ADRV902X-HB/PCBZ<br/>(for 2.8 GHz to 6 GHz)</li> <li>► ADRV902X-MB/PCBZ<br/>(for 650 MHz to 2.8 GHz)</li> </ul> | ► ADS9-V2EBZ (FPGA motherboard with Xilinx® UltraScale+™) | <ul> <li>Operating system-agnostic API source in ANSI C</li> <li>Windows GUI for transceiver configuration and data capture</li> <li>Binary image for FPGA configuration</li> </ul> |

# EngineerZone® Online Support Community

■ ADI EngineerZone™

Engage with the Analog Devices technology experts in our online support community. Ask your tough design questions, browse FAQs, or join a conversation.

Visit ez.analog.com

## Circuits from the Lab Reference Designs

Circuits from the Lab® reference designs are built and tested by ADI engineers with comprehensive documentation and factory-tested evaluation hardware.

Visit analog.com/cftl





**VISIT ANALOG.COM** 

For regional headquarters, sales, and distributors or to contact customer service and technical support, visit analog.com/contact.

Ask our ADI technology experts tough questions, browse FAQs, or join a conversation at the EngineerZone Online Support Community. Visit ezanalog.com.

©2019 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners.

PH21775-11/19(A)