

RELIABILITY REPORT FOR DS2476Q+T PLASTIC ENCAPSULATED DEVICES

March 27, 2017

## MAXIM INTEGRATED

160 RIO ROBLES SAN JOSE, CA 95134

Eric Wright Reliability Engineer

Brian Standley Manager, Reliability



#### Conclusion

The DS2476Q+T successfully meets the quality and reliability standards required of all Maxim Integrated products. In addition, Maxim Integrated's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim Integrated's quality and reliability standards.

## **Table of Contents**

- I. ......Device Description
   IV. .....Die Information

   II. ......Manufacturing Information
   V. .....Quality Assurance Information

   III. .....Packaging Information
   VI. .....Reliability Evaluation
- .....Attachments

## I. Device Description

A. General

The DS2476 is a secure ECDSA and HMAC SHA-256 coprocessor companion to the DS28C36. The coprocessor can compute any required HMACs or ECDSA signatures to do any operation on the DS28C36. The DS2476 provides a core set of cryptographic tools derived from integrated asymmetric (ECC-P256) and symmetric (SHA-256) security functions. In addition to the security services provided by the hardware implemented crypto engines, the device integrates a FIPS/NIST true random number generator (RNG), 8Kb of secured EEPROM, a decrement-only counter, two pins of configurable GPIO, and a unique 64-bit ROM identification number (ROM ID). The ECC public/private key capabilities operate from the NIST defined P-256 curve and include FIPS 186 compliant ECDSA signature generation and verification to support a bidirectional asymmetric key authentication model. The SHA-256 secret-key capabilities are compliant with FIPS 180 and are flexibly used either in conjunction with ECDSA operations or independently for multiple HMAC functions. Two GPIO pins can be independently operated under command control and include configurability supporting authenticated and non-authenticated operation including an ECDSA-based crypto-robust mode to support secureboot of a host processor. This secure boot method can also be used to enable the coprocessor functions. DeepCover embedded security solutions cloak sensitive data under multiple layers of advanced security to provide the most secure key storage possible. To protect against device-level security attacks, invasive and noninvasive countermeasures are implemented including active die shield, encrypted storage of keys, and algorithmic methods.

## II. Manufacturing Information

- maxim integrated...
- A. Description/Function:DeepCover Secure AuthenticatorB. Process:TS18C. Fabrication Location:TaiwanD. Assembly Location:China, Thailand, TaiwanE. Date of Initial Production:August 9, 2016

filler

## III. Packaging Information

| A. Package Type:                                                                              | 6-pin TDFN        |
|-----------------------------------------------------------------------------------------------|-------------------|
| B. Lead Frame:                                                                                | Copper            |
| C. Lead Finish:                                                                               | 100% matte Tin    |
| D. Die Attach:                                                                                | Conductive        |
| E. Bondwire:                                                                                  | Au (1 mil dia.)   |
| F. Mold Material:                                                                             | Epoxy with silica |
| G. Assembly Diagram:                                                                          | #05-100359        |
| H. Flammability Rating:                                                                       | Class UL94-V0     |
| <ol> <li>Classification of Moisture Sensitivity<br/>per JEDEC standard J-STD-020-C</li> </ol> | Level 1           |
| J. Single Layer Theta Ja:                                                                     | 55°C/W            |
| K. Single Layer Theta Jc:                                                                     | 9°C/W             |
| L. Multi Layer Theta Ja:                                                                      | 42°C/W            |
| M. Multi Layer Theta Jc:                                                                      | 9°C/W             |
|                                                                                               |                   |

## IV. Die Information

| A. Dimensions:             | 65.2756X89.2756 mils                             |
|----------------------------|--------------------------------------------------|
| B. Passivation:            | Si <sub>3</sub> N <sub>4</sub> /SiO <sub>2</sub> |
| C. Interconnect:           | Al/0.5%Cu                                        |
| D. Backside Metallization: | None                                             |
| E. Minimum Metal Width:    | 0.23 microns (as drawn)                          |
| F. Minimum Metal Spacing:  | 0.23 microns (as drawn)                          |
| G. Isolation Dielectric:   | SiO <sub>2</sub>                                 |
| H. Die Separation Method:  | Wafer Saw                                        |



#### V. Quality Assurance Information

| A. Quality Assurance Contacts:                                                | Eric Wright (Reliability Engineering)<br>Brian Standley (Manager, Reliability)<br>Bryan Preeshl (Vice President of QA) |
|-------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|
| B. Outgoing Inspection Level:                                                 | 0.1% for all electrical parameters guaranteed by the Datasheet.<br>0.1% for all Visual Defects.                        |
| <ul><li>C. Observed Outgoing Defect Rate:</li><li>D. Sampling Plan:</li></ul> | < 50 ppm<br>Mil-Std-105D                                                                                               |

### VI. Reliability Evaluation

A. Accelerated Life Test

The results of the 135C biased (static) life test are shown in Table 1. Using these results, the Failure Rate (  $\lambda$ ) is calculated as follows:

 $\lambda = \underbrace{1}_{\text{MTTF}} = \underbrace{1.83}_{192 \text{ x} 4340 \text{ x} 80 \text{ x} 2}$ (Chi square value for MTTF upper limit) (where 4340 = Temperature Acceleration factor assuming an activation energy of 0.8eV)

𝔅 = 13.7 F.I.T. (60% confidence level @ 25°C)

The following failure rate represents data collected from Maxim Integrated's reliability monitor program. Maxim Integrated performs quarterly life test monitors on its processes. This data is published in the Reliability Report found at http://www.maximintegrated.com/qa/reliability/monitor. Cumulative monitor data for the TS18 Process results in a FIT Rate of 0.1@ 25C and 1.9@ 55C (0.8 eV, 60% UCL)

#### B. E.S.D. and Latch-Up Testing

The ES10-0 die type has been found to have all pins able to withstand an HBM transient pulse of +/-2500V per JEDEC JESD22-A114. Latch-Up testing has shown that this device withstands a current of +/-250mA and overvoltage per JEDEC JESD78.



# Table 1 Reliability Evaluation Test Results

## DS2476Q+T

| TEST ITEM        | TEST CONDITION            | FAILURE<br>IDENTIFICATION | SAMPLE SIZE | NUMBER OF<br>FAILURES | COMMENTS |
|------------------|---------------------------|---------------------------|-------------|-----------------------|----------|
| Static Life Test | (Note 1)                  |                           |             |                       |          |
|                  | Ta = 135C                 | DC Parameters             | 80          | 0                     |          |
|                  | Biased                    | & functionality           |             |                       |          |
|                  | Time = $192 \text{ hrs.}$ |                           |             |                       |          |

Note 1: Life Test Data may represent plastic DIP qualification lots.