# AN-1536 APPLICATION NOTE One Technology Way • P.O. Box 9106 • Norwood, MA 02062-9106, U.S.A. • Tel: 781.329.4700 • Fax: 781.461.3113 • www.analog.com # ADuM4135 Gate Driver Performance Driving APTMC120AM20CT1AG SiC Power Switches by Martin Murnane #### INTRODUCTION In solar photovoltaics (PV) and energy storage applications, there is a trend towards increased power density, along with the ever present need of improved efficiency. A solution to this problem comes in the form of silicon carbide (SiC) power devices. SiC devices are wide band-gap devices that can operate at an increased voltage of >1000 V dc and tend to have a low drain source impedance (RDSON). SiC devices also fill the need for reduced conduction and, therefore, increased efficiency. SiC devices can also exhibit fast switching speeds of >100 kHz with low parasitic capacitance and associated charge during switching. However, disadvantages include a requirement for higher common-mode transient immunity (CMTI) greater than $100 \text{ kV/}\mu\text{s}$ required for gate drivers. Another disadvantage is that higher switching across the drain source of the SiC can lead to ringing at the gate of the device. These disadvantages can cause problems when driving higher voltage SiC devices, where significant power density improvement can be achieved by their implementation. One combination of gate driver and SiC that can solve these problems is the ADuM4135 and the Microsemi APTMC120AM20CT1AG module. The ADuM4135 gate driver is a single-channel device with a typical drive capability of 7 A source and sink at a 25 V operating voltage (V\_DD to V\_SS). It has a minimum CMTI of 100 kV/µs. The APTMC120AM20CT1AG power module is a half bridge SiC device with a 1200 V collector emitter voltage rating, $R_{\rm DSON}$ of 17 m $\Omega$ , and a continuous current capability of 108 A. Its gate source voltage (V\_GS) rating is -10 V to +25 V. Figure 1. ADuM4135 Gate Drive Module 468-00 # **TABLE OF CONTENTS** | Introduction | 1 | |------------------|---| | Revision History | 2 | | Test Setup | 3 | | Electrical Setup | 3 | | Test Results | 4 | | No Lord Testing | 4 | | Load Testing | 6 | |----------------------|----| | High Current Testing | 8 | | PWM Delay | 9 | | Schematic | 10 | | Conclusion | 11 | #### **REVISION HISTORY** 4/2018—Revision 0: Initial Version # **TEST SETUP** ### **ELECTRICAL SETUP** The system test circuit setup is shown in Figure 2. A dc voltage is applied to the inputs across the full half bridge, where a decoupling capacitor of 900 $\mu F$ is added to the input stage. The output stage is an inductor capacitor (LC) filter stage of 83 $\mu H$ and 128 $\mu F$ , filtering the output into the load, R1, of 2 $\Omega$ to 30 $\Omega$ . Table 1 shows a list of the test setup power components. A physical setup is shown in Figure 3, and Table 2 details the setup equipment used for testing. Figure 2. System Test Circuit Setup **Table 1. Test Setup Power Components** | 1 1 | | | | | | | |-----------|-----------------------|--|--|--|--|--| | Equipment | Value | | | | | | | U1 | 200 V to 900 V | | | | | | | C1 | 900 μF | | | | | | | L1 | 900 μF<br>83 μH | | | | | | | C2 | 128 μF<br>2 Ω to 30 Ω | | | | | | | R1 | 2 Ω to 30 Ω | | | | | | **Table 2. Setup Equipment Used for Testing** | Equipment | Manufacturer | Туре | | |----------------------------|-------------------|------------------------------|--| | Oscilloscope | Keysight | DSO-X 3024T | | | DC Supply | Delta Elektronika | SM 660-AR-11 (two in serial) | | | Gate Driver Board | Watt&Well | ADUM4135-WW-MS-01 SN001 | | | Waveform Generator | Agilent | 33522A | | | Current Probe | Hioki | 3275 | | | Passive Voltage Probe | Keysight | N2873A 500 MHz | | | Passive High Voltage Probe | Elditest | GE3421 100 MHz | | Figure 3. Physical Setup ## **TEST RESULTS** ## **NO LOAD TESTING** Table 3. No Load Testing—Figure Assignments | Test | V <sub>HV</sub> (V) <sup>1</sup> | Switching Frequency, f <sub>SW</sub> (kHz) | Duty Cycle (%) | I <sub>IN</sub> (A) <sup>2</sup> | Figures | |------|----------------------------------|--------------------------------------------|----------------|----------------------------------|-----------------------| | 1 | 600 | 50 | 50 | 0.26 | Figure 4 and Figure 5 | | 2 | 600 | 100 | 50 | 0.22 | Figure 6 and Figure 7 | | 3 | 900 | 50 | 50 | 0.37 | Figure 8 and Figure 9 | <sup>&</sup>lt;sup>1</sup> V<sub>HV</sub> is the differential voltage between HV+ and HV-. Table 4. No Load Testing—Temperature Summary | Test | V <sub>HV</sub> (V) | f <sub>sw</sub><br>(kHz) | Ambient<br>Temperature<br>(°C) | Heatsink<br>Temperature<br>(°C) | DC-to-DC<br>Power Supply<br>Temperature,<br>High-Side (°C) | DC-to-DC<br>Power Supply<br>Temperature,<br>Low-Side (°C) | Gate Driver<br>Temperature,<br>High-Side (°C) | Gate Driver<br>Temperature,<br>Low-Side (°C) | |------|---------------------|--------------------------|--------------------------------|---------------------------------|------------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------|----------------------------------------------| | 4 | 600 | 50 | 20 | 21.3 | 25.4 | 25.4 | 34 | 33.5 | | 5 | 600 | 100 | 20 | 23.5 | 31.5 | 31.5 | 42 | 42 | | 6 | 900 | 50 | 20 | 23 | 29 | 29 | 37 | 37 | In the latest revision of ADuM4135, some changes include: a capacitor of 2.2 nF was added on the gates of the power metaloxide semiconductor field effect transistors (MOSFETs), Q1, and Q2. C0G decoupling capacitors of 15 nF have been added to $V_{\rm HV}$ . Table 3 and Table 4 summarize of the results observed, and Figure 4 through Figure 9 show the proof of results. Test 1 and Test 2 were carried out at 600 V, respectively, at 50 kHz and 100 kHz switching frequencies, whereas Test 3 was carried out at 900 V at a switching frequency of 50 kHz. Figure 4. $V_{HV} = 600 \text{ V}$ , $f_{SW} = 50 \text{ kHz}$ , No Load, Turn On Figure 5. $V_{HV} = 600 \text{ V}$ , $f_{SW} = 50 \text{ kHz}$ , No Load, Turn Off <sup>&</sup>lt;sup>2</sup> I<sub>IN</sub> is the input current through U1. Figure 7. $V_{HV} = 600 \text{ V}$ , $f_{SW} = 100 \text{ kHz}$ , No Load, Turn Off Figure 9. $V_{HV} = 900 \text{ V}$ , $f_{SW} = 50 \text{ kHz}$ , No Load, Turn Off #### **LOAD TESTING** **Table 5. Load Testing** | Test | V <sub>HV</sub> (V) | f <sub>sw</sub> (kHz) | Duty Cycle (%) | I <sub>OUT</sub> 1 (A) | <b>V</b> оит <sup>2</sup> ( <b>V</b> ) | Р <sub>оит</sub> <sup>3</sup> (W) | I <sub>IN</sub> <sup>4</sup> (A) | Figures | |------|---------------------|-----------------------|----------------|------------------------|----------------------------------------|-----------------------------------|----------------------------------|-------------------------| | 4 | 200 | 50 | 25 | 1.7 | 48 | 83 | 0.55 | Figure 10 and Figure 11 | | 5 | 600 | 50 | 25 | 6.9 | 145 | 1000 | 1.66 | Figure 12 and Figure 13 | | 6 | 900 | 50 | 25 | 8.7 | 215 | 1870.5 | 2.47 | Figure 14 and Figure 15 | | 7 | 900 | 100 | 25 | 8.2 | 200 | 1640 | 2.13 | Figure 16 and Figure 17 | <sup>&</sup>lt;sup>1</sup> I<sub>OUT</sub> is the output current in Load Resistor R1. Board configuration is similar to the test setup of the No Load Testing section. Table 5 is a summary of the results observed for load testing, and Figure 10 through Figure 17 show the proof of results. Output voltage (V<sub>OUT</sub>) was measured as the voltage across R1. The test results show some Miller feedback on V<sub>GS</sub>, but V<sub>GS</sub> remains at the -5 V level at the gate of the SiC. At 900 V, some ringing is seen on V<sub>DS</sub>, but it is <100 V of the input dc voltage. This design shows how the ADuM4135 can drive SiC MOSFETs with clean performance. Figure 10. $V_{HV} = 200 \text{ V}$ , $f_{SW} = 50 \text{ kHz}$ , $P_{OUT} = 83 \text{ W}$ , Turn On Figure 11. $V_{HV} = 200 \text{ V}$ , $f_{SW} = 50 \text{ kHz}$ , $P_{OUT} = 83 \text{ W}$ , Turn Off Figure 12. $V_{HV} = 600 \text{ V}$ , $f_{SW} = 50 \text{ kHz}$ , $P_{OUT} = 1000 \text{ W}$ , Turn On Figure 13. $V_{HV} = 600 \text{ V}$ , $f_{SW} = 50 \text{ kHz}$ , $P_{OUT} = 1000 \text{ W}$ , Turn Off <sup>&</sup>lt;sup>2</sup> V<sub>OUT</sub> is the output voltage across R1. <sup>&</sup>lt;sup>3</sup> P<sub>OUT</sub> is the output power ( $I_{OUT} \times V_{OUT}$ ). $<sup>^4</sup>$ I<sub>IN</sub> is the input current through U1. Figure 14. $V_{HV} = 900 \text{ V}$ , $f_{SW} = 50 \text{ kHz}$ , $P_{OUT} = 1870.5 \text{ W}$ , Turn On Figure 15. $V_{HV} = 900 \text{ V}$ , $f_{SW} = 50 \text{ kHz}$ , $P_{OUT} = 1870.5 \text{ W}$ , Turn Off Figure 16. $V_{HV} = 900 \text{ V}$ , $f_{SW} = 100 \text{ kHz}$ , $P_{OUT} = 1640 \text{ W}$ , Turn On Figure 17. $V_{HV} = 900 \text{ V}$ , $f_{SW} = 100 \text{ kHz}$ , $P_{OUT} = 1640 \text{ W}$ , Turn Off #### **HIGH CURRENT TESTING** **Table 6. High Current Testing** | Test | V <sub>HV</sub> (V) | f <sub>sw</sub> (kHz) | Duty Cycle (%) <sup>1</sup> | I <sub>OUT</sub> <sup>2</sup> (A) | V <sub>OUT</sub> <sup>3</sup> (V) | P <sub>IN</sub> <sup>4</sup> (W) | I <sub>IN</sub> <sup>5</sup> (A) | Figures | |------|---------------------|-----------------------|-----------------------------|-----------------------------------|-----------------------------------|----------------------------------|----------------------------------|-------------------------| | 4 | 300 | 50 | 25 | 21.8 | 70.14 | 1526 | 5 | Figure 18 and Figure 19 | | 5 | 400 | 50 | 25 | 27.1 | 93.8 | 2640 | 6.6 | Figure 20 and Figure 21 | | 6 | 600 | 50 | 25 | 40.5 | 141 | 6000 | 10 | Figure 22 and Figure 23 | <sup>&</sup>lt;sup>1</sup> Duty cycle high side. Board configuration is similar to the test setup of the No Load Testing section. A Regatron power supply was used in this test. Table 6 is a summary of the results observed for high current testing, and Figure 18 through Figure 23 show the proof of results. $V_{\mbox{\scriptsize OUT}}$ was measured as the voltage across R1. Figure 18. $V_{HV} = 300 \text{ V}$ , $f_{SW} = 50 \text{ kHz}$ , Output Current ( $I_{OUT}$ ) = 21.8 A, Turn On Figure 19. $V_{HV} = 300 \text{ V}$ , $f_{SW} = 50 \text{ kHz}$ , Output Current ( $I_{OUT}$ ) = 21.8 A, Turn Off Figure 20. $V_{HV} = 400 \text{ V}$ , $f_{SW} = 50 \text{ kHz}$ , Output Current ( $I_{OUT}$ ) = 27.1 A, Turn On Figure 21. $V_{HV} = 400 \text{ V}$ , $f_{SW} = 50 \text{ kHz}$ , Output Current ( $I_{OUT}$ ) = 27.1 A, Turn Off <sup>&</sup>lt;sup>2</sup> l<sub>OUT</sub> is the output current in Load Resistor R1. $<sup>^3\,\</sup>mbox{V}_{\mbox{\scriptsize OUT}}$ is the output voltage across R1. $<sup>^{4}</sup>$ P<sub>IN</sub> is the input power ( $I_{IN} \times V_{HV}$ ) $<sup>^{5}</sup>$ $I_{IN}$ is the input current through U1. Figure 22. $V_{HV} = 600 V$ , $f_{SW} = 50 kHz$ , Output Current ( $I_{OUT}$ ) = 40.5 A Pulse-Width Modulation (PWM) Delay, Turn On Figure 23. $V_{HV} = 600 \text{ V}$ , $f_{SW} = 50 \text{ kHz}$ , Output Current ( $I_{OUT}$ ) = 40.5 A, Turn Off #### **PWM DELAY** The ADuM4135 input and output PWM measures the delay between the two signals. The measures have been made directly on the input and output pins of the ADuM4135. The delay is to 59.4 ns. Figure 24. Delay Between Input and Output PWM, Turn On Figure 25. Delay Between Input and Output PWM, Turn Off # **SCHEMATIC** Figure 26. ADuM4135 Gate Drive Board Schematic # **CONCLUSION** The ADuM4135 gate driver has the current drive capability, the correct power supply range, and a strong CMTI capability of >100 kV/ $\mu$ s to deliver clean performance when driving SiC MOSFETs. The test results provide data showing a solution is available for isolated power supply, high voltage gate drivers driving SiC.