DESCRIPTION

Demonstration circuit 2395A features the LTC®2325/LTC2324/LTC2320 family. With up to 5Msps, these differential, multiple channel, 16-bit, serial, high speed successive approximation register (SAR) ADCs are available in a 52-lead QFN package. Each ADC has an internal 20ppm/°C maximum drift reference and an SPI-compatible serial interface that supports CMOS and LVDS logic. Note the demo board is configured for CMOS operation by default; see the note under JP8 for LVDS operation. The following text refers to the LTC2325, but applies to all members of the family, the only difference being the number of channels, the sample rate and/or the number of bits. The DC2395A demonstrates the DC and AC performance of the LTC2325 in conjunction with the DC890 PScope™ data collection board. Alternatively, by connecting the DC2395A into a customer application, the performance of the LTC2325 can be evaluated directly in that circuit.

Design files for this circuit board are available at http://www.linear.com/demo/DC2395A

ASSEMBLY OPTIONS

Table 1. DC2395A Assembly Options

<table>
<thead>
<tr>
<th>VERSION</th>
<th>U1 PART NUMBER</th>
<th>MAX CONVERSION RATE</th>
<th># OF BITS</th>
<th>MAX CLOCK FREQUENCY</th>
</tr>
</thead>
<tbody>
<tr>
<td>DC2395A-A</td>
<td>LTC2320CUKG-16#PBF</td>
<td>1.5Msps</td>
<td>16</td>
<td>52.5MHz</td>
</tr>
<tr>
<td>DC2395A-B</td>
<td>LTC2324CUKG-16#PBF</td>
<td>2Msps</td>
<td>16</td>
<td>110MHz</td>
</tr>
<tr>
<td>DC2395A-C</td>
<td>LTC2325CUKG-16#PBF</td>
<td>5Msps</td>
<td>16</td>
<td>110MHz</td>
</tr>
<tr>
<td>DC2395A-D</td>
<td>LTC2320CUKG-14#PBF</td>
<td>1.5Msps</td>
<td>14</td>
<td>52.5MHz</td>
</tr>
<tr>
<td>DC2395A-E</td>
<td>LTC2324CUKG-14#PBF</td>
<td>2Msps</td>
<td>14</td>
<td>110MHz</td>
</tr>
<tr>
<td>DC2395A-F</td>
<td>LTC2325CUKG-14#PBF</td>
<td>5Msps</td>
<td>14</td>
<td>110MHz</td>
</tr>
<tr>
<td>DC2395A-G</td>
<td>LTC2320CUKG-12#PBF</td>
<td>1.5Msps</td>
<td>12</td>
<td>52.5MHz</td>
</tr>
<tr>
<td>DC2395A-H</td>
<td>LTC2324CUKG-12#PBF</td>
<td>2Msps</td>
<td>12</td>
<td>110MHz</td>
</tr>
<tr>
<td>DC2395A-I</td>
<td>LTC2325CUKG-12#PBF</td>
<td>5Msps</td>
<td>12</td>
<td>110MHz</td>
</tr>
</tbody>
</table>
Figure 1. DC2395A Connection Diagram

- 7V DC Power Supply
- -7V DC Power Supply
- Signal Generator
- Clock Signal From Generator
- TO DC890B

SIGNAL GENERATOR

CLOCK SIGNAL FROM GENERATOR

7V DC POWER SUPPLY

FROM GENERATOR TO DC890B
QUICK START PROCEDURE

Demonstration circuit 2395A is easy to set up and evaluate for performance. Refer to Figure 1 and follow the procedure below.

- Connect the DC2395A to a DC890 USB high speed data collection board using edge connector P1.
- Connect the DC890 to a host PC with a standard USB A/B cable.
- Apply a low jitter signal source to J11 to test channel 1. Note that the DC2395A is capable of accepting a differential input signal as well as a single-ended signal. See the Hardware Setup section for the jumper positions that correspond to these configurations.
- As a clock source, apply a low jitter 10dBm sine wave or square wave to connector J9. See Table 1 for maximum clock frequencies. Note that J9 has a 50Ω termination resistor to ground.
- Run the PScope software (Pscope.exe version K73, or later) supplied with the DC890 or download it from www.linear.com/software. Complete software documentation is available from the Help menu. Updates can be downloaded from the Tools menu. Check for updates periodically, as new features may be added. The PScope software should recognize the DC2395A and configure itself automatically.
- Click the Collect button (Figure 2) to begin acquiring data. The Collect button then changes to Pause, which can be used to stop data acquisition.

DRIVE OPTIONS

There are several ways to drive the LTC2325 on the DC2395A. It can be driven with a true differential source, or a single-ended source in either pseudo-differential bipolar or unipolar mode. For details on how to configure the DC2395A for any of these see Table 2.

An example input circuit for channel 1 is shown in Figure 3.

Table 2. Resistor Values for Different Input Configurations

<table>
<thead>
<tr>
<th>INPUT CONFIGURATION</th>
<th>R32, 52, 72, 104, 146, 179, 202, 222</th>
<th>R17, 37, 57, 88, 122, 159, 185, 205</th>
<th>R15, 35, 55, 75, 123, 160, 186, 206</th>
<th>R16, 36, 56, 76, 143, 173, 194, 214</th>
</tr>
</thead>
<tbody>
<tr>
<td>Differential</td>
<td>0Ω</td>
<td>DNI</td>
<td>DNI</td>
<td>0Ω</td>
</tr>
<tr>
<td>Single-Ended Differential ADC Drive</td>
<td>0Ω</td>
<td>DNI</td>
<td>301Ω</td>
<td>301Ω</td>
</tr>
<tr>
<td>Single-Ended Bipolar ADC Drive</td>
<td>0Ω</td>
<td>DNI</td>
<td>DNI</td>
<td>0Ω</td>
</tr>
<tr>
<td>Unipolar ADC Drive</td>
<td>DNI</td>
<td>0Ω</td>
<td>301Ω</td>
<td>0Ω</td>
</tr>
</tbody>
</table>

*DNI = Do not install*
Figure 2. DC2395A PScope Screenshot
Figure 3. Example Input Circuit, Single-Ended Differential ADC Drive
HARDWARE SETUP

SIGNAL CONNECTIONS

J2 FPGA Program: Factory use only.

J4 JTAG: Factory use only.

J11 Ch1 Input: In the single-ended configuration, use the upper BNC connector as the signal input. For differential operation, use the upper BNC as the Ch1+ input, and the lower BNC as the Ch1− input.

J10 Ch2 Input: In the single-ended configuration, use the upper BNC connector as the signal input. For differential operation, use the upper BNC as the Ch2+ input, and the lower BNC as the Ch2− input.

J8 Ch3 Input: In the single-ended configuration, use the upper BNC connector as the signal input. For differential operation, use the upper BNC as the Ch3+ input, and the lower BNC as the Ch3− input.

J7 Ch4 Input: In the single-ended configuration, use the upper BNC connector as the signal input. For differential operation, use the upper BNC as the Ch4+ input, and the lower BNC as the Ch4− input.

J6 Ch5 Input: In the single-ended configuration, use the upper BNC connector as the signal input. For differential operation, use the upper BNC as the Ch5+ input, and the lower BNC as the Ch5− input.

J5 Ch6 Input: In the single-ended configuration, use the upper BNC connector as the signal input. For differential operation, use the upper BNC as the Ch6+ input, and the lower BNC as the Ch6− input.

J3 Ch7 Input: In the single-ended configuration, use the upper BNC connector as the signal input. For differential operation, use the upper BNC as the Ch7+ input, and the lower BNC as the Ch7− input.

J1 Ch8 Input: In the single-ended configuration, use the upper BNC connector as the signal input. For differential operation, use the upper BNC as the Ch8+ input, and the lower BNC as the Ch8− input.

J9 CLK: This input has a 50Ω termination resistor, and is intended to be driven by a low jitter 10dBm sine or square wave. To achieve the full AC performance of this part, the clock jitter should be kept under 2ps. This input is capacitively coupled so that the input clock can be either 0V to 2.5V or ±1.25V. This eliminates the need for level shifting. To run at the maximum conversion rate, apply the frequency specified in the Table 1.

JP1 VCCIO: Use this jumper to select the VCCIO supply voltage. The default setting is 2.5V. The 1.8V setting selects a 1.8V supply voltage.

JP2 VDD: Use this jumper to select the VDD supply voltage. The default setting is 5V. The 3.3V setting selects a 3.3V supply voltage.

JP5 REF INT: Set for INT when using the internal reference. Set for EXT to disable the internal REFOUT1-4 buffers for use with external voltage references.

JP11 REF1: Set for ONB to use onboard voltage reference. Set for EXT to use external reference applied at E14.


JP4 REF3: Set for ONB to use onboard voltage reference. Set for EXT to use external reference applied at E12.

JP3 REF4: Set for ONB to use onboard voltage reference. Set for EXT to use external reference applied at E11.
HARDWARE SETUP

**JP8 SDR/DDR:** Set for SDR for single data rate operation. Set for DDR for double data rate operation.

**JP6 CMOS/LVDS:** Use this jumper to select the data output format from the LTC2325. The default setting is **CMOS**. The output data will not be valid if the jumper is moved to the **LVDS** position unless the following changes have been made:

- Install 100Ω S0402 resistors at R113, 114, 117, 118, 124, 239
- Reprogram the CPLD through J2 using the programming file LTC2325_lvds.pof found at:
  
  http://www.linear.com/demo/DC2395A

  Move JP6 to the **LVDS** position.

**JP7 EEPROM:** Factory use only.

**JP9 OSC:** Use this jumper to enable the onboard encode clock source. The default setting is **OFF**. The **ON** setting energizes this source. Refer to the DC2395A schematic for additional passive elements required to use the onboard source.
DEMONSTRATION BOARD IMPORTANT NOTICE

Linear Technology Corporation (LTC) provides the enclosed product(s) under the following AS IS conditions:

This demonstration board (DEMO BOARD) kit being sold or provided by Linear Technology is intended for use for ENGINEERING DEVELOPMENT OR EVALUATION PURPOSES ONLY and is not provided by LTC for commercial use. As such, the DEMO BOARD herein may not be complete in terms of required design-, marketing-, and/or manufacturing-related protective considerations, including but not limited to product safety measures typically found in finished commercial goods. As a prototype, this product does not fall within the scope of the European Union directive on electromagnetic compatibility and therefore may or may not meet the technical requirements of the directive, or other regulations.

If this evaluation kit does not meet the specifications recited in the DEMO BOARD manual the kit may be returned within 30 days from the date of delivery for a full refund. THE FOREGOING WARRANTY IS THE EXCLUSIVE WARRANTY MADE BY THE SELLER TO BUYER AND IS IN LIEU OF ALL OTHER WARRANTIES, EXPRESSED, IMPLIED, OR STATUTORY, INCLUDING ANY WARRANTY OF MERCHANTABILITY OR FITNESS FOR ANY PARTICULAR PURPOSE. EXCEPT TO THE EXTENT OF THIS INDEMNITY, NEITHER PARTY SHALL BE LIABLE TO THE OTHER FOR ANY INDIRECT, SPECIAL, INCIDENTAL, OR CONSEQUENTIAL DAMAGES.

The user assumes all responsibility and liability for proper and safe handling of the goods. Further, the user releases LTC from all claims arising from the handling or use of the goods. Due to the open construction of the product, it is the user’s responsibility to take any and all appropriate precautions with regard to electrostatic discharge. Also be aware that the products herein may not be regulatory compliant or agency certified (FCC, UL, CE, etc.).

No License is granted under any patent right or other intellectual property whatsoever. LTC assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or any other intellectual property rights of any kind.

LTC currently services a variety of customers for products around the world, and therefore this transaction is not exclusive.

Please read the DEMO BOARD manual prior to handling the product. Persons handling this product must have electronics training and observe good laboratory practice standards. Common sense is encouraged.

This notice contains important safety information about temperatures and voltages. For further safety concerns, please contact a LTC application engineer.

Mailing Address:
Linear Technology
1630 McCarthy Blvd.
Milpitas, CA 95035

Copyright © 2004, Linear Technology Corporation