# **RELIABILITY REPORT** FOR # MAX3874xxxx # PLASTIC ENCAPSULATED DEVICES June 20, 2003 # **MAXIM INTEGRATED PRODUCTS** 120 SAN GABRIEL DR. SUNNYVALE, CA 94086 Written by Jim Pedicord Quality Assurance Reliability Lab Manager Reviewed by Bryan J. Preeshl Quality Assurance Executive Director #### Conclusion The MAX3874 successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards. #### **Table of Contents** I. ......Device Description II. ......Manufacturing Information III. ......Packaging Information IV. .....Die Information V. ......Quality Assurance Information VI. .....Reliability Evaluation VI. ......Reliability Evaluation IV. ......Attachments ## I. Device Description #### A. General The MAX3874 is a compact, dual-rate clock and data recovery with limiting amplifier for OC-48 and OC-48 with FEC SONET/SDH applications. Without using an external reference clock, the fully integrated phase-locked loop (PLL) recovers a synchronous clock signal from the serial NRZ data input. The input data is then retimed by this recovered clock, providing a clean data output. An additional serial input (SLBI±) is available for system-loopback diagnostic testing. Alternatively, this input can be connected to a reference clock to maintain a valid clock output in the absence of data transitions. The device also includes a loss-of-lock (LOL-bar) output. The MAX3874 contains a vertical threshold control to compensate for optical noise due to EDFAs in DWDM transmission systems. The recovered data and clock outputs are CML with on-chip 50 back termination on each line. Its jitter performance exceeds all SONET/SDH specifications. The MAX3874A is the MAX3874 with a voltage-controlled oscillator (VCO) centered at 2.0212GHz. The MAX3874 operates from a single +3.3V supply and typically consumes 580mW. It is available in a 5mm x 5mm 32-pin QFN with exposed pad package and operates over the -40°C to +85°C temperature range. # B. Absolute Maximum Ratings Item Rating Supply Voltage, VCC -0.5V to +5.0V Input Voltage Levels (SDI+, SDI-, SLBI+, SLBI-) (VCC - 1.0V) to (VCC + 0.5V) Input Current Levels (SDI+, SDI-, SLBI+, SLBI-) ±20mA CML Output Current (SDO+, SDO-, SCLKO+, SCLKO-) ±22mA Voltage at LOL, LREF, SIS, FIL, RATESET, FREFSET, VCTRL, VREF, CAZ+, CAZ--0.5V to (VCC + 0.5V) Operating Junction Temperature Range -55°C to +150°C Storage Temperature Range -55°C to +150°C Lead Temperature (soldering, 10s) +300°C Continuous Power Dissipation ( $TA = +70^{\circ}C$ ) 32-Pin QFN-EP 1384mW Derates above +70°C 32-Pin QFN-EP 21.3mW/°C ## **II. Manufacturing Information** A. Description/Function: 2.488Gbps/2.667Gbps Clock and Data Recovery with Limiting Amplifier B. Process: GST4-F60 C. Number of Device Transistors: 5142 D. Fabrication Location: Oregon, USA E. Assembly Location: Korea F. Date of Initial Production: April, 2003 ### III. Packaging Information A. Package Type: 32-Pin QFN-EP (5x5) B. Lead Frame: Copper C. Lead Finish: Solder Plate D. Die Attach: Silver-filled epoxy E. Bondwire: Gold (1.2 mil dia.) F. Mold Material: Epoxy with silica filler G. Assembly Diagram: Buildsheet # 05-9000-0177 H. Flammability Rating: Class UL94-V0 I. Classification of Moisture Sensitivity per JEDEC standard JESD22-A112: Level 1 #### IV. Die Information A. Dimensions: 93 x 95 mils B. Passivation: Si<sub>3</sub>N<sub>4</sub> (Silicon nitride) C. Interconnect: Au D. Backside Metallization: None E. Minimum Metal Width: Metal1: 1.2; Metal2: 1.2; Metal3: 1.2; Metal4: 5.6 microns (as drawn) F. Minimum Metal Spacing: Metal1: 1.6; Metal2: 1.6; Metal3: 1.6; Metal4: 4.2 microns (as drawn) G. Bondpad Dimensions: 5 mil. Sq. H. Isolation Dielectric: SiO<sub>2</sub> I. Die Separation Method: Wafer Saw #### V. Quality Assurance Information A. Quality Assurance Contacts: Jim Pedicord (Reliability Lab Manager) Bryan Preeshl (Executive Director of QA) Kenneth Huening (Vice President) B. Outgoing Inspection Level: 0.1% for all electrical parameters guaranteed by the Datasheet. 0.1% For all Visual Defects. C. Observed Outgoing Defect Rate: < 50 ppm D. Sampling Plan: Mil-Std-105D #### VI. Reliability Evaluation #### A. Accelerated Life Test The results of the 150°C biased (static) life test are shown in **Table 1**. Using these results, the Failure Rate $(\lambda)$ is calculated as follows: $$\lambda = \frac{1}{\text{MTTF}} = \frac{1.83}{192 \times 9823 \times 43 \times 2}$$ (Chi square value for MTTF upper limit) $$\frac{1}{\text{Temperature Acceleration factor assuming an activation energy of } 0.8eV$$ $$\lambda = 11.28 \times 10^{-8}$$ $$\lambda = 11.28 \text{ F.I.T. (60\% confidence level @ 25°C)}$$ This low failure rate represents data collected from Maxim's reliability qualification and monitor programs. Maxim also performs weekly Burn-In on samples from production to assure reliability of its processes. The reliability required for lots which receive a burn-in qualification is 59 F.I.T. at a 60% confidence level, which equates to 3 failures in an 80 piece sample. Maxim performs failure analysis on rejects from lots exceeding this level. The Burn-In Schematic (Spec.# 06-7019) shows the static circuit used for this test. Maxim also performs 1000 hour life test monitors quarterly for each process. This data is published in the Product Reliability Reports (**RR-1M** & **RR-B3A**). #### B. Moisture Resistance Tests Maxim evaluates pressure pot stress from every assembly process during qualification of each new design. Pressure Pot testing must pass a 20% LTPD for acceptance. Additionally, industry standard 85°C/85%RH or HAST tests are performed quarterly per device/package family. ## C. E.S.D. and Latch-Up Testing The HT19-1 die type has been found to have all pins able to withstand a transient pulse of $\pm$ -2000V, per Mil-Std-883 Method 3015 (reference attached ESD Test Circuit). Latch-Up testing has shown that this device withstands a current of $\pm$ 250mA. # **Table 1**Reliability Evaluation Test Results # MAX3874xxxx | TEST ITEM | TEST CONDITION | FAILURE IDENTIFICATION | SAMPLE<br>SIZE | NUMBER OF FAILURES | |----------------------|---------------------------------------------------------|----------------------------------|----------------|--------------------| | Static Life Test | t (Note 1) | | | | | | Ta = 150°C<br>Biased<br>Time = 192 hrs. | DC Parameters & functionality | 43 | 0 | | Moisture Testin | ng (Note 2) | | | | | Pressure Pot | Ta = 121°C<br>P = 15 psi.<br>RH= 100%<br>Time = 168hrs. | DC Parameters<br>& functionality | 77 | 0 | | 85/85 | Ta = 85°C<br>RH = 85%<br>Biased<br>Time = 1000hrs. | DC Parameters<br>& functionality | 77 | 0 | | Mechanical Str | ess (Note 2) | | | | | Temperature<br>Cycle | -65°C/150°C<br>1000 Cycles<br>Method 1010 | DC Parameters & functionality | 77 | 0 | Note 1: Life Test Data may represent plastic DIP qualification lots. Note 2: Generic process/package data. #### Attachment #1 TABLE II. Pin combination to be tested. 1/2/ | | Terminal A (Each pin individually connected to terminal A with the other floating) | Terminal B (The common combination of all like-named pins connected to terminal B) | | | |----|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|--|--| | 1. | All pins except V <sub>PS1</sub> 3/ | All V <sub>PS1</sub> pins | | | | 2. | All input and output pins | All other input-output pins | | | - 1/ Table II is restated in narrative form in 3.4 below. - 2/ No connects are not to be tested. - $\overline{3/}$ Repeat pin combination I for each named Power supply and for ground (e.g., where $V_{PS1}$ is $V_{DD}$ , $V_{CC}$ , $V_{SS}$ , $V_{BB}$ , GND, $+V_{S_1}$ , $-V_{S_1}$ , $V_{REF}$ , etc). # 3.4 Pin combinations to be tested. - a. Each pin individually connected to terminal A with respect to the device ground pin(s) connected to terminal B. All pins except the one being tested and the ground pin(s) shall be open. - b. Each pin individually connected to terminal A with respect to each different set of a combination of all named power supply pins (e.g., V<sub>SS1</sub>, or V<sub>SS2</sub> or V<sub>SS3</sub> or V<sub>CC1</sub>, or V<sub>CC2</sub>) connected to terminal B. All pins except the one being tested and the power supply pin or set of pins shall be open. - c. Each input and each output individually connected to terminal A with respect to a combination of all the other input and output pins connected to terminal B. All pins except the input or output pin being tested and the combination of all the other input and output pins shall be open. # EXPOSED PAD PKG. BONDABLE AREA PKG. BODY SIZE: 5x5 mm | PKG. CODE: G3255-1 | | SIGNATURES | DATE | CONFIDENTIAL & PROPRIE | | |--------------------|--------|------------|------|------------------------|------| | CAV./PAD SIZE: | PKG. | | | BOND DIAGRAM #: | REV: | | 130×130 | DESIGN | | | 05-9000-0177 | A |