

RELIABILITY REPORT
FOR
MAX19505ETM+

PLASTIC ENCAPSULATED DEVICES

January 12, 2009

# **MAXIM INTEGRATED PRODUCTS**

120 SAN GABRIEL DR. SUNNYVALE, CA 94086

| Approved by                       |  |
|-----------------------------------|--|
| Ken Wendel                        |  |
| Quality Assurance                 |  |
| Director, Reliability Engineering |  |



#### Conclusion

The MAX19505ETM+ successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim"s continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim"s quality and reliability standards.

#### **Table of Contents**

I. ......Device Description

V. ......Quality Assurance Information

II. ......Manufacturing Information

VI. ......Reliability Evaluation

III. ......Packaging Information

IV. ......Die Information

.....Attachments

## I. Device Description

#### A. General

The MAX19505 dual-channel, analog-to-digital converter (ADC) provides 8-bit resolution and a maximum sample rate of 65Msps.

The MAX19505 analog input accepts a wide 0.4V to 1.4V input common-mode voltage range, allowing DC-coupled inputs for a wide range of RF, IF, and baseband front-end components. The MAX19505 provides excellent dynamic performance from baseband to high input frequencies beyond 400MHz, making the device ideal for zero-intermediate frequency (ZIF) and high-intermediate frequency (IF) sampling applications. The typical signal-to-noise ratio (SNR) performance is 49.8dBFS and typical spurious-free dynamic range (SFDR) is 69dBc at  $f_{\rm IN} = 70$ MHz and fCLK = 65MHz.

The MAX19505 operates from a 1.8V supply. Additionally, an integrated, self-sensing voltage regulator allows operation from a 2.5V to 3.3V supply (AVDD). The digital output drivers operate on an independent supply voltage (OVDD) over the 1.8V to 3.5V range. The analog power consumption is only 43mW per channel at  $V_{AVDD} = 1.8V$ . In addition to low operating power, the MAX19505 consumes only 1mW in power-down mode and 15mW in standby mode.

Various adjustments and feature selections are available through programmable registers that are accessed through the 3-wire serial-port interface. Alternatively, the serial-port interface can be disabled, with the three pins available to select output mode, data format, and clock-divider mode. Data outputs are available through a dual parallel CMOS-compatible output data bus that can also be configured as a single multiplexed parallel CMOS bus.

The MAX19505 is available in a small 7mm x 7mm 48-pin thin QFN package and is specified over the  $-40\text{Å}\circ\text{C}$  to  $+85\text{Å}\circ\text{C}$  extended temperature range.

Refer to the MAX19515, MAX19516, and MAX19517 data sheets for pin- and feature-compatible 10-bit, 65Msps, 100Msps, and 130Msps versions, respectively. Refer to the MAX19506 and MAX19507 data sheets for pin- and feature-compatible 8-bit, 100Msps and 130Msps versions, respectively.



## II. Manufacturing Information

A. Description/Function: Dual-Channel, 8-Bit, 65Msps ADC

B. Process: 0.18um 1 Poly 6 Metal

C. Number of Device Transistors:

D. Fabrication Location: Taiwan

E. Assembly Location: ASAT China, UTL Thailand

F. Date of Initial Production: 10/16/2008

### III. Packaging Information

A. Package Type: 48-pin TQFN 7x7

B. Lead Frame: Copper

C. Lead Finish: 100% matte Tin
D. Die Attach: Conductive Epoxy
E. Bondwire: Au (1.3 mil dia.)
F. Mold Material: Epoxy with silica filler

G. Assembly Diagram: #

H. Flammability Rating: Class UL94-V0

I. Classification of Moisture Sensitivity per Level 1

JEDEC standard J-STD-020-C

I. Die Separation Method:

J. Single Layer Theta Ja: 36°C/W
K. Single Layer Theta Jc: 0.8°C/W
L. Multi Layer Theta Ja: 25°C/W
M. Multi Layer Theta Jc: 0.8°C/W

#### IV. Die Information

A. Dimensions: 146 X 138 mils

B. Passivation: Laser/TEOS Ox - Pass/Nit -PreLP+GenLP

Wafer Saw

C. Interconnect: Al/Cu 0.5%

D. Backside Metallization: None

E. Minimum Metal Width: 0.18um

F. Minimum Metal Spacing: 0.18um

G. Bondpad Dimensions: 5 mil. Sq.

H. Isolation Dielectric: SiO2



#### V. Quality Assurance Information

A. Quality Assurance Contacts: Ken Wendel (Director, Reliability Engineering)

Bryan Preeshl (Managing Director of QA)

B. Outgoing Inspection Level: 0.1% for all electrical parameters guaranteed by the Datasheet.

0.1% For all Visual Defects.

C. Observed Outgoing Defect Rate: < 50 ppm</li>D. Sampling Plan: Mil-Std-105D

#### VI. Reliability Evaluation

### A. Accelerated Life Test

The results of the 135°C biased (static) life test are shown in Table 1. Using these results, the Failure Rate ( $\lambda$ ) is calculated as follows:

$$\lambda = \frac{1}{\text{MTTF}} = \frac{1.83}{192 \times 4340 \times 48 \times 2}$$
 (Chi square value for MTTF upper limit)

(where 4340 = Temperature Acceleration factor assuming an activation energy of 0.8eV)

$$x = 22.4 \times 10^{-9}$$

3 = 22.4 F.I.T. (60% confidence level @ 25°C)

The following failure rate represents data collected from Maxim's reliability monitor program. Maxim performs quarterly 1000 hour life test monitors on its processes. This data is published in the Product Reliability Report found at http://www.maxim-ic.com/. Current monitor data for the TSMC 0.18um Process results in a FIT Rate of 0.8 @ 25C and 13.1 @ 55C (0.8 eV, 60% UCL)

#### B. Moisture Resistance Tests

The industry standard 85°C/85%RH or HAST testing is monitored per device process once a quarter.

## C. E.S.D. and Latch-Up Testing

The CA24 die type has been found to have all pins able to withstand a HBM transient pulse of +/-2500 V per JEDEC JESD22-A114-D. Latch-Up testing has shown that this device withstands a current of +/-250 mA, 1.5x VccMax V-Test.



# Table 1

# Reliability Evaluation Test Results

# MAX19505ETM+

| TEST ITEM           | TEST CONDITION                                     | FAILURE<br>IDENTIFICATION        | SAMPLE SIZE | NUMBER OF<br>FAILURES |  |
|---------------------|----------------------------------------------------|----------------------------------|-------------|-----------------------|--|
| Static Life Test (I | Note 1)                                            |                                  |             |                       |  |
| `                   | Ta = 135°C<br>Biased<br>Time = 192 hrs.            | DC Parameters<br>& functionality | 48          | 0                     |  |
| Moisture Testing    | (Note 2)                                           |                                  |             |                       |  |
| 85/85               | Ta = 85°C<br>RH = 85%<br>Biased<br>Time = 1000hrs. | DC Parameters<br>& functionality | 77          | 0                     |  |
| Mechanical Stress   | s (Note 2)                                         |                                  |             |                       |  |
| Temperature         | -65°C/150°C                                        | DC Parameters                    | 77          | 0                     |  |
| Cycle               | 1000 Cycles<br>Method 1010                         | & functionality                  |             |                       |  |

Note 1: Life Test Data may represent plastic DIP qualification lots.

Note 2: Generic Package/Process data