

MAX26402/MAX26403

## **General Description**

The MAX26402/MAX26403 ICs are tiny, low-electromagnetic interference (EMI) emission, synchronous Silent Switcher® buck converters with integrated high-side and low-side switches. The MAX26402/MAX26403 deliver up to 2.5A/3.5A over a wide 3V to 36V input voltage range. Voltage quality can be monitored by observing the power-good (PGOOD) signal. These ICs can operate in dropout by running at 99% duty cycle, making them ideal for industrial applications.

The MAX26402/MAX26403 offer externally programmable or internally fixed output voltages of 5V and 3.3V. Fixed internal frequency options of 3MHz/2.1MHz/400kHz are available, which allow for small external components and reduced output ripple, and also guarantee no amplitude modulation (AM) interference.

When SYNC is low, the MAX26402/MAX26403 automatically enter skip mode at light loads with an ultralow quiescent current of  $10\mu A$  at no load. A pinselectable, forced-pulse-width-modulation (PWM) mode is also available, which helps improve EMI performance. The devices have a spread-spectrum frequency modulation option designed to minimize EMI-radiated emissions due to the modulation frequency.

The devices feature the MAXQ<sup>®</sup> power architecture, which provides precision transient performance and phase margin. This allows obtaining the maximum power, powerformance, and precision while minimizing system cost for any specific application.

The MAX26402/MAX26403 are available in a small, 3mm x 3mm FC2QFN package and use very few external components.

## **Applications**

- Point-of-Load Power Supplies
- 12V/24V Industrial Applications
- Telecom, Servers, and Networking Equipment

#### **Benefits and Features**

- Silent Switcher
  - · Enables Compact, Efficient, Low-EMI Solution
  - Spread-Spectrum Frequency Modulation
  - Symmetrical Package Offers Superior EMI Performance
- Multiple Functions for Small Size
  - Operating Input Voltage Range: 3V to 36V
  - Synchronous DC-DC Converter with Integrated Field-Effect Transistors (FETs) up to 2.5A/3.5A
  - 10µA Quiescent Current in Skip Mode
  - 3MHz/2.1MHz/400kHz Switching Frequency
  - Spread-Spectrum Option
  - · Fixed 2.5ms Internal Soft-Start
  - Programmable 0.8V to 12V Output Voltage Range or Fixed 5V/3.3V Options Available
  - · 99% Duty Cycle Operation with Low Dropout
- High Precision for Safety Critical Applications
  - MAXQ Power Architecture
  - ±1.5% Output Voltage Accuracy in Forced-PWM
  - Precision Enable Thresholds for Fully Programmable Undervoltage Lockout (UVLO) Thresholds
  - Accurate Windowed PGOOD
- Robust for the Environment
  - Average Current-Mode, Forced-PWM, and Skip Operation
  - Overtemperature, Overvoltage (OV), and Short-Circuit Protection
  - 3mm x 3mm FC2QFN
  - -40°C to +125°C Operating Temperature Range

Ordering Information appears at end of data sheet.

Silent Switcher is a registered trademark of Analog Devices, Inc. MAXQ is a registered trademark of Analog Devices, Inc.

## **Simplified Block Diagram**



## **Absolute Maximum Ratings**

| SUP       | 0.3V to +42V     |
|-----------|------------------|
| EN        | 0.3V to +42V     |
| BST to LX | 0.3V to +2.2V    |
| BST       | 0.3V to +44V     |
| LX        | 0.3V to SUP+0.3V |
| SYNC      | 0.3V to +6V      |
| FB/OUT    | 0.3V to +16V     |
| PGOOD     | 0.3V to +6V      |
| BIAS      | 0.3V to +2.2V    |

| SPS                                        | 0.3V to +2.2V            |
|--------------------------------------------|--------------------------|
| PGND to AGND                               | 0.3V to +0.3V            |
| ESD Protection Human Body Model            | ±2kV                     |
| Continuous Power Dissipation (Multilayer E | Board) ( $T_A = +70$ °C, |
| derate 25mW/°C above +70°C.)               | 2000mW                   |
| Operating Junction Temperature Range       | 40°C to +150°C           |
| Storage Temperature Range                  | 65°C to +150°C           |
| Soldering Temperature (Soldering 10s)      | +300°C                   |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **Package Information**

#### 15 FC2QFN

| Package Code                                                  | F153B3FY+1          |                |
|---------------------------------------------------------------|---------------------|----------------|
| Outline Number                                                | 21-100532           |                |
| Land Pattern Number                                           | 90-100188           |                |
| THERMAL PARAMETERS                                            | 4-LAYER JEDEC BOARD | 4-LAYER EV KIT |
| Junction-to-Ambient Thermal Resistance $(\theta_{\text{JA}})$ | 51.1°C/W            | 40.6°C/W       |
| Junction-to-Case (top) Thermal Resistance ( $\theta_{JCt}$ )  | 32.7°C/W            | _              |
| Junction-to-Case (bottom) Thermal Resistance $(\theta_{JCb})$ | 21.4°C/W            | 15.6°C/W       |
| Junction-to-Board Thermal Resistance $(\theta_{JB})$          | 23.3°C/W            | 11.7°C/W       |
| Junction-to-Top Characterization Parameter ( $\Psi_{JT}$ )    | 1.9°C/W             | 1.8°C/W        |
| Junction-to-Board Characterization Parameter ( $\Psi_{JB}$ )  | 25.5°C/W            | 17.9°C/W       |

For the latest package outline information and land patterns (footprints), go to <a href="https://www.analog.com/en/design-center/packaging-quality-symbols-footprints/package-index.html">https://www.analog.com/en/design-center/packaging-quality-symbols-footprints/package-index.html</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

Package thermal resistances were obtained using JEDEC and the evaluation kit. For detailed information on package thermal considerations, refer to <a href="https://www.analog.com/en/technical-articles/thermal-characterization-of-ic-packages.html">https://www.analog.com/en/technical-articles/thermal-characterization-of-ic-packages.html</a>.

### **Electrical Characteristics**

 $(V_{SUP} = V_{EN} = 14V, T_J = -40^{\circ}C \text{ to } +150^{\circ}C, \text{ unless otherwise noted. Typical values are at } T_A = +25^{\circ}C \text{ under normal conditions, unless otherwise noted.}$ 

| Supply Voltage Range                    |                                |                                                                 |                                                |       |       |       |          |
|-----------------------------------------|--------------------------------|-----------------------------------------------------------------|------------------------------------------------|-------|-------|-------|----------|
| Supply Voltage Ivalige                  | $V_{SUP}$                      |                                                                 |                                                | 3     |       | 36    | V        |
|                                         | VSUP                           | t < 1s                                                          |                                                |       |       | 42    | V        |
|                                         | I <sub>SUP_SHDN</sub>          | V <sub>EN</sub> = 0V, T <sub>A</sub> = +25°C                    |                                                |       | 2.75  | 5.00  |          |
| Supply Current                          | I <sub>SUP</sub>               | V <sub>EN</sub> = high, V <sub>OUT</sub><br>voltage, no load, s |                                                | 10    |       | μA    |          |
| SUP Undervoltage                        | V <sub>SUP_UVLO_R</sub><br>ISE | SUP voltage rising                                              | SUP voltage rising                             |       | 3.025 | 3.150 | .,       |
| Lockout                                 | V <sub>SUP_UVLO_F</sub>        | SUP voltage fallin                                              | g                                              | 2.600 | 2.725 | 2.850 | V        |
| BIAS Voltage                            | $V_{BIAS}$                     |                                                                 |                                                |       | 1.8   |       | V        |
| BIAS Undervoltage<br>Lockout            | V <sub>BIAS_UVLO</sub>         | BIAS voltage risin                                              | g                                              | 1.58  | 1.63  | 1.68  | V        |
| BIAS Undervoltage<br>Lockout Hysteresis | V <sub>BIAS_UVLO_</sub><br>HYS | BIAS UVLO hyste                                                 | resis ( <u>Note 3</u> )                        |       | 65    |       | mV       |
| BUCK CONVERTER                          |                                |                                                                 |                                                |       |       |       |          |
| Output Voltage                          | V <sub>OUT_SKIP_5V</sub>       | T <sub>A</sub> = -40°C to<br>+125°C                             | V <sub>OUT</sub> = 5V, skip<br>mode, no load   | 4.92  | 5.00  | 5.07  | .,       |
| Accuracy 5V                             | V <sub>OUT_PWM_5</sub>         | T <sub>A</sub> = -40°C to<br>+125°C                             | V <sub>OUT</sub> = 5V, PWM<br>mode, no load    | 4.94  | 5.00  | 5.06  | V        |
| Output Voltage                          | V <sub>OUT_SKIP_3</sub> .      | T <sub>A</sub> = -40°C to<br>+125°C                             | V <sub>OUT</sub> = 3.3V, skip<br>mode, no load | 3.24  | 3.30  | 3.36  |          |
| Accuracy 3.3V                           | VOUT_PWM_3.                    | T <sub>A</sub> = -40°C to<br>+125°C                             | V <sub>OUT</sub> = 3.3V, PWM mode, no load     | 3.254 | 3.300 | 3.346 | V        |
| Output Voltage<br>Adjustable Range      | V <sub>OUT</sub>               |                                                                 | ,                                              | 0.8   |       | 12    | V        |
| Feedback Voltage<br>Accuracy            | V <sub>FB_PWM</sub>            | $V_{FB} = 0.8V, PWM$<br>$T_A = -40^{\circ}C \text{ to } +12$    |                                                | 7.88  | 0.800 | 0.812 | V        |
| Feedback Leakage<br>Current             | I <sub>FB</sub>                | V <sub>FB</sub> = 0.8V, T <sub>A</sub> =                        | +25°C                                          |       |       | 100   | nA       |
| High-Side DMOS On-<br>Resistance        | R <sub>DSON_HS</sub>           | V <sub>BIAS</sub> = 1.8V, I <sub>LX</sub>                       | = 0.5A                                         |       | 95    | 165   | mΩ       |
| Low-Side DMOS On-<br>Resistance         | R <sub>DSON_LS</sub>           | $V_{BIAS}$ = 1.8V, $I_{LX}$                                     | = 0.5A                                         |       | 45    | 85    | mΩ       |
| High-Side DMOS                          | I <sub>LIM</sub>               | MAX26402                                                        |                                                | 3.3   | 4.0   | 4.7   | _        |
| Current-Limit Threshold                 | LIM                            | MAX26403                                                        |                                                | 4.375 | 5.300 | 6.200 | Α        |
| LX Leakage                              | l <sub>LX_LKG</sub>            | $V_{SUP} = 36V, V_{LX}$<br>$T_A = +25^{\circ}C$                 | = 0V, or $V_{LX}$ = 36V,                       |       |       | 1     | μА       |
| Soft-Start Ramp Time                    | t <sub>SS</sub>                |                                                                 |                                                |       | 2.5   |       | ms       |
| Minimum On-Time                         | t <sub>ON</sub>                |                                                                 |                                                |       | 35    | 55    | ns       |
| Maximum Duty Cycle                      | D <sub>MAX</sub>               | Dropout mode                                                    |                                                | 98    | 99    |       | %        |
| SWITCHING FREQUENC                      |                                | •                                                               |                                                |       |       |       |          |
|                                         |                                | f <sub>SW</sub> = 400kHz                                        |                                                | 360   | 400   | 440   | kHz      |
| PWM Switching                           | $f_{\sf SW}$                   | f <sub>SW</sub> = 2.1MHz                                        |                                                | 1.925 | 2.100 | 2.275 |          |
| Frequency                               |                                | f <sub>SW</sub> = 3.0MHz                                        |                                                | 2.7   | 3.0   | 3.3   | MHz      |
|                                         |                                |                                                                 |                                                |       |       |       | <b>-</b> |

 $(V_{SUP} = V_{EN} = 14V, T_{J} = -40^{\circ}C \text{ to } +150^{\circ}C, \text{ unless otherwise noted. Typical values are at } T_{A} = +25^{\circ}C \text{ under normal conditions, unless otherwise noted.}$ 

| PARAMETER                      | SYMBOL                        | СО                            | NDITIONS                   | MIN    | TYP    | MAX    | UNITS  |  |
|--------------------------------|-------------------------------|-------------------------------|----------------------------|--------|--------|--------|--------|--|
| SYNC External Clock            |                               | $f_{SW} = 2.1MHz$             |                            | 1.7    |        | 2.6    | NAL I- |  |
| Frequency                      |                               | f <sub>SW</sub> = 3MHz        |                            | 2.6    |        | 3.4    | MHz    |  |
| Spread Spectrum                | SPS                           | Percentage of f <sub>S\</sub> | N                          |        | ±6     |        | %      |  |
| PGOOD OUTPUT                   |                               |                               |                            |        |        |        |        |  |
| PGOOD UV Threshold             | V <sub>PGOOD_UV_</sub><br>THR | V <sub>OUT</sub> rising       | V <sub>OUT</sub> rising    |        | 94.00  | 96.25  | %      |  |
| FGOOD OV Tilleshold            | V <sub>PGOOD_UV_</sub><br>THF | V <sub>OUT</sub> falling      |                            | 90.75  | 93.00  | 95.25  | /0     |  |
| PGOOD OV Threshold             | V <sub>PGOOD_OV_</sub><br>THR | V <sub>OUT</sub> rising       |                            | 102.75 | 105.00 | 107.25 | %      |  |
| F GOOD OV Tilleshold           | V <sub>PGOOD_OV_</sub><br>THF | V <sub>OUT</sub> falling      |                            | 101.75 | 104.00 | 106.25 | /0     |  |
| PGOOD Debounce                 | t <sub>DEB_rising</sub>       | PWM mode                      | UV rising,<br>OV falling   |        | 100    |        | - μs   |  |
| Time                           | t <sub>DEB_falling</sub>      | PWM mode                      | UV falling,<br>OV rising   |        | 50     |        |        |  |
| PGOOD Leakage<br>Current       | I <sub>PGOOD_LKG</sub>        |                               |                            |        |        | 1      | μΑ     |  |
| PGOOD Low Voltage<br>Level     | V <sub>PGOOD_LOW</sub>        | Sinking 1mA                   |                            |        |        | 0.4    | V      |  |
| LOGIC LEVELS                   |                               |                               |                            |        |        |        |        |  |
| EN High Voltage Level          | V <sub>EN_HIGH</sub>          |                               |                            | 0.825  | 0.900  | 0.975  | V      |  |
| EN Low Voltage Level           | V <sub>EN_LOW</sub>           |                               |                            | 0.625  | 0.700  | 0.775  | V      |  |
| EN Hysteresis                  |                               | ( <u>Note 3</u> )             |                            |        | 200    |        | mV     |  |
| EN Input Current               | I <sub>EN</sub>               | $V_{EN} = V_{SUP} = 36$       | SV, T <sub>A</sub> = +25°C |        |        | 1      | μA     |  |
| SYNC High-Voltage<br>Level     | V <sub>SYNC_HIGH</sub>        |                               |                            | 1.4    |        |        | V      |  |
| SYNC Low-Voltage<br>Level      | V <sub>SYNC_LOW</sub>         |                               |                            |        |        | 0.4    | V      |  |
| SPS High-Voltage Level         | V <sub>SPS_HIGH</sub>         |                               |                            | 1.4    |        |        | V      |  |
| SPS Low-Voltage Level          | V <sub>SPS_LOW</sub>          |                               |                            |        |        | 0.4    | V      |  |
| THERMAL PROTECTION             | N                             |                               |                            |        |        |        |        |  |
| Thermal Shutdown               | T <sub>SHDN</sub>             |                               |                            |        | 175    |        | °C     |  |
| Thermal Shutdown<br>Hysteresis | T <sub>SHDN_HYS</sub>         |                               |                            |        | 15     |        | °C     |  |

- Note 1: Limits are 100% tested at  $T_A$  = +125°C. Limits over the operating temperature range and relevant supply voltage are guaranteed by design and characterization. Typical values are at  $T_A$  = +25°C.
- Note 2: The device is designed for continuous operation up to  $T_J$  = +125°C for 95,000 hours and  $T_J$  = +150°C for 5,000 hours.
- Note 3: Guaranteed by design; not production tested.

## **Typical Operating Characteristics**

 $(T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ 



 $(T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ 



 $(T_A = +25^{\circ}C, unless otherwise noted.)$ 













## **Pin Configurations**



## **Pin Descriptions**

| PIN  | NAME   | FUNCTION                                                                                                                                                                                                                                                                                                                                                   |
|------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | EN     | High-Voltage-Tolerant, Active-High Digital Enable Input. Drive EN high to enable buck converter.                                                                                                                                                                                                                                                           |
| 2, 8 | NC     | Not Connected                                                                                                                                                                                                                                                                                                                                              |
| 3, 7 | SUP    | Internal High-Side Supply Input. SUP provides power to the internal switch and LDO. Bypass SUP to PGND with 0.1µF and 2.2µF ceramic capacitors. Place the 0.1µF capacitor as close to the SUP and PGND pins as possible, followed by the 2.2µF capacitor.                                                                                                  |
| 4, 6 | PGND   | Power Ground                                                                                                                                                                                                                                                                                                                                               |
| 5    | LX     | Inductor Connection. Connect LX to the switched side of the inductor.                                                                                                                                                                                                                                                                                      |
| 9    | BST    | Boost Flying Capacitor Connection for High-Side FET Gate Voltage. Connect a 0.1µF ceramic capacitor between BST and LX.                                                                                                                                                                                                                                    |
| 10   | GND    | Quiet Analog Ground                                                                                                                                                                                                                                                                                                                                        |
| 11   | BIAS   | 1.8V Internal BIAS Supply. Connect a minimum of 2.2µF ceramic capacitor from BIAS to PGND.                                                                                                                                                                                                                                                                 |
| 12   | SPS    | Spread-Spectrum Enable. Connect logic-high to enable spread spectrum of the internal oscillator or logic-low to disable spread spectrum.                                                                                                                                                                                                                   |
| 13   | FB/OUT | Feedback/Output Sense Input. For the adjustable output-voltage IC, it acts as an output voltage feedback input (FB). Connect an external resistor-divider between OUT, FB, and AGND to set the output voltage.  For the fixed output-voltage IC, it acts as an output voltage sense pin (OUT). Connect OUT to the buck output to sense the output voltage. |
| 13   | OUT    | Output Sense Input. Connect OUT to the buck output to sense the output voltage.                                                                                                                                                                                                                                                                            |
| 14   | PGOOD  | Open-Drain, Power-Good Output. Connect PGOOD to BIAS or an external positive power supply with a pull-up resistor.                                                                                                                                                                                                                                         |

| 15 | SYNC | External Clock Synchronization Input. Connect an external clock in the given frequency range to enable external clock synchronization. Connect SYNC to low to enable skip mode. Connect SYNC to high to enable FPWM mode. |
|----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|

### **Detailed Description**

The MAX26402/MAX26403 are small, synchronous buck converters with integrated high-side and low-side switches. These devices are designed to deliver up to 2.5A/3.5A for input voltages of 3V to 36V. They offer fixed output voltage options of 5V and 3.3V, or adjustable output voltage options from 0.8V to 12V. Output voltage quality can be monitored by observing the PGOOD signal. The devices can operate in dropout by running at 99% duty cycle, making them ideal for industrial applications. Contact factory for additional options not listed in ordering table.

Frequency is internally fixed at 3MHz/2.1MHz/400kHz, which allows for small external components and reduced output ripple, and guarantees no AM interference. These converters automatically enter skip mode at light loads with ultra-low quiescent current of 10µA (typ) at no load when SYNC is pulled low. They feature spread-spectrum frequency modulation to minimize EMI-radiated emissions. The average current-mode architecture allows much better noise rejection of the current loop and very short minimum on-time.

#### **Linear Regulator Output (BIAS)**

The devices include a 1.8V linear regulator (V<sub>BIAS</sub>) that provides power to the internal circuit blocks. Connect a 2.2μF ceramic capacitor from BIAS to GND. For the internal feedback version, the bias regulator draws power from the SUP input during startup and switches over to the output after the startup is complete.

#### System Enable (EN)

An enable control input (EN) activates the device from low-power shutdown mode. EN is compatible with inputs from the operating level down to 3V. Drive EN high to turn on the internal linear BIAS LDO. Once  $V_{BIAS}$  is above the internal lockout threshold of 1.63V (typ), the converter is enabled and the output voltage ramps up with the programmed soft-start time.

A logic-low at EN shuts down the device. During shutdown, the BIAS regulator and gate drivers turn off, and the quiescent current is reduced to 2.75µA (typ).

#### **Synchronization Input (SYNC)**

SYNC is a logic-level input used for operation-mode selection and frequency control. Connect SYNC to BIAS to enable forced fixed-frequency operation (FPWM) or to GND to enable automatic skip-mode operation for light load efficiency.

SYNC can also be connected to an external clock, enabling forced-frequency operation. The device synchronizes with an external clock in two cycles, synchronizing at the rising edge of the signal applied. See the external clock frequency limits specified in the <u>Electrical Characteristics</u> table. When the external clock signal at SYNC is absent for more than two clock cycles, the IC switches to use the internal clock.

#### Soft-Start

The devices include a fixed, internal soft-start time. Soft-start time limits start-up inrush current by forcing the output voltage to ramp up toward its regulation point. The soft-start ramp rate is set at 2.5ms (typ).

#### Power-Good (PGOOD) Output

The MAX26402/MAX26403 feature an open-drain, PGOOD output to monitor output voltage quality. PGOOD is an active-high output signal that pulls low when  $V_{OUT}$  falls below 93% (typ) of its nominal value or rises above 105% (typ) of its nominal value. Connect a 20k $\Omega$  (typ) pull-up resistor to an external supply or the on-chip BIAS output.

#### **Spread Spectrum**

The devices feature a spread-spectrum option. When the SPS pin is pulled high, the spread-spectrum feature is enabled and the internal operating frequency is varied by  $\pm 6\%$  relative to the internally generated operating frequency. The modulation signal is a triangular wave with a period of 1.25ms at 400kHz (200 $\mu$ s at 2.1MHz). Spread spectrum is disabled if the device is synchronized to an external clock.

#### Overcurrent and Short-Circuit Protection

The MAX26402/MAX26403 feature a current limit that protects them against short-circuit and overload conditions at the output. In the event of a short-circuit or overload condition, the high-side switch remains on until the inductor current reaches the specified LX current-limit threshold. The converter then turns the high-side switch off and the low-side switch

on to allow the inductor current to ramp down. Once the inductor current crosses below the low-side valley current-limit threshold, the converter turns on the high-side switch again. This cycle repeats until the short-circuit or overload condition is removed.

A short circuit is detected when the output voltage falls below 50% of the regulation voltage while in current limit. If this occurs, hiccup mode activates, and the output turns off for 25ms (10 x 2.5ms) and then attempts to restart. This repeats indefinitely while the short-circuit condition is present. Hiccup mode is disabled during soft-start.

#### **Thermal Shutdown**

Thermal shutdown protects the devices from excessive operating temperature. When the junction temperature exceeds +175°C, an internal sensor shuts down the step-down converter, allowing the IC to cool. The sensor turns the IC on again after the junction temperature cools by 15°C.

#### **Overvoltage Protection**

The ICs feature OV protection for the output. In case of an OV event in skip mode, the high-side switch is turned OFF and the low-side switch is turned ON until the inductor current reaches a fixed negative value. Once this value is reached, the low-side switch is turned OFF and turns ON again in the next cycle until the output falls below the OV falling threshold. This way, the output is quickly discharged and brought back to regulation.

## **Applications Information**

#### **Setting the Output Voltage**

The MAX26402/MAX26403 are available as fixed output-voltage versions or adjustable output-voltage versions. The fixed output-voltage ICs have an internally fixed output of 5V/3.3V. For the adjustable output-voltage ICs, the output voltage can be adjusted between 0.8V and 12V using an external resistor-divider. Connect a resistor-divider from the buck output to FB to AGND and a feed-forward capacitor (CFF) from buck output to FB (see the Adjustable-Output IC diagram in the Typical Application Circuits section). Select  $R_{FB2} \le 50 k\Omega$ . Calculate  $R_{FB1}$  with the following equation:

#### **Equation 1**

$$R_{\mathrm{FB1}} = R_{\mathrm{FB2}} \left[ \left( \frac{v_{\mathrm{OUT}}}{v_{\mathrm{FB}}} \right) - 1 \right]$$
 where V<sub>FB</sub> = 0.8V

<u>Table 1</u> provides component selection recommendations for each output voltage range. The CFF is recommended based on  $R_{FB1} = 50k\Omega$ .

Table 1. Recommended Components for Adjustable Output

| PART NUMBER | FREQUENCY | V <sub>OUT</sub><br>(V) | INDUCTOR<br>(µH) | EFFECTIVE C <sub>OUT</sub> (μF) | CFF<br>(pF) |
|-------------|-----------|-------------------------|------------------|---------------------------------|-------------|
|             |           | 0.8 to 1.5              | 3.3              | 120                             | _           |
|             | 400615    | 1.5 to 3                | 4.7              | 63                              | 33          |
|             | 400kHz    | 3 to 6                  | 6.8              | 40                              | 33          |
| MAX26402    |           | 6 to 12                 | 8.2              | 30                              | 22          |
| WAX20402    |           | 0.8 to 1.5              | 1.5              | 120                             | _           |
|             | 2.1MHz    | 1.5 to 3                | 1.5              | 46                              | 33          |
|             |           | 3 to 6                  | 2.2              | 25                              | 33          |
|             |           | 6 to 12                 | 3.3              | 18                              | 22          |
|             |           | 0.8 to 1.5              | 3.3              | 130                             | _           |
|             | 400615    | 1.5 to 3                | 3.3              | 70                              | 33          |
|             | 400kHz    | 3 to 6                  | 6.8              | 50                              | 33          |
| MAY26402    |           | 6 to 12                 | 8.2              | 40                              | 22          |
| MAX26403    |           | 0.8 to 1.5              | 1.0              | 120                             | _           |
|             | 0.4841    | 1.5 to 3                | 1.0              | 46                              | 33          |
|             | 2.1MHz    | 3 to 6                  | 1.5              | 25                              | 33          |
|             |           | 6 to 12                 | 2.2              | 18                              | 22          |

#### **Input Capacitor**

The input filter capacitor reduces peak currents drawn from the power source and reduces noise and voltage ripple on the input caused by the circuit's switching. The MAX26402/MAX26403 incorporate a symmetrical pinout to improve EMI performance. It is recommended to split the input capacitors symmetrically between the two SUP pins. Connect a 2.2µF (min) ceramic capacitor on each SUP pin for low-input voltage ripple. For additional noise immunity, a high-frequency 0603 or smaller capacitor can be added on each SUP pin. A bulk capacitor is typically required to provide the remaining capacitance needed to minimize input voltage ripple and to improve load transient response.

#### **Output Capacitor**

The output capacitor is selected to meet output voltage ripple, load-transient response, and loop stability requirements. During a load step, the output current changes almost instantaneously, whereas the inductor is slow to react. During this transition time, the load-change requirements are supplied by the output capacitor, which causes an undershoot/overshoot in the output voltage. Output capacitance also affects the control-loop stability.

The optimal phase margin for the fixed-output IC is achieved by using the effective output capacitance shown in Table 2.

Table 2. Recommended Output Capacitance for Fixed Output-Voltage Versions

| PART NUMBER | EDECHENOV | EFFECTIVE | C <sub>OUT</sub> (μF) |
|-------------|-----------|-----------|-----------------------|
| PARI NUMBER | FREQUENCY | TYP       | MIN                   |
|             | 400kHz    | 42        | 34                    |
| MAX26402    | 2.1MHz    | 23        | 18                    |
|             | 3MHz      | 18        | 16                    |
|             | 400kHz    | 42        | 34                    |
| MAX26403    | 2.1MHz    | 23        | 18                    |
|             | 3MHz      | 18        | 16                    |

#### **Inductor Selection**

Inductor design is a compromise between the size, efficiency, control-loop bandwidth, and stability of the converter. Insufficient inductance increases the inductor current ripple causing higher conduction losses and higher output voltage ripple. Since the slope compensation is fixed internally for MAX26402/MAX26403, it might also cause current-mode control instability. A large inductor reduces the ripple, but increases the size and cost of the solution and slows the response. <u>Table 3</u> provides optimized inductor values for the respective switching frequency of the fixed-output IC.

Table 3. Recommended Inductor for Fixed Output-Voltage Versions

| PART NUMBER | FREQUENCY | INDUCTANCE (µH) |     |     |  |
|-------------|-----------|-----------------|-----|-----|--|
| PART NUMBER | FREQUENCY | TYP             | MIN | MAX |  |
| MAX26402    | 400kHz    | 8.2             | 6.8 | 10  |  |
|             | 2.1MHz    | 2.2             | 1.5 | 3.3 |  |
|             | 3MHz      | 1.5             | 1   | 2.2 |  |
|             | 400kHz    | 6.8             | 4.7 | 8.2 |  |
| MAX26403    | 2.1MHz    | 1.5             | 1.0 | 2.2 |  |
|             | 3MHz      | 1.0             | 0.8 | 1.5 |  |

#### **PCB Layout Guidelines**

Careful PCB layout is critical to achieve low switching-power losses and clean, stable operation. Use a multilayer board whenever possible for better noise immunity and power dissipation. The package for the MAX26402/MAX26403 offers a unique symmetrical design, which helps cancel the magnetic field generated in the opposite direction. See <u>Figure 1</u> for an example layout figure and the following guidelines for good PCB layout:

Place as many copper planes as possible under the IC footprint to ensure efficient heat transfer.

- Place the input capacitors in a symmetrical configuration, with a 2.2μF (min) input capacitor on each SUP pin, close to the device. For additional noise immunity, when adding a high-frequency ceramic input-bypass capacitor (CBP) on each SUP pin, first place the high-frequency capacitor as close to the pin as possible, followed by the 2.2μF capacitor. Place the ceramic capacitors as close as possible to the SUP and PGND pins on both sides of the IC. Use low-impedance connections (no vias or other discontinuities) between the capacitors and IC pins. The CBP should be located closest to the IC and should have very good high-frequency performance (small package size and high capacitance). This provides the best EMI rejection and minimize internal noise on the device, which can degrade performance.
- Connect PGND and GND pins directly under the IC. This ensures the shortest connection path between GND and PGND.
- Place the BIAS capacitor as close to the IC BIAS pin as possible to reduce the bias current loop. This helps to reduce noise on BIAS for smooth operation.
- Place the bootstrap capacitor CBST close to the IC and use short, wide traces to minimize the loop area and to
  minimize the parasitic inductance. Use the nearest layer for a return trace (CBST to LX) to minimize the inductance
  further. Refer to the layout in the EV kit for optimum design. High parasitic inductance can impact switching speed
  (increase switching losses) and cause high dV/dt noise.
- Place the inductor as close to the IC LX pin as possible and minimize the area of the LX node.
- Place the output capacitors in a symmetrical configuration on opposite sides of the inductor for best noise immunity.
   Place the output capacitors (C<sub>OUT</sub>) near the inductor so that the ground side of C<sub>OUT</sub> is near the C<sub>IN</sub> ground connection to minimize the current-loop area. Add vias on the capacitor ground to minimize the inductance. For additional noise immunity, place a high-frequency capacitor on each side of the inductor, followed by the output capacitors to further reduce the radiated noise.
- Place the inductor, output capacitors, bootstrap capacitor, and BIAS capacitor in such a way as to minimize the area enclosed by the current loops. Keep the power traces and load connections short. This practice is essential for high efficiency. Use a thick copper PCB to enhance full-load efficiency and power-dissipation capability.
- Use internal PCB layers as ground planes to help improve the EMI, as ground planes act as a shield against radiated noise. Spread multiple vias around the board, especially near the ground connections.
- Use a continuous copper GND plane on the layer next to the IC to shield the entire circuit. The GND should also be
  poured around the entire circuit on the top side. Ensure that all heat-dissipating components have adequate
  connections to copper for cooling. Use multiple vias to interconnect GND planes/areas for low impedance and
  maximum heat dissipation. Place vias at the GND terminals of the IC and input/output/bypass capacitors. Do not
  separate or isolate PGND and GND connections with separate planes or areas.
- Place the feedback resistor-divider (if used) near the IC and route the feedback and OUT connections away from the inductor and LX node and other noisy signals.



Figure 1. PCB Layout Example

## **Typical Application Circuits**

## 400kHz



### 2.1MHz



#### 3MHz



Adjustable-Output IC



## **Ordering Information**

| PART NUMBER    | V <sub>OUT</sub><br>(V) | MAXIMUM LOAD<br>CURRENT (A) | SWITCHING<br>FREQUENCY | SPREAD SPECTRUM (%) |
|----------------|-------------------------|-----------------------------|------------------------|---------------------|
| MAX26402AFLAY+ | 5                       | 2.5                         | 2.1MHz                 | ±6                  |
| MAX26402AFLBY+ | 3.3                     | 2.5                         | 2.1MHz                 | ±6                  |
| MAX26402AFLFY+ | Adjustable<br>0.8 to 12 | 2.5                         | 400kHz                 | ±6                  |
| MAX26403AFLAY+ | 5                       | 3.5                         | 2.1MHz                 | ±6                  |
| MAX26403AFLBY+ | 3.3                     | 3.5                         | 2.1MHz                 | ±6                  |

<sup>+</sup> Denotes a lead(Pb)-free/RoHS-compliant package.

Contact factory for additional options.

Y Denotes a side-wettable package.

## MAX26402/MAX26403

# 36V, 2.5A/3.5A, Fully Integrated Synchronous Silent Switcher Buck Converters

## **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION     |   |
|--------------------|------------------|-----------------|---|
| 0                  | 03/24            | Initial release | _ |

