### **General Description** The MAX17033/MAX17034/MAX17434 are 2-/1-phaseinterleaved Quick-PWM™ step-down VID power-supply controllers for notebook CPUs. True out-of-phase operation reduces input ripple current requirements and output voltage ripple, while easing component selection and layout difficulties. The Quick-PWM control provides instantaneous response to fast load-current steps. Active voltage positioning reduces power dissipation and bulk output capacitance requirements and allows ideal positioning compensation for tantalum, polymer, or ceramic bulk output capacitors. A slew-rate controller allows controlled transitions between VID codes, controlled soft-start and shutdown, and controlled exit from suspend. A thermistor-based temperature sensor provides a programmable thermalfault output (VRHOT). A current monitor output (IMON) provides an analog current output (MAX17034/ MAX17434 only) proportional to the power consumed by the CPU. Output undervoltage, overvoltage (MAX17033/MAX17034 only), and thermal protection shut the controller down when any of these faults are detected,. A voltage regulator power-OK (PWRGD) output indicates the output is in regulation. Additionally, the MAX17033/MAX17034 only feature true differential current sense and a phase-good (PHASEGD) output that indicates a phase imbalance fault condition. The MAX17033 supports the IMVP-6+ specification while the MAX17034/MAX17434 support the IMVP-6.5 requirements. The MAX17033/MAX17034/MAX17434 are available in a lead-free 5mm x 5mm, 40-pin TQFN package. ### **Applications** IMVP-6+/IMVP-6.5 Core Supply Multiphase CPU Core Supply Voltage-Positioned, Step-Down Converters Notebook/Desktop Computers **Blade Servers** ### **Ordering Information** | PART | TEMP RANGE | PIN-PACKAGE | |--------------|-----------------|-------------| | MAX17033GTL+ | -40°C to +105°C | 40 TQFN-EP* | | MAX17034GTL+ | -40°C to +105°C | 40 TQFN-EP* | | MAX17434GTL+ | -40°C to +105°C | 40 TQFN-EP* | <sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package. Quick-PWM is a trademark of Maxim Integrated Products, Inc. #### **Features** - ♦ Single-/Dual-Phase, Quick-PWM Controllers - ♦ MAX17033 IMVP-6+ (Montevina) - ♦ MAX17034/MAX17434 IMVP-6.5 (Calpella) - ±0.5mV Vout Accuracy Over Line, Load, and **Temperature** - ♦ 7-Bit 0 to 1.50V VID Control - **Dynamic Phase Selection Optimizes Active/Sleep** - **Transient Phase Overlap Reduces Output** Capacitance - ◆ Transient-Overshoot-Suppression Feature - **♦ Integrated Boost Switches** - ♦ Active Voltage Positioning with Adjustable Gain - Programmable 200kHz to 800kHz Switching Frequency - **♦** Accurate Current Balance and Current Limit - **♦** Adjustable Slew-Rate Control - ♦ Power-Good, Clock Enable, and Thermal-Fault **Outputs** - ♦ Phase Current Imbalance Fault Output - **♦ Drives Large Synchronous Rectifier MOSFETs** - ♦ 4V to 26V Battery Input Voltage Range - **♦ Undervoltage and Thermal-Fault Protection** - ♦ Overvoltage Protection (MAX17033/MAX17034) - ♦ Soft-Startup and Soft-Shutdown ### Pin Configuration <sup>\*</sup>EP = Exposed pad. #### **ABSOLUTE MAXIMUM RATINGS** | V <sub>CC</sub> , V <sub>DD</sub> , V3P3 to GND | 0.3V to +6V | |-------------------------------------------------|--------------------------------| | D0-D6 to GND | 0.3V to +6V | | PGDIN, DPRSLPVR, PSI to GND | 0.3V to +6V | | DPRSTP (MAX17033) to GND | 0.3V to +6V | | SLOW (MAX17034/MAX17434) to GND | | | CSP1, CSP2, CSN1, CSN2 to GND | 0.3V to +6V | | THRM, ILIM, PHASEGD to GND | 0.3V to +6V | | PWRGD, VRHOT to GND | 0.3V to +6V | | CLKEN to GND | | | FB, FBAC to GND | 0.3V to V <sub>CC</sub> + 0.3V | | TIME, CCI to GND | 0.3V to V <sub>CC</sub> + 0.3V | | IMON to GND (MAX17034/MAX17434) | 0.3V to V <sub>CC</sub> + 0.3V | | GNDS to GND | 0.3V to +0.3V | | SHDN to GND (Note 1) | 0.3V to +16V | | TON to GND | 0.3V to +30V | | | | | DL1, DL2 to GND | 0.3V to V <sub>DD</sub> + 0.3V | |-----------------------------------|----------------------------------| | BST1, BST2 to GND | 0.3V to +36V | | BST1, BST2 to V <sub>DD</sub> | 0.3V to +30V | | LX1 to BST1 | 6V to +0.3V | | LX2 to BST2 | 6V to +0.3V | | DH1 to LX1 | 0.3V to V <sub>BST1</sub> + 0.3V | | DH2 to LX2 | 0.3V to V <sub>BST2</sub> + 0.3V | | Continuous Power Dissipation | | | 40-Pin, 5mm x 5mm TQFN Up to + | -70°C1778mW | | (derate above +70°C) | 22.2mW/°C | | Operating Temperature Range | 40°C to +105°C | | Junction Temperature | +150°C | | Storage Temperature Range | 65°C to +165°C | | Lead Temperature (soldering, 10s) | | | | | **Note 1:** SHDN might be forced to 12V for the purpose of debugging prototype boards using the no-fault test mode, which disables fault protection and overlapping operation. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **ELECTRICAL CHARACTERISTICS** (Circuit of Figure 1, $V_{IN} = 10V$ , $V_{CC} = V_{DD} = V_{\overline{SHDN}} = V_{PGDIN} = V_{\overline{PSI}} = V_{ILIM} = 5V$ , $V_{V3P3} = 3.3V$ , DPRSLPVR = GNDS = GND, $V_{CSP1} = V_{CSN1} = V_{CSN2} = 1.0000V$ , FB = FBAC, $R_{FBAC} = 3.57k\Omega$ from FBAC to CSN1, D6–D0 = [0101000]; MAX17034/MAX17434: $\overline{SLOW} = 5V$ ; MAX17033: $\overline{DPRSTP} = GND$ ; $\overline{T_A} = 0^{\circ}C$ to +85°C, unless otherwise noted. Typical values are at $T_A = +25^{\circ}C$ .) | PARAMETER | SYMBOL | C | ONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------|--------|------------------------------------------|-----------------------------------------|-------|-------|-------|-------| | PWM CONTROLLER | • | | | | | | | | Input-Voltage Range | | V <sub>CC</sub> , V <sub>DD</sub> | | 4.5 | | 5.5 | V | | input-voitage hange | | V3P3 | | 3.0 | | 3.6 | v | | | | Measured at FB with respect to | DAC codes from 0.8125V to 1.5000V | -0.5 | | +0.5 | % | | DC Output-Voltage<br>Accuracy | Vout | GNDS; DA to regulation error (Note 2) | DAC codes from 0.3750V to 0.8000V | -7 | | +7 | mV | | | | | DAC codes from 0 to 0.3625V | -20 | | +20 | | | Post Voltage | Veces | MAX17033 IMVP-6+ | | 1.194 | 1.200 | 1.206 | V | | Boot Voltage | VBOOT | MAX17034/MAX174 | 34 IMVP-6.5 | 1.094 | 1.100 | 1.106 | v | | Line Regulation Error | | $V_{CC} = 4.5V \text{ to } 5.5V, V_{CC}$ | $V_{IN} = 4.5 \text{V to } 26 \text{V}$ | | 0.1 | | % | | FB Input Bias Current | | $T_A = +25^{\circ}C$ | | -0.1 | | +0.1 | μΑ | | GNDS Input Range | | | | -200 | | +200 | mV | | GNDS Gain | AGNDS | ΔV <sub>OUT</sub> /ΔV <sub>GNDS</sub> | | 0.97 | 1.00 | 1.03 | V/V | | GNDS Input Bias Current | IGNDS | T <sub>A</sub> = +25°C | | -0.5 | | +0.5 | μΑ | | TIME Regulation Voltage | VTIME | $R_{TIME} = 71.5k\Omega$ | | 1.985 | 2.000 | 2.015 | V | ### **ELECTRICAL CHARACTERISTICS (continued)** (Circuit of Figure 1, $V_{IN}$ = 10V, $V_{CC}$ = $V_{DD}$ = $V_{\overline{SHDN}}$ = $V_{PGDIN}$ = $V_{PS\overline{I}}$ = $V_{ILIM}$ = 5V, $V_{V3P3}$ = 3.3V, DPRSLPVR = GNDS = GND, $V_{CSP1}$ = $V_{CSN1}$ = $V_{CSN2}$ = 1.0000V, FB = FBAC, RFBAC = 3.57k $\Omega$ from FBAC to CSN1, D6-D0 = [0101000]; MAX17034/MAX17434: $\overline{SLOW}$ = 5V; MAX17033: $\overline{DPRSTP}$ = GND; $T_A$ = 0°C to +85°C, unless otherwise noted. Typical values are at $T_A$ = +25°C.) | PARAMETER | SYMBOL | | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------------------------|-----------------|------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|-------| | | | R <sub>TIME</sub> = 7 | 1.5kΩ (12.5mV/μs nominal) | -10 | | +10 | | | | | 1 | $R_{TIME} = 35.7 k\Omega$ (25mV/ $\mu$ s nominal) to 178k $\Omega$ (5mV/ $\mu$ s nominal) | | | +15 | | | TIME Slew-Rate Accuracy | | RTIME = 3 | and soft-shutdown: 5.7k $\Omega$ (3.125mV/µs nominal) to 178k $\Omega$ us nominal) | -25 | | +25 | | | | | 1/2 of nom<br>(6.25mV/µs<br>IMVP-6+ (N<br>1/4 of nom | MAX17034/MAX17434): $V_{\overline{SLOW}} = 0V$ , inal slew rate, $R_{TIME} = 71.5k\Omega$ s nominal); MAX17033): $V_{\overline{DPRSTP}} = V_{DPRSLPVR} = 5V$ , inal slew rate, $R_{TIME} = 71.5k\Omega$ us nominal) | -15 | | +15 | % | | | | 1/2 of nom<br>(12.5mV/µ:<br>nominal);<br>IMVP-6+ (N | MAX17034/MAX17434): $V_{\overline{SLOW}} = 0V$ , inal slew rate, $R_{TIME} = 35.7 k\Omega$ s nominal) to 178k $\Omega$ (2.5mV/μs MAX17033): $V_{\overline{DPRSTP}} = V_{DPRSLPVR} = 5V$ inal slew rate, $R_{TIME} = 35.7 k\Omega$ s nominal) to 178k $\Omega$ (1.25mV/μs | -15 | | +15 | | | | | | $R_{TON} = 96.75 k\Omega$ (600kHz per phase), 167ns nominal | -15 | | +15 | | | On-Time | ton | Measured<br>at DH_<br>(Note 3) | $R_{TON} = 200 k\Omega$ (300kHz per phase) 333ns nominal | -10 | | +10 | % | | | | (Note 5) | $R_{TON} = 303.25 k\Omega$ (200kHz per phase), 500ns nominal | -15 | | +15 | | | Minimum Off-Time | toff(MIN) | Measured | at DH_ (Note 3) | | 300 | 350 | ns | | TON Shutdown Input<br>Current | IRTON,SDN | 1 | SHDN = GND, V <sub>IN</sub> = 26V, V <sub>CC</sub> = V <sub>DD</sub> = 0V or 5V,<br>T <sub>A</sub> = +25°C | | 0.01 | 0.1 | μA | | BIAS CURRENTS | • | ' | | | | | | | Quiescent Supply Current (V <sub>CC</sub> ) | Icc | 1 | at V <sub>CC</sub> , V <sub>DPRSLPVR</sub> = 5V, FB forced regulation point | | 2.5 | 5 | mA | | Quiescent Supply Current (VDD) | I <sub>DD</sub> | | at V <sub>DD</sub> , V <sub>DPRSLPVR</sub> = 0V, FB forced regulation point, T <sub>A</sub> = +25°C | | 0.02 | 1 | μΑ | ### **ELECTRICAL CHARACTERISTICS (continued)** (Circuit of Figure 1, $V_{IN}$ = 10V, $V_{CC}$ = $V_{DD}$ = $V_{\overline{SHDN}}$ = $V_{PGDIN}$ = $V_{PS\overline{I}}$ = $V_{ILIM}$ = 5V, $V_{V3P3}$ = 3.3V, DPRSLPVR = GNDS = GND, $V_{CSP1}$ = $V_{CSN1}$ = $V_{CSN2}$ = 1.0000V, FB = FBAC, RFBAC = 3.57k $\Omega$ from FBAC to CSN1, D6-D0 = [0101000]; MAX17034/MAX17434: $\overline{SLOW}$ = 5V; MAX17033: $\overline{DPRSTP}$ = GND; $T_A$ = 0°C to +85°C, unless otherwise noted. Typical values are at $T_A$ = +25°C.) | PARAMETER | SYMBOL | CONDITIONS | 5 | MIN | TYP | MAX | UNITS | | |----------------------------------------------------------------------|---------------------|----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|------------------------|------|------|-------|--| | Quiescent Supply Current (V3P3) | l <sub>3P3</sub> | Measured at V3P3, FB forced w power-good window | vithin the CLKEN | | 2 | 4 | μΑ | | | Shutdown Supply Current (VCC) | I <sub>CC,SDN</sub> | Measured at V <sub>CC</sub> , SHDN = GND | ), T <sub>A</sub> = +25°C | | 0.01 | 1 | μΑ | | | Shutdown Supply Current (VDD) | I <sub>DD,SDN</sub> | Measured at V <sub>DD</sub> , <del>SHDN</del> = GND | ), T <sub>A</sub> = +25°C | | 0.01 | 1 | μA | | | Shutdown Supply Current (V3P3) | I3P3,SDN | Measured at V3P3, SHDN = GN | ID, T <sub>A</sub> = +25°C | | 0.01 | 1 | μΑ | | | FAULT PROTECTION | | | | | | | | | | Output Overvoltage- | | Skip mode after output reaches voltage or PWM mode; measure respect to the voltage target se see Table 4 | ed at FB with | 250 | 300 | 350 | mV | | | Protection Threshold (MAX17033/MAX17034 Only) | V <sub>O</sub> VP | | Soft-start, soft-shutdown, skip mode, and output have not | IMVP-6.5<br>(MAX17034) | 1.45 | 1.50 | 1.55 | | | | | reached the regulation voltage; measured at FB | IMVP-6+<br>(MAX17033) | 1.75 | 1.80 | 1.85 | V | | | | | Minimum OVP threshold; meas | ured at FB | | 0.8 | | | | | Output Overvoltage-<br>Propagation Delay<br>(MAX17033/MAX17034 Only) | tovp | FB forced 25mV above trip thre | shold | | 10 | | μs | | | Output Undervoltage-<br>Protection Threshold | Vuvp | Measured at FB with respect to set by the VID code; see Table | | -450 | -400 | -350 | mV | | | Output Undervoltage-<br>Propagation Delay | tuvp | FB forced 25mV below trip three | shold | | 10 | | μs | | | CLKEN Startup Delay and Boot Time Period | tвоот | Measured from the time when F boot target voltage (Note 2) | B reaches the | 20 | 60 | 100 | μs | | | PWRGD Startup Delay | | Measured at startup from the tirgoes low | me when CLKEN | 3 | 6.5 | 10 | ms | | | CLKEN and PWRGD | | Measured at FB with respect to the voltage target set by | Lower threshold, falling edge (undervoltage) | -350 | -300 | -250 | mV | | | Threshold | | the VID code; see Table 4,<br>20mV hysteresis (typ) | Upper threshold, rising edge (overvoltage) | +150 | +200 | +250 | IIIV | | | CLKEN and PWRGD Delay | | FB forced 25mV outside the PWRGD trip thresholds | | | 10 | | μs | | | PHASEGD Delay | | V <sub>(CCI,FB)</sub> forced 25mV outside t | rip thresholds | | 10 | | μs | | ! \_\_\_\_\_\_ /N/XI/M ### **ELECTRICAL CHARACTERISTICS (continued)** (Circuit of Figure 1, $V_{IN}$ = 10V, $V_{CC}$ = $V_{DD}$ = $V_{\overline{SHDN}}$ = $V_{PGDIN}$ = $V_{PS\overline{I}}$ = $V_{ILIM}$ = 5V, $V_{V3P3}$ = 3.3V, DPRSLPVR = GNDS = GND, $V_{CSP1}$ = $V_{CSN1}$ = $V_{CSN2}$ = 1.0000V, FB = FBAC, RFBAC = 3.57k $\Omega$ from FBAC to CSN1, D6-D0 = [0101000]; MAX17034/MAX17434: $\overline{SLOW}$ = 5V; MAX17033: $\overline{DPRSTP}$ = GND; $T_A$ = 0°C to +85°C, unless otherwise noted. Typical values are at $T_A$ = +25°C.) | PARAMETER | SYMBOL | co | ONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------------------------------------------------|-------------------------|-----------------------------------------------------------------------------|----------------------------------------------------------------------------|---------------|------|------|--------| | CLKEN, PWRGD, and<br>PHASEGD Transition<br>Blanking Time<br>(VID Transitions) | <sup>†</sup> BLANK | Measured from the ti<br>target voltage (Note 2 | me when FB reaches the<br>2) | | 20 | | μs | | PHASEGD Transition<br>Blanking Time (Phase 2<br>Enable Transitions) | | · | Number of DH2 pulses for which PHASEGD is blanked after phase 2 is enabled | | 32 | | Pulses | | CLKEN Output Low Voltage | | Low state, ISINK = 3r | mA | | | 0.4 | V | | CLKEN Output High<br>Voltage | | High state, ISOURCE | = 3mA | V3P3 -<br>0.4 | | | V | | PWRGD, PHASEGD Output<br>Low Voltage | | Low state, I <sub>SINK</sub> = 3r | mA | | | 0.4 | V | | PWRGD, PHASEGD<br>Leakage Current | | High-Z state, PWRGD | ), PHASEGD forced to 5V, | | | 1 | μА | | CSN1 Pulldown Resistance in Shutdown | | V <sub>SHDN</sub> = 0V, measur completed (DL_ = lo | ed after soft-shutdown<br>w) | | 10 | | Ω | | V <sub>CC</sub> Undervoltage Lockout (UVLO) Threshold | Vuvlo(vcc) | Rising edge, 65mV typical hysteresis, controller disabled below this level | | 4.05 | 4.27 | 4.48 | V | | THERMAL PROTECTION | | | | • | | | | | VRHOT Trip Threshold | | Measured at THRM a falling edge, typical | as a percentage of V <sub>CC</sub> ,<br>hysteresis = 75mV | 29 | 30 | 31 | % | | VRHOT Delay | t√RHOT | THRM forced 25mV threshold, falling edg | pelow the VRHOT trip | | 10 | | μs | | VRHOT Output<br>On-Resistance | R <sub>ON</sub> (VRHOT) | Low state | | | 2 | 10 | Ω | | VRHOT Leakage Current | | High-Z state, VRHOT | forced to 5V, T <sub>A</sub> = +25°C | | | 1 | μΑ | | THRM Input Leakage | ITHRM | V <sub>THRM</sub> = 0 to 5V, T <sub>A</sub> | = +25°C | -0.1 | | +0.1 | μΑ | | Thermal-Shutdown<br>Threshold | TSHDN | Typical hysteresis = | : 15°C | | +160 | | °C | | VALLEY CURRENT LIMIT, D | PROOP, AND | CURRENT BALANCE | | • | | | | | Owner thing's Through all | | | VTIME - VILIM = 100mV | 7 | 10 | 13 | | | Current-Limit Threshold Voltage (Positive) | VLIMIT | VCSP VCSN_ | VTIME - VILIM = 500mV | 45 | 50 | 55 | mV | | | | | ILIM = V <sub>CC</sub> | 20 | 22.5 | 25 | | | Current-Limit Threshold<br>Voltage (Negative)<br>Accuracy | VLIMIT(NEG) | V <sub>CSP</sub> - V <sub>CSN</sub> , nominally -125% of V <sub>LIMIT</sub> | | -4 | | +4 | mV | | Current-Limit Threshold<br>Voltage (Zero Crossing) | VZERO | VGND - VLX_, VDPRSLF | PVR = 5V | | 1 | | mV | ### **ELECTRICAL CHARACTERISTICS (continued)** (Circuit of Figure 1, $V_{IN}$ = 10V, $V_{CC}$ = $V_{DD}$ = $V_{\overline{SHDN}}$ = $V_{PGDIN}$ = $V_{PS\overline{I}}$ = $V_{ILIM}$ = 5V, $V_{V3P3}$ = 3.3V, DPRSLPVR = GNDS = GND, $V_{CSP1}$ = $V_{CSN1}$ = $V_{CSN2}$ = 1.0000V, FB = FBAC, RFBAC = 3.57k $\Omega$ from FBAC to CSN1, D6-D0 = [0101000]; MAX17034/MAX17434: $\overline{SLOW}$ = 5V; MAX17033: $\overline{DPRSTP}$ = GND; $T_A$ = 0°C to +85°C, unless otherwise noted. Typical values are at $T_A$ = +25°C.) | PARAMETER | SYMBOL | CONDITION | IS | MIN | TYP | MAX | UNITS | |----------------------------------------------------------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|-------------------|-----------------------|-------|--------------| | CSP_, CSN_ Common-Mode Input Range | | | | 0 | | 2 | V | | Phase 2 Disable Threshold | | Measured at CSP2 | 3 | V <sub>CC</sub> - | V <sub>CC</sub> - 0.4 | V | | | CSP_, CSN_ Input Current | ICSP_, ICSN_ | T <sub>A</sub> = +25°C | | -0.2 | | +0.2 | μΑ | | ILIM Input Current | lilim | $T_A = +25^{\circ}C$ | | -0.1 | | +0.1 | μΑ | | Droop Amplifier Offset | | (1/N) x $\Sigma$ (V <sub>CSP</sub> - V <sub>CSN</sub> ) at IFBAC = 0A; $\Sigma$ indicates summation over | $T_A = +25^{\circ}C$ $T_A = 0^{\circ}C \text{ to}$ | -0.5<br>-0.75 | | +0.5 | mV<br>/phase | | | | all phases from 1 to N, N = 2 | +85°C | -0.75 | | +0.75 | | | Droop Amplifier<br>Transconductance | G <sub>m(FBAC)</sub> | $\begin{array}{l} \Delta \text{IFBAC/}\Delta[\Sigma \text{ (VCSP\ VCSN\_)];} \\ \Sigma \text{ indicates summation over all} \\ N = 2, \text{ VFBAC} = \text{VCSN-} = 0.45 \text{V} \end{array}$ | • | 590 | 600 | 608 | μS | | Current-Balance<br>Amplifier Offset | | (VCSP1 - VCSN1) - (VCSP2 - VCS) | N2) at ICCI = 0A | -1.0 | | +1.0 | mV | | Current-Balance Amplifier<br>Transconductance | G <sub>m(CCI)</sub> | ΔI <sub>CCI</sub> /Δ[(V <sub>CSP1</sub> - V <sub>CSN1</sub> ) - (V <sub>CSF</sub> | 2 - VCSN2)] | | 200 | | μS | | <b>CURRENT MONITOR (MAX1</b> | 7034/MAX174 | 34 Only) | | | | | | | Current-Monitor Output<br>Current at Full Load Condition | IIMON | VCSP1 - VCSN1 = VCSP2 - VCSN<br>VCSN_ = 0.45V to 2.0V | $_2 = 20 \text{mV};$ | 93.12 | 96 | 98.88 | μА | | Current-Monitor Transconductance | G <sub>m(IMON)</sub> | $\Delta I_{IMON}/\Delta[\Sigma (V_{CSP\_} - V_{CSN\_})];$<br>$\Sigma$ indicates summation over all $N = 2$ , $V_{CSN\_} = 0.45V$ to $2V$ | phases from 1 to N, | 2.2 | 2.4 | 2.6 | mS | | IMON Clamp Voltage | VIMON,MAX | I <sub>SINK</sub> = 10mA | | 1.05 | 1.10 | 1.15 | V | | IMON Pulldown Resistance in Shutdown | | VSHDN = 0V, measured after s completed (DL_ = low) | oft-shutdown | | 10 | | Ω | | GATE DRIVERS | • | | | | | | • | | DH_ Gate Driver | BON(DLL) | BST LX_ forced to 5V High | state (pullup) | | 0.9 | 2.5 | Ω | | On-Resistance | RON(DH_) | Low | state (pulldown) | | 0.7 | 2.0 | 32 | | DL_ Gate Driver | RON(DL_) | High state (pullup) | | | 0.7 | 2.0 | Ω | | On-Resistance | - · · · · · · · · · · · · · · · · · · · | Low state (pulldown) | | | 0.25 | 0.7 | | | DH_ Gate Driver<br>Source Current | IDH_(SOURCE) | DH_ forced to 2.5V, BST LX_ forced to 5V | | | 2.2 | | А | | DH_ Gate Driver<br>Sink Current | I <sub>DH_(SINK)</sub> | DH_ forced to 2.5V, BST LX_ forced to 5V | | | 2.7 | | А | | DL_ Gate Driver<br>Source Current | I <sub>DL_</sub> (SOURCE) | DL_ forced to 2.5V | | | 2.7 | | А | #### **ELECTRICAL CHARACTERISTICS (continued)** (Circuit of Figure 1, $V_{IN}$ = 10V, $V_{CC}$ = $V_{DD}$ = $V_{\overline{SHDN}}$ = $V_{PGDIN}$ = $V_{P\overline{SI}}$ = $V_{ILIM}$ = 5V, $V_{V3P3}$ = 3.3V, DPRSLPVR = GNDS = GND, $V_{CSP1}$ = $V_{CSN1}$ = $V_{CSN2}$ = 1.0000V, FB = FBAC, RFBAC = 3.57k $\Omega$ from FBAC to CSN1, D6–D0 = [0101000]; MAX17034/MAX17434: $\overline{SLOW}$ = 5V; MAX17033: $\overline{DPRSTP}$ = GND; **TA** = **0°C** to +85°C, unless otherwise noted. Typical values are at TA = +25°C.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------------|-------------------------|------------------------------------------------------------------------------------|------|-----|------|-------| | DL_ Gate Driver Sink<br>Current | I <sub>DL_</sub> (SINK) | DL_ forced to 2.5V | | 8 | | А | | Internal BST_ Switch On-Resistance | RON(BST_) | | | 10 | 20 | Ω | | LOGIC AND I/O | | | | | | | | Logic Input High Voltage | VIH | SHDN, PGDIN<br>MAX17033: DPRSLPVR | 2.3 | | | V | | Logic Input Low Voltage | VIL | SHDN, PGDIN<br>MAX17033: DPRSLPVR | | | 1.0 | V | | SHDN No-Fault Level | | To enable no-fault mode | 11 | | 13 | V | | Low-Voltage Logic Input<br>High Voltage | VIHLV | PSI, D0-D6;<br>MAX17034/MAX17434: DPRSLPVR, SLOW,<br>MAX17033: DPRSTP | 0.67 | | | V | | Low-Voltage Logic Input<br>Low Voltage | V <sub>ILLV</sub> | PSI, D0-D6;<br>MAX17034/MAX17434: DPRSLPVR, SLOW,<br>MAX17033: DPRSTP | | | 0.33 | V | | Logic Input Current | | T <sub>A</sub> = +25°C, SHDN, DPRSLPVR, PGDIN, PSI, DPRSTP, SLOW, D0-D6 = 0V or 5V | -1 | | +1 | μА | #### **ELECTRICAL CHARACTERISTICS** (Circuit of Figure 1, $V_{IN}$ = 10V, $V_{CC}$ = $V_{DD}$ = $V_{\overline{SHDN}}$ = $V_{PGDIN}$ = $V_{\overline{PSI}}$ = $V_{ILIM}$ = 5V, $V_{V3P3}$ = 3.3V, DPRSLPVR = GNDS = GND, $V_{CSP1}$ = $V_{CSN1}$ = $V_{CSN2}$ = 1.0000V, FB = FBAC, RFBAC = 3.57k $\Omega$ from FBAC to CSN1, D6-D0 = [0101000]; MAX17034/MAX17434: $V_{\overline{SLOW}}$ = 5V; MAX17033: $\overline{DPRSTP}$ = GND; $T_A$ = -40°C to +105°C, unless otherwise noted.) (Note 4) | PARAMETER | SYMBOL | CONDITIONS | | MIN | TYP | MAX | UNITS | |-------------------------------|--------|------------------------------------------------------------------------------|-----------------------------------|-------|-----|-------|-------| | PWM CONTROLLER | | | | | | | | | Input-Voltage Range | | V <sub>CC</sub> , V <sub>DD</sub> | | 4.5 | | 5.5 | V | | Imput-voltage Hange | | V3P3 | | 3.0 | | 3.6 | , v | | | | Measured at FB with respect to GNDS; includes load-regulation error (Note 2) | DAC codes from 0.8125V to 1.5000V | -0.75 | | +0.75 | % | | DC Output-Voltage<br>Accuracy | Vout | | DAC codes from 0.3750V to 0.8000V | -10 | | +10 | mV | | | | | DAC codes from 0 to 0.3625V | -25 | | +25 | | | D+ \/- + | \/5007 | MAX17033:IMVP-6+ | | 1.19 | | 1.21 | V | | Boot Voltage | Vвоот | MAX17034/MAX17434:IN | IVP-6.5 | 1.09 | | 1.11 | ] | ### **ELECTRICAL CHARACTERISTICS (continued)** (Circuit of Figure 1, $V_{IN}$ = 10V, $V_{CC}$ = $V_{DD}$ = $V_{\overline{SHDN}}$ = $V_{PGDIN}$ = $V_{PS\overline{I}}$ = $V_{ILIM}$ = 5V, $V_{V3P3}$ = 3.3V, DPRSLPVR = GNDS = GND, $V_{CSP1}$ = $V_{CSN1}$ = $V_{CSN2}$ = 1.0000V, FB = FBAC, RFBAC = 3.57k $\Omega$ from FBAC to CSN1, D6-D0 = [0101000]; MAX17034/MAX17434: $V_{\overline{SLOW}}$ = 5V; MAX17033: $\overline{DPRSTP}$ = GND; $T_A$ = -40°C to +105°C, unless otherwise noted.) (Note 4) | PARAMETER | SYMBOL | | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------------------------|------------------|-----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|-------|-------| | GNDS Input Range | | | | -200 | | +200 | mV | | GNDS Gain | AGNDS | ΔV <sub>OUT</sub> /ΔV <sub>GNDS</sub> | | 0.97 | | 1.03 | V/V | | TIME Regulation Voltage | VTIME | RTIME = $71.5$ k $\Omega$ | | 1.985 | | 2.015 | V | | | | RTIME = $71.5$ k $\Omega$ (1 | 2.5mV/µs nominal) | -10 | | +10 | | | | | $R_{TIME} = 35.7 k\Omega (2 (5mV/\mu s nominal))$ | 5mV/μs nominal) to 178kΩ | -15 | | +15 | | | | | Soft-start and soft-start and soft-start $R_{TIME} = 35.7 k\Omega$ (3 (0.625mV/µs nomin | .125mV/ $\mu$ s nominal) to 178k $\Omega$ | -25 | | +25 | | | TIME Slew-Rate Accuracy | | 1/2 of nominal slew<br>(6.25mV/µs nominal<br>IMVP-6+ (MAX1703) | IMVP-6.5 (MAX17034/MAX17434): $V_{SLOW} = 0V$ , 1/2 of nominal slew rate, $R_{TIME} = 71.5 k\Omega$ (6.25mV/ $\mu$ s nominal); IMVP-6+ (MAX17033): $V_{DPRSTP} = V_{DPRSLPVR} = 5V$ , 1/4 of nominal slew rate, $R_{TIME} = 71.5 k\Omega$ | | | +15 | % | | | | 1/2 of nominal slew<br>(12.5mV/µs nomina<br>IMVP-6+ (MAX1703:<br>1/4 of nominal slev | 34/MAX17434): $V_{\overline{SLOW}} = 0V$ , rate, $R_{TIME} = 35.7k\Omega$ l) to 178k $\Omega$ (2.5mV/ $\mu$ s nominal); 3): $V_{\overline{DPRSTP}} = V_{\overline{DPRSLPVR}} = 5V$ , v rate, $R_{TIME} = 35.7k\Omega$ l) to 178k $\Omega$ (1.25mV/ $\mu$ s nominal) | -17 | +17 | | | | | | | $R_{TON} = 96.75 k\Omega$ (600kHz per phase), 167ns nominal | -15 | | +15 | | | On-Time | ton | Measured at DH_ (Note 3) | $R_{TON} = 200 k\Omega$ (300kHz per phase), 333ns nominal | -15 | | +15 | % | | | | | $R_{TON} = 303.25 k\Omega$ (200kHz per phase), 500ns nominal | -15 | | +15 | | | Minimum Off-Time | toff(MIN) | Measured at DH_( | Note 3) | | | 350 | ns | | BIAS CURRENTS | | | | | | | | | Quiescent Supply Current (V <sub>CC</sub> ) | Icc | Measured at V <sub>CC</sub> , value above the regulation | /DPRSLPVR = 5V, FB forced on point | | | 5 | mA | | Quiescent Supply Current (V3P3) | I <sub>3P3</sub> | Measured at V3P3, power-good window | FB forced within the CLKEN v | | | 4 | μΑ | 3 \_\_\_\_\_\_\_/NIXI/N ### **ELECTRICAL CHARACTERISTICS (continued)** (Circuit of Figure 1, $V_{IN}$ = 10V, $V_{CC}$ = $V_{DD}$ = $V_{\overline{SHDN}}$ = $V_{PGDIN}$ = $V_{PS\overline{I}}$ = $V_{ILIM}$ = 5V, $V_{V3P3}$ = 3.3V, DPRSLPVR = GNDS = GND, $V_{CSP1}$ = $V_{CSN1}$ = $V_{CSN2}$ = 1.0000V, FB = FBAC, RFBAC = 3.57k $\Omega$ from FBAC to CSN1, D6–D0 = [0101000]; MAX17034/MAX17434: $V_{\overline{SLOW}}$ = 5V; MAX17033: $\overline{DPRSTP}$ = GND; $T_A$ = -40°C to +105°C, unless otherwise noted.) (Note 4) | PARAMETER | SYMBOL | CONDITIONS | | MIN | TYP | MAX | UNITS | |----------------------------------------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|---------------|-----|---------|-------| | FAULT PROTECTION | | | | | | | | | Output Overvoltage-<br>Protection Threshold | , v | Skip mode after output reaches th<br>voltage or PWM mode, measured<br>respect to the voltage target set b<br>(see Table 4) | at FB with | 250 | | 350 | mV | | (MAX17033/MAX17034<br>Only) | Vovp | Soft-start, soft-shutdown, skip mode, and output have not | IMVP-6.5<br>(MAX17034) | 1.45 | | 1.55 | - V | | | | reached the regulation voltage,<br>measured at FB | IMVP-6+<br>(MAX17033) | 1.75 | | 1.85 | V | | Output Undervoltage-<br>Protection Threshold | V <sub>UVP</sub> | Measured at FB with respect to the set by the VID code (see Table 4) | | -450 | | -350 | mV | | CLKEN Startup Delay and Boot Time Period | tBOOT | Measured from the time when FB boot target voltage (Note 3) | reaches the | 20 | | 100 | μs | | PWRGD Startup Delay | | Measured at startup from the time goes low | when CLKEN | 3 | | 10 | ms | | CLKEN and PWRGD | | Measured at FB with respect to the voltage target set by the VID | Lower<br>threshold,<br>falling edge<br>(undervoltage) | -350 | | -250 | | | Threshold | | code (see Table 4), 20mV<br>hysteresis (typ) | Upper<br>threshold,<br>rising edge<br>(overvoltage) | +150 | | +250 mV | , mv | | CLKEN Output Low Voltage | | Low state, ISINK = 3mA | | | | 0.4 | V | | CLKEN Output High Voltage | | High state, ISOURCE = 3mA | | V3P3 -<br>0.4 | | | V | | PWRGD, PHASEGD Output<br>Low Voltage | | Low state, ISINK = 3mA | | | | 0.4 | V | | V <sub>CC</sub> Undervoltage-Lockout<br>Threshold (UVLO) | Vuvlo(vcc) | Rising edge, 65mV typical hyster disabled below this level | Rising edge, 65mV typical hysteresis, controller disabled below this level | | | 4.5 | V | | THERMAL PROTECTION | | 1 | | | | | | | VRHOT Trip Threshold | | Measured at THRM as a percenta falling edge, typical hysteresis = | | 28 | | 32 | % | | VRHOT Output<br>On-Resistance | R <sub>ON(VRHOT)</sub> | Low state | | | | 10 | Ω | #### **ELECTRICAL CHARACTERISTICS (continued)** (Circuit of Figure 1, $V_{IN}$ = 10V, $V_{CC}$ = $V_{DD}$ = $V_{\overline{SHDN}}$ = $V_{PGDIN}$ = $V_{PS\overline{I}}$ = $V_{ILIM}$ = 5V, $V_{V3P3}$ = 3.3V, DPRSLPVR = GNDS = GND, $V_{CSP1}$ = $V_{CSN1}$ = $V_{CSN2}$ = 1.0000V, FB = FBAC, RFBAC = 3.57k $\Omega$ from FBAC to CSN1, D6-D0 = [0101000]; MAX17034/MAX17434: $V_{\overline{SLOW}}$ = 5V; MAX17033: $\overline{DPRSTP}$ = GND; $T_A$ = -40°C to +105°C, unless otherwise noted.) (Note 4) | PARAMETER | SYMBOL | CONDI | TIONS | MIN | TYP | MAX | UNITS | |-----------------------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-----|-------|------|-------| | VALLEY CURRENT LIMIT, D | ROOP, AND | CURRENT BALANCE | | | | | | | | | | V <sub>TIME</sub> - V <sub>ILIM</sub> = 100mV | 7 | | 13 | | | Current-Limit Threshold | V <sub>LIMIT</sub> | VCSP VCSN_ | V <sub>TIME</sub> - V <sub>ILIM</sub> = 500mV | 40 | | 60 | mV | | Voltage (Positive) | | | ILIM = VCC | 19 | | 26 | | | CSP_, CSN_ Common-Mode Input Range | | | | 0 | | 2 | V | | Droop Amplifier<br>Transconductance | G <sub>m(FBAC)</sub> | $\Sigma$ indicates summation ov | FBAC/Δ[Σ(VCSP VCSN_)], indicates summation over all phases from 1 to N, = 2, VFBAC = VCSN_ = 0.45V to 2V | | | | μS | | Current-Balance<br>Amplifier Offset | | (VCSP1 - VCSN1) - (VCSP2 - | -1.25 | | +1.25 | mV | | | <b>CURRENT MONITOR (MAX1</b> | 7034/MAX17 | 0434 Only) | | | | | | | Current-Monitor<br>Transconductance | G <sub>m(IMON)</sub> | $\Delta$ I <sub>IMON</sub> / $\Delta$ [ $\Sigma$ (VCSP VCSN<br>$\Sigma$ indicates summation ov<br>N = 2, VCSN_ = 0.45V to 2 | 2.2 | | 2.6 | mS | | | IMON Clamp Voltage | VIMON,MAX | I <sub>SINK</sub> = 10mA | 1.05 | | 1.15 | V | | | GATE DRIVERS | | | | | | | | | DH_ Gate Driver | D | High state (pullup) | | | | 2.5 | | | On-Resistance | RON(DH_) | BST LX_ forced to 5V | | | 2.0 | Ω | | | DL_ Gate Driver | D | High state (pullup) | | | | 2.0 | | | On-Resistance | Ron(DL_) | Low state (pulldown) | | | | 0.7 | Ω | | LOGIC AND I/O | | | | | | | | | Logic Input-High Voltage | VIH | SHDN, PGDIN:<br>MAX17033: DPRSLPVR | | 2.3 | | | V | | Logic Input-Low Voltage | VIL | SHDN, PGDIN:<br>MAX17033: DPRSLPVR | · · · · · · · · · · · · · · · · · · · | | | 1.0 | V | | Low-Voltage Logic<br>Input-High Voltage | VIHLV | PSI, D0-D6:<br>MAX17034/MAX17434: D<br>MAX17033: DPRSTP | 0.67 | | | V | | | Low-Voltage Logic<br>Input-Low Voltage | VILLV | PSI, D0-D6:<br>MAX17034/MAX17434: D<br>MAX17033: DPRSTP | PRSLPVR, SLOW | | | 0.33 | V | Note 2: When pulse skipping, the output rises by approximately 1.5% when transitioning from continuous conduction to no load. Note 3: On-time and minimum off-time specifications are measured from 50% to 50% at the DL\_ and DH\_ pins, with LX\_ forced to GND, BST\_ forced to 5V, and a 500pF capacitor from DH\_ to LX\_ to simulate external MOSFET gate capacitance. Actual incircuit times might be different due to MOSFET switching speeds. Note 4: Specifications to TA = -40°C and +105°C are guaranteed by design and are not production tested. ### **Typical Operating Characteristics** (Circuit of Figure 1. V<sub>IN</sub> = 12V, V<sub>CC</sub> = V<sub>DD</sub> = 5V, \$\overline{SHDN}\$ = V<sub>CC</sub>, D0-D6 set for 1.075V, T<sub>A</sub> = +25°C, unless otherwise specified.) ### Typical Operating Characteristics (continued) (Circuit of Figure 1. $V_{IN}$ = 12V, $V_{CC}$ = $V_{DD}$ = 5V, $\overline{SHDN}$ = $V_{CC}$ , D0–D6 set for 1.075V, $T_A$ = +25°C, unless otherwise specified.) A. SHDN, 10V/div B. CLKEN, 10V/div C. PWRGD, 10V/div D. PHASEGD, 10V/div C. PWRGD, 10V/div D. PHASEGD, 10V/div E. V<sub>OUT</sub>, 1V/div F. I<sub>LX1</sub>, 10A/div - A. SHDN, 10V/div B. PWRGD, 10V/div C. CLKEN, 10V/div D. DL\_, 10V/div - E. V<sub>OUT</sub>, 500mV/div F. I<sub>LX1</sub>, 10A/div G. I<sub>LX2</sub>, 10A/div ### Typical Operating Characteristics (continued) A. $V_{OUT}$ , 500mV/div B. PWRGD.10V/div C. DL\_, 10V/div D. I<sub>LX1</sub>, 15A/div (Circuit of Figure 1. V<sub>IN</sub> = 12V, V<sub>CC</sub> = V<sub>DD</sub> = 5V, SHDN = V<sub>CC</sub>, D0–D6 set for 1.075V, T<sub>A</sub> = +25°C, unless otherwise specified.) A. D0, 5V/div $I_{OUT} = 10A$ B. $V_{OUT}$ , 20mV/div C. I<sub>LX1</sub>, 10A/div D. I<sub>LX2</sub>, 10A/div A. VID3, 5V/div B. Vout, 50mV/div C. I<sub>LX1</sub>, 10A/div D. I<sub>LX2</sub>, 10A/div ### Typical Operating Characteristics (continued) (Circuit of Figure 1. V<sub>IN</sub> = 12V, V<sub>CC</sub> = V<sub>DD</sub> = 5V, SHDN = V<sub>CC</sub>, D0–D6 set for 1.075V, T<sub>A</sub> = +25°C, unless otherwise specified.) ### **Pin Description** | PIN | NAME | FUNCTION | |-----|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | PGDIN | System Power-Good Logic Input. PGDIN indicates the power status of other system rails and is used for power-supply sequencing. After power-up to the boot voltage, the output voltage remains at VBOOT, CLKEN remains high, and PWRGD remains low as long as the PGDIN stays low. When PGDIN is pulled high, the output transitions to the selected VID voltage, and CLKEN is pulled low. If the system pulls PGDIN low during normal operation, the MAX17033/MAX17034/MAX17434 immediately drive CLKEN high, pull PWRGD low, and slew the output to the boot voltage (using 2-phase pulse-skipping mode). The controller remains at the boot voltage until PGDIN goes high again, SHDN is toggled, or the VCC input power supply is cycled. | | 2 | THRM | Input of Internal Comparator. Connect the output of a resistor- and thermistor-divider (between $V_{CC}$ and GND) to THRM. Select the components such that the voltage at THRM falls below 1.5V (30% of $V_{CC}$ ) at the desired high temperature. | | 3 | IMON<br>(MAX17034/<br>MAX17434) | Current-Monitor Output. The MAX17034/MAX17434 IMON output sources a current that is directly proportional to the current-sense voltage as defined by: $IIMON = G_{m(IMON)} \times [(VCSP1 - VCSN1) + (VCSP2 - VCSN2)]$ where $G_{m(IMON)} = 2.4$ mS (typ). The IMON current is unidirectional (sources current out of IMON only) for positive current-sense values. For negative current-sense voltages, the IMON current is zero. Connect an external resistor between IMON and VSS_SENSE to create the desired IMON gain based on the following equation: $R_{IMON} = 0.999V/(IMAX \times RSENSE \times G_{m(IMON)})$ where IMAX is defined in the <i>Current Monitor</i> section of the Intel IMVP-6.5 specification and based on discrete increments (20A, 30A, 40A, etc.), $R_{SENSE}$ is the typical effective value of the current-sense element (sense resistor or inductor DCR) that is used to provide the current-sense voltage, and $G_{m(IMON)}$ is the typical transconductance amplifier gain as defined in the <i>Electrical Characteristics</i> table. The IMON voltage is internally clamped to a maximum of 1.1V (typ). The transconductance amplifier and voltage clamp are internally compensated, so IMON cannot directly drive large capacitance values. To filter the IMON signal, use an RC filter as shown in Figure 1. IMON is pulled to ground when the MAX17034/MAX17434 are in shutdown. | | | N.C.<br>(MAX17033) | No Connection | | 4 | ILIM | Valley Current-Limit Adjustment Input. The valley current-limit threshold voltage at CSP_ to CSN_ equals precisely 1/10 the differential TIME to ILIM voltage over a 0.1V to 0.5V range (10mV to 50mV current-sense range). The negative current-limit threshold is nominally -125% of the corresponding valley current-limit threshold. Connect ILIM directly to V <sub>CC</sub> to set the default current-limit threshold setting of 22.5mV (typ) nominal. | | 5 | TIME | Slew-Rate Adjustment Pin. TIME regulates to 2.0V and the load current determines the slew rate of the internal error-amplifier target. The sum of the resistance between TIME and GND (R <sub>TIME</sub> ) determines the nominal slew-rate: $SLEW \ RATE = (12.5 \text{mV/}\mu\text{s}) \times (71.5 \text{k}\Omega/\text{R}_{TIME})$ The guaranteed R <sub>TIME</sub> range is between 35.7k $\Omega$ and 178k $\Omega$ . This nominal slew rate applies to VID transitions and to the transition from boot mode to VID. If the VID DAC inputs are clocked, the slew rate for all other VID transitions is set by the rate at which they are clocked, up to a maximum slew rate equal to the nominal slew rate defined above. The startup and shutdown slew rates are always 1/8 of nominal slew rate to minimize surge currents. MAX17033: If both DPRSLPVR and $\overline{DPRSTP}$ are pulled high, then the slew rate is reduced to 1/4 of nominal. MAX17034/MAX17434: If $\overline{SLOW}$ is low, then the slew rate is reduced to 1/2 of nominal. | | PIN | NAME | FUNCTION | |-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | Vcc | Controller Analog Bias Supply Voltage. Connect to a 4.5V to 5.5V source. Bypass to GND with 1µF minimum. | | 7 | CCI | Current-Balance Compensation. Connect a 470pF capacitor between CCI and the positive side of the feedback remote sense. CCI is internally forced low in shutdown. | | 8 | FB | Remote Feedback-Sense Input. Normally shorted to FBAC and connected to the VCC_SENSE pin of the CPU socket through the load-line gain resistor (see the description of the FBAC pin). FB internally connects to the error amplifier and integrator. | | 9 | FBAC | Voltage-Positioning Transconductance Amplifier Output. Connect a resistor RFB between FBAC and the positive side of the feedback remote sense to set the DC steady-state droop based on the voltage-positioning gain requirement: $RFB = RDROOP/(RSENSE \times G_{M(FBAC)})$ where RDROOP is the desired voltage-positioning slope and $G_{M(FBAC)} = 600\mu S$ (typ). RSENSE is the value of the current-sense resistors that are used to provide the (CSP_, CSN_) current-sense voltages. If lossless sensing is used, $R_{SENSE} = R_L$ . In this case, consider making $R_{FB}$ a resistor network that includes an NTC thermistor to minimize the temperature dependence of the voltage-positioning slope. FBAC is high impedance in shutdown. | | 10 | GNDS | Remote Ground-Sense Input. Normally connected to the VSS_SENSE pin of the CPU socket. GNDS internally connects to a transconductance amplifier that fine tunes the output voltage—compensating for voltage drops from the regulator ground to the load ground. | | 11 | CSN2 | Negative Current-Sense Input for Phase 2. Connect CSN2 to the negative terminal of the inductor current-sensing resistor or directly to the negative terminal of the inductor if the lossless DCR sensing method is used (see Figure 4). | | 12 | CSP2 | Positive Current-Sense Input for Phase 2. Connect CSP2 to the positive terminal of the inductor current-sensing resistor or directly to the positive terminal of the filtering capacitor used when the lossless DCR sensing method is used (see Figure 4). Short CSP2 to V <sub>CC</sub> for dedicated 1-phase operation. | | 13 | SHDN | Shutdown Control Input. This input cannot withstand the battery voltage. Connect to $V_{CC}$ for normal operation. Connect to ground to put the IC into its $1\mu A$ max shutdown state. During startup, the output voltage is ramped up to the boot voltage slowly at a slew rate that is $1/8$ the slew rate set by the TIME resistor. During the transition from normal operation to shutdown, the output voltage is ramped down at the same slow slew rate. Forcing SHDN to $11V \sim 13V$ disables both overvoltage-protection and undervoltage-protection circuits, clears the fault latch, disables transient phase overlap, and disables the BST_ charging switches. Do not connect SHDN to $> 13V$ . | | PIN | NAME | FUNCTION | | | | | | |-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 14 | DPRSLPVR | Pulse-Skipping Control Input. This 1.0V logic input signal indicates power usage and sets the operating mode of the MAX17033/MAX17034/MAX17434. When DPRSLPVR is forced high, the controller immediately enters the automatic pulse-skipping mode. The controller returns to forced-PWM mode when DPRSLPVR is forced low and the output is in regulation. The PWRGD upper threshold is blanked during any downward output voltage transition that occurs when the controller is in pulse-skipping mode, and stays blanked until the transition-related PWRGD blanking period is complete and the output reaches regulation. The output overvoltage fault threshold is changed from a tracking [VID + 300mV] threshold to a fixed-default transitional OVP threshold during the period for which the PWRGD upper threshold is blanked. The controller is in 2-phase pulse-skipping mode during startup and while in boot mode, but is in forced-PWM mode during the transition from boot mode to VID mode plus 20µs, and during soft-shutdown, irrespective of the DRPSLPVR logic level. DPRSLPVR and PSI together determine the operating mode and the number of active phases as shown in the following truth table: DPRSLPVR PSI MODE AND PHASES 1 0 Very low current (1-phase pulse skipping) 1 1 Low current (approx 3A) (1-phase pulse skipping) 1 1 Low current (approx 3A) (1-phase PWM) | | | | | | | 15 | PSI | Power-State Indicator Input. DPRSLPVR and PSI together determine the operating mode and the number of active phases as shown in the truth table included under the PSI pin description above. | | | | | | | 16 | TON | Switching Frequency Setting Input. An external resistor between the input power source and TON sets the switching period ( $T_{SW} = 1/f_{SW}$ ) per phase according to the following equation: $T_{SW} = 16.3 pF \times (R_{TON} + 6.5 k\Omega)$ TON becomes high impedance in shutdown to reduce the input quiescent current. If the TON current is less than $10\mu A$ , the MAX17033/MAX17034/MAX17434 disable the controller, set the TON open fault latch, and pull DL and DH low. | | | | | | | 17 | V3P3 | 3.3V CLKEN Input Supply. V3P3 input supplies the CLKEN CMOS push-pull logic output. Connect to the system's standard 3.3V supply voltage before SHDN is pulled high for proper IMVP-6.5 operation. | | | | | | | 18 | CLKEN | Clock Enable Push-Pull Logic Output. This inverted logic output indicates when the output voltage sensed at FB is in regulation. During soft-start, shutdown, and when the FB is out of regulation, the MAX17033/MAX17034/MAX17434 pull CLKEN up to V3P3. During VID transitions, the controller forces CLKEN low. Except during the power-up sequence, CLKEN is the inverse of PWRGD. See the power-up and shutdown sequence timing diagram (Figure 10). When in pulse-skipping mode (DPRSLPVR high), the upper CLKEN threshold is disabled. | | | | | | | 19 | PWRGD | Open-Drain Power-Good Output. After output-voltage transitions, except during power-up and power-down; if FB is in regulation then PWRGD is high impedance. During startup, PWRGD is held low and continues to be low while the part is in boot mode and until 5ms (typ) after CLKEN goes low. PWRGD is forced low in shutdown. PWRGD is forced high impedance whenever the slew-rate controller is active (output-voltage transitions). When in pulse-skipping mode (DPRSLPVR high), the upper PWRGD threshold comparator is blanked during downward transitions. A pullup resistor on PWRGD causes additional finite shutdown current. | | | | | | | PIN | NAME | FUNCTION | |-----|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 20 | PHASEGD | Phase-Good Current-Balance Open-Drain Output. Used to signal the system that one of the two phases either has a fault condition or is not matched with the other. Detection is done by identifying the need for a large on-time difference between phases to achieve or move towards current balance. PHASEGD is low in shutdown. PHASEGD is forced high impedance whenever the slew-rate controller is active (output-voltage transitions). PHASEGD is forced high impedance while in one-phase operation (DPRSLPVR = high or PSI = low). | | 21 | BST2 | Boost Flying-Capacitor Connection for Phase 2. BST2 provides the upper supply rail for the DH2 high-side gate driver. An internal switch between V <sub>DD</sub> and BST2 charges the flying capacitor while the low-side MOSFET is on (DL2 pulled high and LX2 pulled to ground). | | 22 | LX2 | Inductor Connection for Phase 2. LX2 is the internal lower supply rail for the DH2 high-side gate driver. Also used as an input to the controller's zero-crossing comparator for phase 2. | | 23 | DH2 | High-Side Gate-Driver Output for Phase 2. DH2 swings from LX2 to BST2. The controller pulls DH2 low in shutdown. | | 24 | DL2 | Low-Side Gate-Driver Output for Phase 2. DL2 swings from GND to $V_{DD}$ . DL2 is forced low in skip mode after detecting an inductor current zero crossing. DL2 is forced low during one-phase operation ( $\overline{PSI}$ = GND or CSP2 = $V_{CC}$ ). | | 25 | VRHOT | Open-Drain Output of Internal Comparator. VRHOT is pulled low when the voltage at THRM goes below 1.5V (30% of V <sub>CC</sub> ). VRHOT is high impedance in shutdown. | | 26 | V <sub>DD</sub> | Driver Supply Voltage Input. V <sub>DD</sub> is the supply voltage used to internally power the low-side gate drivers and refresh the BST_ flying capacitors during the off-times. Connect V <sub>DD</sub> to the 4.5V to 5.5V system supply voltage. Bypass V <sub>DD</sub> to the system power ground with a 1µF each or greater ceramic capacitor. | | 27 | DL1 | Low-Side Gate-Driver Output for Phase 1. DL1 swings from GND to V <sub>DD</sub> . DL1 is forced high when an output overvoltage fault is detected, overriding any negative current-limit condition that might be present. DL1 is forced low after soft-shutdown or in skip mode after detecting an inductor current zero crossing. | | 28 | DH1 | High-Side Gate-Driver Output for Phase 1. DH1 swings from LX1 to BST1. The controller pulls DH1 low in shutdown. | | 29 | LX1 | Inductor Connection for Phase 1. LX1 is the internal lower supply rail for the DH1 high-side gate driver. Also used as an input to the controller's zero-crossing comparator for phase 1. | | 30 | BST1 | Boost Flying-Capacitor Connection for Phase 1. BST1 provides the upper supply rail for the DH1 high-side gate driver. An internal switch between V <sub>DD</sub> and BST1 charges the flying capacitor while the low-side MOSFET is on (DL1 is pulled high and LX1 is pulled to ground). | | PIN | NAME | FUNCTION | | | | | | | | |-------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | | DPRSTP | IMVP-6+ Slew-Rate Select Input. This 1.0V logic input signal from the IMVP-6+ system is usually the logical complement of the DPRSLPVR signal. However, the IMVP-6+ specification supports a special C4 exit condition that allows both DPRSTP and DPRSLPVR to be pulled high simultaneously. When this occurs, the voltage-transition slew rate reduces to 1/4 the nominal (RTIME-based) slew rate for the duration of this logic condition. The slew rate returns to normal when either DPRSLPVR or DPRSTP is pulled low: | | | | | | | | | | (MAX17033) | DPRSLPVR DPRSTP SLEW RATE | | | | | | | | | 31 | | 0 0 Nominal slew rate | | | | | | | | | | | 0 1 Nominal slew rate | | | | | | | | | | | 1 0 Nominal slew rate | | | | | | | | | | | 1 1 Slew rate reduced to 1/4 of nominal | | | | | | | | | | SLOW<br>(MAX17034/<br>MAX17434) | MVP-6.5 Slew-Rate Select Input. This 1.0V logic input signal selects between the nominal and SLOW half of nominal rate) slew rates. When SLOW is forced high, the selected nominal slew rate is set by he TIME resistance as defined above. When SLOW is forced low, the slew rate is reduced to half the nominal slew rate. | | | | | | | | | 32–38 | D0-D6 | Low-Voltage VID DAC Code Input. The D0-D6 inputs do not have internal pullups. These 1.0V logic inputs are designed to interface directly with the CPU. The output voltage is set by the VID code indicated by the logic-level voltages on D0-D6 (see Table 4). | | | | | | | | | 39 | CSP1 | Positive Current-Sense Input for Phase 1. Connect CSP1 to the positive terminal of the inductor current-sensing resistor or directly to the positive terminal of the filtering capacitor used when the lossless DCR sensing method is used (see Figure 4). | | | | | | | | | 40 | CSN1 | Negative Current-Sense Input for Phase 1. Connect CSN1 to the negative terminal of the inductor current-sensing resistor or directly to the negative terminal of the inductor if the lossless DCR sensing method is used (see Figure 4). Under $V_{CC}$ UVLO conditions and after soft-shutdown is completed, CSN1 is internally pulled to GND through a $10\Omega$ FET to discharge the output. | | | | | | | | | _ | EP | Exposed Pad. Internally connected to GND. Connect to the ground plane through a thermally enhanced via. For the MAX17033/MAX17034/MAX17434, the exposed pad is the only GND connection and must be properly soldered. | | | | | | | | Figure 1. Standard 2-Phase IMVP-6+ Application Circuit 20 \_\_\_\_\_\_ /N/XI/M ### **Detailed Description** Table 1 lists the component selection for standard applications. Table 2 lists component suppliers for the MAX17033/MAX17034/MAX17434. ### Free-Running, Constant-On-Time PWM Controller with Input Feed-Forward The Quick-PWM control architecture is a pseudo-fixed-frequency, constant-on-time, current-mode regulator with voltage feed-forward (Figure 3). This architecture relies on the output filter capacitor's ESR to act as the current-sense resistor, so the output ripple voltage provides the PWM ramp signal. The control algorithm is simple: the high-side switch on-time is determined solely by a one-shot whose period is inversely proportional to input voltage, and directly proportional to output voltage or the difference between the main and secondary inductor currents (see the *On-Time One-Shot* section). Another one-shot sets a minimum off-time. The on-time one-shot triggers when the error comparator goes low, the inductor current of the selected phase is below the valley current-limit threshold, and the minimum off-time one-shot times out. The controller maintains 180° out-of-phase operation by alternately triggering the main and secondary phases after the error comparator drops below the output-voltage set point. **Table 1. Component Selection for Standard Applications** | DESIGN<br>PARAMETERS | IMVP-6+ SV | IMVP-6+ LV | IMVP-6.5<br>AUBURNDALE SV<br>CORE | IMVP-6.5<br>AUBURNDALE LV<br>CORE | | | |-------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------|--|--| | CIRCUIT | FIGURE 1 | FIGURE 1 | FIGURE 2 | FIGURE 2 | | | | Input-Voltage Range | 7V to 20V | 7V to 20V | 7V to 20V | 7V to 20V | | | | Maximum Load Current (TDC Current) | 44A<br>(34A) | 23A<br>(19A) | 50A<br>(37A) | 28A<br>(19A) | | | | Transient Load Current | 35A<br>(10A/µs) | 18A<br>(10A/µs) | 35Α<br>(10Α/μs) | 23A<br>(10A/µs) | | | | Load Line | -2.1mV/A | -4mV/A | -1.9mV/A | -3mV/A | | | | COMPONENTS | | | | | | | | TON Resistance (R <sub>TON</sub> ) | $200$ k $\Omega$ (f <sub>SW</sub> = $300$ kHz) | $200$ k $\Omega$ (f <sub>SW</sub> = $300$ kHz) | $200$ k $\Omega$ (f <sub>SW</sub> = $300$ kHz) | $200$ k $\Omega$ (f <sub>SW</sub> = $300$ kHz) | | | | Inductance (L) | NEC/TOKIN<br>MPC1055LR36 0.36μH,<br>32A, 0.8mΩ | NEC/TOKIN<br>MPC1055LR36 0.36μH,<br>32A, 0.8mΩ | NEC/TOKIN<br>MPC1055LR36 0.36μH,<br>32A, 0.8mΩ | NEC/TOKIN MPC1055LR36 0.36 $\mu$ H, 32A, 0.8m $\Omega$ | | | | High-Side MOSFET (N <sub>H</sub> ) | Siliconix 1x Si4386DY<br>7.8m /9.5mΩ (typ/max) | Siliconix 1x Si4386DY 7.8m /9.5mΩ (typ/max) | Siliconix 1x Si4386DY 7.8m /9.5mΩ (typ/max) | Siliconix 1x Si4386DY 7.8m /9.5mΩ (typ/max) | | | | Low-Side MOSFET (N <sub>L</sub> ) | Siliconix 2x Si4642DY<br>3.9m /4.7mΩ (typ/max) | Siliconix 2x Si4642DY 3.9m /4.7mΩ (typ/max) | Siliconix 2x Si4642DY 3.9m /4.7mΩ (typ/max) | Siliconix 2x Si4642DY 3.9m /4.7mΩ (typ/max) | | | | Output Capacitors<br>(COUT) | 3x 330μF, 6mΩ, 2.5V Panasonic EEFSX0D0D331XR 28x 10μF, 6V ceramic (0805) | 3x 330μF, 6mΩ, 2.5V Panasonic EEFSX0D0D331XR 28x 10μF, 6V ceramic (0805) | 3x 330μF, 6mΩ, 2.5V Panasonic EEFSX0D0D331XR 28x 10μF, 6V ceramic (0805) | 3x 330μF, 6mΩ, 2.5V Panasonic EEFSX0D0D331XR 28x 10μF, 6V ceramic (0805) | | | | Input Capacitors (C <sub>IN</sub> ) | 4x 10μF, 25V ceramic<br>(1210) | 4x 10μF, 25V ceramic<br>(1210) | 4x 10μF, 25V ceramic<br>(1210) | 4x 10µF, 25V ceramic<br>(1210) | | | **Table 1. Component Selection for Standard Applications (continued)** | DESIGN<br>PARAMETERS | IMVP-6+ SV | IMVP-6+ LV | IMVP-6.5<br>AUBURNDALE SV<br>CORE | IMVP-6.5<br>AUBURNDALE LV<br>CORE | | | |-----------------------------------|-----------------------------------------------|-----------------------------------------------|-----------------------------------------------|-----------------------------------------------|--|--| | TIME-ILIM Resistance (R1) | 10kΩ | 10kΩ | 10kΩ | 10kΩ | | | | ILIM-GND Resistance<br>(R2) | 59k <b>Ω</b> | 59kΩ | 59k <b>Ω</b> | 59k <b>Ω</b> | | | | FB Resistance (R <sub>FB</sub> ) | 4.32kΩ | 8.45kΩ | 4.02kΩ | 6.34kΩ | | | | IMON Resistance | N/A | N/A | 9.09kΩ | 18.2kΩ | | | | LXCSP_ Resistance | 1.21kΩ | 1.21kΩ | 1.21kΩ | 1.21kΩ | | | | CSPCSN_ Series<br>Resistance | 1.50k <b>Ω</b> | 1.50k <b>Ω</b> | 1.50kΩ | 1.50kΩ | | | | Parallel NTC<br>Resistance | 20k <b>Ω</b> | 20kΩ | 20k <b>Ω</b> | 20k <b>Ω</b> | | | | DCR Sense NTC (NTC1) | $10k\Omega$ NTC B = 3380<br>TDK NTCG163JH103F | $10k\Omega$ NTC B = 3380<br>TDK NTCG163JH103F | $10k\Omega$ NTC B = 3380<br>TDK NTCG163JH103F | $10k\Omega$ NTC B = 3380<br>TDK NTCG163JH103F | | | | DCR Sense<br>Capacitance (CSENSE) | 2x 0.22µF, 6V ceramic<br>(0805) | 2x 0.22µF, 6V ceramic<br>(0805) | 2x 0.22µF, 6V ceramic<br>(0805) | 2x 0.22µF, 6V ceramic<br>(0805) | | | ### **Table 2. Component Suppliers** | SUPPLIER | WEBSITE | |--------------------------------|------------------------| | AVX Corp. | www.avxcorp.com | | BI Technologies | www.bitechnologies.com | | Central<br>Semiconductor Corp. | www.centralsemi.com | | Fairchild<br>Semiconductor | www.fairchildsemi.com | | International Rectifier | www.irf.com | | KEMET Corp | www.kemet.com | | NEC/TOKIN Corp. | www.nec-tokin.com | | Panasonic Corp. | www.panasonic.com | | SUPPLIER | WEBSITE | |----------------------------|-----------------------| | Pulse Engineering | www.pulseeng.com | | Renesas Technology Corp. | www.renesas.com | | SANYO Electric Co,<br>Ltd. | www.sanyodevice.com | | Siliconix (Vishay) | www.vishay.com | | Sumida | www.sumida.com | | Taiyo Yuden | www.t-yuden.com | | TDK Corp. | www.component.tdk.com | | TOKO America, Inc. | www.tokoam.com | Figure 2. Standard 2-Phase IMVP-6.5 (Calpella) Application Circuit Figure 3. Functional Diagram #### **Dual 180° Out-of-Phase Operation** The two phases in the MAX17033/MAX17034/MAX17434 operate 180° out-of-phase to minimize input and output filtering requirements, reduce electromagnetic interference (EMI), and improve efficiency. This effectively lowers component count—reducing cost, board space, and component power requirements—making the MAX17033/MAX17034/MAX17434 ideal for high-power, cost-sensitive applications. Typically, switching regulators provide power using only one phase instead of dividing the power among several phases. In these applications, the input capacitors must support high instantaneous current requirements. The high RMS ripple current can lower efficiency due to I<sup>2</sup>R power loss associated with the input capacitor's effective series resistance (ESR). Therefore, the system typically requires several low-ESR input capacitors in parallel to minimize input-voltage ripple, to reduce ESR-related power losses, and to meet the necessary RMS ripple current rating. With the MAX17033/MAX17034/MAX17434, the controller shares the current between two phases that operate 180° out-of-phase, so the high-side MOSFETs never turn on simultaneously during normal operation. The instantaneous input current of either phase is effectively halved, resulting in reduced input-voltage ripple, ESR power loss, and RMS ripple current (see the *Input Capacitor Selection* section). Therefore, the same performance can be achieved with fewer or less-expensive input capacitors. #### +5V Bias Supply (Vcc and Vpp) The Quick-PWM controller requires an external +5V bias supply in addition to the battery. Typically, this +5V bias supply is the notebook's 95% efficient +5V system supply. Keeping the bias supply external to the IC improves efficiency and eliminates the cost associated with the +5V linear regulator that would otherwise be needed to supply the PWM circuit and gate drivers. If stand-alone capability is needed, the +5V bias supply can be generated with an external linear regulator. The +5V bias supply must provide V<sub>CC</sub> (PWM controller) and V<sub>DD</sub> (gate-drive power), so the maximum current drawn is: where I<sub>CC</sub> is provided in the *Electrical Characteristics* table, fsw is the switching frequency, and Q<sub>G(LOW)</sub> and Q<sub>G(HIGH)</sub> are the MOSFET data sheet's total gate-charge specification limits at $V_{GS} = 5V$ . $V_{IN}$ and $V_{DD}$ can be tied together if the input power source is a fixed +4.5V to +5.5V supply. If the +5V bias supply is powered-up prior to the battery supply, the enable signal (SHDN going from low to high) must be delayed until the battery voltage is present to ensure startup. #### **Switching Frequency (TON)** Connect a resistor (R<sub>TON</sub>) between TON and $V_{IN}$ to set the switching period $T_{SW} = 1/f_{SW}$ , per phase: $$T_{SW} = 16.3pF \times (R_{TON} + 6.5k\Omega)$$ A 96.75k $\Omega$ to 303.25k $\Omega$ corresponds to switching periods of 167ns (600kHz) to 500ns (200kHz), respectively. High-frequency (600kHz) operation optimizes the application for the smallest component size, trading off efficiency due to higher switching losses. This might be acceptable in ultra-portable devices where the load currents are lower and the controller is powered from a lower voltage supply. Low-frequency (200kHz) operation offers the best overall efficiency at the expense of component size and board space. #### **TON Open-Circuit Protection** The TON input includes open-circuit protection to avoid long, uncontrolled on-times that could result in an over-voltage condition on the output. The MAX17033/MAX17034/MAX17434 detect an open-circuit fault if the TON current drops below 10µA for any reason—the TON resistor (R<sub>TON</sub>) is unpopulated, a high resistance value is used, the input voltage is low, etc. Under these conditions, the MAX17033/MAX17034/MAX17434 stop switching (DH\_ and DL\_ pulled low) and immediately set the fault latch. Toggle \$\overline{SHDN}\$ or cycle the VCC power supply below 0.5V to clear the fault latch and reactivate the controller. #### On-Time One-Shot The core of each phase contains a fast, low-jitter, adjustable one-shot that sets the high-side MOSFETs on-time. The one-shot for the main phase varies the ontime in response to the input and feedback voltages. The main high-side switch on-time is inversely proportional to the input voltage as measured by the V+ input, and proportional to the feedback voltage (VFB): $$t_{ON(MAIN)} = \frac{T_{SW} \left(V_{FB} + 0.075V\right)}{V_{IN}}$$ where the switching period (Tsw = 1/fsw) is set by the resistor at the TON pin, and 0.075V is an approximation to accommodate the expected drop across the low-side MOSFET switch. The one-shot for the secondary phase varies the ontime in response to the input voltage and the difference between the main and secondary inductor currents. Two identical transconductance amplifiers integrate the difference between the master and slave current-sense signals. The summed output is internally connected to CCI, allowing adjustment of the integration time constant with a compensation network connected between CCI and FB. The resulting compensation current and voltage are determined by the following equations: $$ICCI = G_m(VCSP1 - VCSN1) - G_m(VCSP2 - VCSN2)$$ $VCCI = VFB + ICCIZCCI$ where Z<sub>CCI</sub> is the impedance at the CCI output. The secondary on-time one-shot uses this integrated signal (V<sub>CCI</sub>) to set the secondary high-side MOSFETs ontime. When the main and secondary current-sense signals (V<sub>CM</sub> = V<sub>CSP1</sub> - V<sub>CSN1</sub> and V<sub>CS</sub> = V<sub>CSP2</sub> - V<sub>CSN2</sub>) become unbalanced, the transconductance amplifiers adjust the secondary on-time, which increases or decreases the secondary inductor current until the current-sense signals are properly balanced: $$\begin{split} t_{ON(SEC)} &= T_{SW} \left( \frac{V_{CCI} + 0.075V}{V_{IN}} \right) \\ &= T_{SW} \left( \frac{V_{FB} + 0.075V}{V_{IN}} \right) + T_{SW} \left( \frac{I_{CCI} Z_{CCI}}{V_{IN}} \right) \\ &= (Main On-Time) + (Secondary Current-Balance Correction) \end{split}$$ This algorithm results in a nearly constant switching frequency and balanced inductor currents despite the lack of a fixed-frequency clock generator. The benefits of a constant switching frequency are twofold: first, the frequency can be selected to avoid noise-sensitive regions such as the 455kHz IF band; second, the inductor ripple-current operating point remains relatively constant, resulting in easy design methodology and predictable output-voltage ripple. The on-time one-shots have good accuracy at the operating points specified in the *Electrical Characteristics* table. On-times at operating points far removed from the conditions specified in the *Electrical Characteristics* table can vary over a wider range. On-times translate only roughly to switching frequencies. The on-times guaranteed in the *Electrical Characteristics* table are influenced by switching delays in the external high-side MOSFET. Resistive losses, including the inductor, both MOSFETs, output capacitor ESR, and PCB copper losses in the output and ground tend to raise the switching frequency at higher output currents. Also, the dead-time effect increases the effective on-time, reducing the switching frequency. It occurs only during forced-PWM operation and dynamic output-voltage transitions when the inductor current reverses at light- or negative-load currents. With reversed inductor current, the inductor's EMF causes LX\_ to go high earlier than normal, extending the on-time by a period equal to the DH\_ rising dead time. For loads above the critical conduction point, where the dead-time effect is no longer a factor, the actual switching frequency (per phase) is: $$f_{SW} = \frac{\left(V_{OUT} + V_{DIS}\right)}{t_{ON}\left(V_{IN} + V_{DIS} - V_{CHG}\right)}$$ where V<sub>DIS</sub> is the sum of the parasitic voltage drops in the inductor discharge path, including synchronous rectifier, inductor, and PCB resistances; V<sub>CHG</sub> is the sum of the parasitic voltage drops in the inductor charge path, including high-side switch, inductor, and PCB resistances; and t<sub>ON</sub> is the on-time as determined above. #### **Current Sense** The output current of each phase is sensed. Low-offset amplifiers are used for current balance, voltage-positioning gain, and current limit. Sensing the current at the output of each phase offers advantages, including less noise sensitivity, more accurate current sharing between phases, and the flexibility of using either a current-sense resistor or the DC resistance of the output inductor. Using the DC resistance (RDCR) of the output inductor allows higher efficiency. In this configuration, the initial tolerance and temperature coefficient of the inductor's DCR must be accounted for in the output-voltage drooperror budget and power monitor. This current-sense method uses an RC filtering network to extract the current information from the output inductor (see Figure 4). The resistive divider used should provide a current-sense resistance (RCS) low enough to meet the current-limit requirements, and the time constant of the RC network should match the inductor's time constant (L/RCS): $$R_{CS} = \left(\frac{R2}{R1 + R2}\right) R_{DCR}$$ and: $$R_{CS} = \frac{L}{C_{EQ}} \left[ \frac{1}{R1} + \frac{1}{R2} \right]$$ where RCs is the required current-sense resistance, and RDCR is the inductor's series DC resistance. ///XI/M Use the worst-case inductance and R<sub>DCR</sub> values provided by the inductor manufacturer, adding some margin for the inductance drop over temperature and load. To minimize the current-sense error due to the current-sense inputs' bias current (I<sub>CSP</sub>\_ and I<sub>CSN</sub>\_), choose R1// R2 to be less than $2k\Omega$ and use the previous equation to determine the sense capacitance (C<sub>EQ</sub>). Choose capacitors with 5% tolerance and resistors with 1% tolerance specifications. Temperature compensation is recommended for this current-sense method. See the *Voltage Positioning and Loop Compensation* section for detailed information. When using a current-sense resistor for accurate output-voltage positioning, the circuit requires a differential RC filter to eliminate the AC voltage step caused by the equivalent series inductance (LESL) of the current-sense resistor (see Figure 4). The ESL induced-voltage step does not affect the average current-sense voltage, but results in a significant peak current-sense voltage error that results in unwanted offsets in the regulation voltage and results in early current-limit detection. Similar to the inductor DCR sensing method above, the RC filter's time constant should match the L/R time constant formed by the current-sense resistor's parasitic inductance: $$\frac{L_{ESL}}{R_{SENSE}} = C_{EQ}R1$$ where L<sub>ESL</sub> is the equivalent series inductance of the current-sense resistor, R<sub>SENSE</sub> is current-sense resistance value, and C<sub>EQ</sub> and R<sub>1</sub> are the time-constant matching components. Figure 4. Current-Sense Methods #### **Current Balance** The MAX17033/MAX17034/MAX17434 integrate the difference between the current-sense voltages and adjust the on-time of the secondary phase to maintain current balance. The current balance now relies on the accuracy of the current-sense resistors instead of the inaccurate, thermally sensitive, on-resistance of the low-side MOSFETs. With active current balancing, the current mismatch is determined by the current-sense resistor values and the offset voltage of the transconductance amplifiers: $$I_{OS(IBAL)} = I_{LMAIN} - I_{LSEC} = \frac{V_{OS(IBAL)}}{R_{SENSE}}$$ where R<sub>SENSE</sub> is the effective sense resistance seen at the current-sense pins and V<sub>OS(IBAL)</sub> is the current-balance offset specification in the *Electrical Characteristics* table. The worst-case current mismatch occurs immediately after a load transient due to inductor value mismatches resulting in different di/dt for the two phases. The time it takes the current-balance loop to correct the transient imbalance depends on the mismatch between the inductor values and switching frequency. #### **Current Limit** The current-limit circuit employs a unique valley current-sensing algorithm that uses current-sense resistors between the current-sense inputs (CSP\_ to CSN\_) as the current-sensing elements. If the current-sense signal of the selected phase is above the current-limit threshold, the PWM controller does not initiate a new cycle until the inductor current of the selected phase drops below the valley current-limit threshold. When either phase trips the current limit, both phases are effectively current limited since the interleaved controller does not initiate a cycle with either phase. Since only the valley current is actively limited, the actual peak current is greater than the current-limit threshold by an amount equal to the inductor ripple current. Therefore, the exact current-limit characteristic and maximum load capability are a function of the current-sense resistance, inductor value, and battery voltage. When combined with the undervoltage protection circuit, this current-limit method is effective in almost every circumstance. The positive valley current-limit threshold voltage at CSP\_ to CSN\_ equals precisely 1/10 of the differential TIME to ILIM voltage over a 0.1V to 0.5V range (10mV to 50mV current-sense range). Connect ILIM directly to VCC to set the default current-limit threshold setting of 22.5mV (typ). The negative current-limit threshold (forced-PWM mode only) is nominally -125% of the corresponding valley current-limit threshold. When the inductor current drops below the negative current limit, the controller immediately activates an on-time pulse—DL turns off, and DH turns on—allowing the inductor current to remain above the negative-current threshold. Carefully observe the PCB layout guidelines to ensure that noise and DC errors do not corrupt the current-sense signals seen by the current-sense inputs (CSP\_, CSN\_). #### Feedback Adjustment Amplifiers ### Voltage-Positioning Amplifier (Steady-State Droop) The MAX17033/MAX17034/MAX17434 include a The MAX17033/MAX17034/MAX17434 include a transconductance amplifier for adding gain to the voltage-positioning sense path. The amplifier's input is generated by summing the current-sense inputs, which differentially sense the voltage across either current-sense resistors or the inductor's DCR. The amplifier's output connects directly to the regulator's voltage-positioned feedback input (FB), so the resistance between FB and the output-voltage sense point determines the voltage-positioning gain: where the target voltage (VTARGET) is defined in the *Nominal Output-Voltage Selection* section, and the FB amplifier's output current (IFB) is determined by the sum of the current-sense voltages: $$I_{FB} = G_{m(FB)} \sum_{X=1}^{\eta_{PH}} V_{CSX}$$ where VCS = VCSP\_ - VCSN\_ is the differential current-sense voltage, and $G_{m(FB)}$ is typically 600µS as defined in the *Electrical Characteristics* table. #### Differential Remote Sense The MAX17033/MAX17034/MAX17434 include differential, remote-sense inputs to eliminate the effects of voltage drops along the PCB traces and through the processor's power pins. The feedback-sense node connects to the voltage-positioning resistor (RFB). The ground-sense (GNDS) input connects to an amplifier that adds an offset directly to the target voltage, effectively adjusting the output voltage to counteract the voltage drop in the ground path. Connect the voltage-positioning resistor (RFB), and ground-sense (GNDS) input directly to the processor's remote-sense outputs, as shown in Figure 1. \_\_\_\_\_\_\_/NIXI/N #### Integrator Amplifier An integrator amplifier forces the DC average of the FB voltage to equal the target voltage. This transconductance amplifier integrates the feedback voltage and provides a fine adjustment to the regulation voltage (Figure 3), allowing accurate DC output-voltage regulation regardless of the output ripple voltage. The integrator amplifier has the ability to shift the output voltage by ±100mV (typ). The differential input-voltage range is at least ±60mV total, including DC offset and AC ripple. The MAX17033/MAX17034/MAX17434 disable the integrator by connecting the amplifier inputs together at the beginning of all VID transitions done in pulse-skipping mode (DPRSLPVR = high). The integrator remains disabled until 20µs after the transition is completed (the internal target settles) and the output is in regulation (edge detected on the error comparator). #### **Transient-Overlap Operation** When a transient occurs, the response time of the controller depends on how quickly it can slew the inductor current. Multiphase controllers that remain 180° out-ofphase when a transient occurs actually respond slower than an equivalent single-phase controller. To provide fast-transient response, the MAX17033/MAX17034/ MAX17434 support a phase-overlap mode, which allows the dual regulators to operate in-phase when heavy load transients are detected, effectively reducing the response time. After either high-side MOSFET turns off, if the output voltage does not exceed the regulation voltage when the minimum off-time expires, the controller simultaneously turns on both high-side MOSFETs during the next on-time cycle. This maximizes the total inductor current slew rate. The phases remain overlapped until the output voltage exceeds the regulation voltage after the minimum off-time expires. After the phase-overlap mode ends, the controller automatically begins with the opposite phase. For example, if the secondary phase provided the last on-time pulse before overlap operation began, the controller starts switching with the main phase when overlap operation ends. Table 3 is the operating mode truth table. #### **Nominal Output-Voltage Selection** The nominal no-load output voltage (VTARGET) is defined by the selected voltage reference (VID DAC) plus the remote ground-sense adjustment (VGNDS) as defined in the following equation: VTARGET = VFB = VDAC + VGNDS where $V_{DAC}$ is the selected VID voltage. On startup, the MAX17033/MAX17034/MAX17434 slew the target voltage from ground to the preset boot voltage. #### DAC Inputs (D0-D6) The digital-to-analog converter (DAC) programs the output voltage using the D0–D6 inputs. D0–D6 are low-voltage (1.0V) logic inputs, designed to interface directly with the CPU. Do not leave D0–D6 unconnected. Changing D0–D6 initiates a transition to a new output-voltage level. Change D0–D6 together, avoiding greater than 20ns skew between bits. Otherwise, incorrect DAC readings might cause a partial transition to the wrong voltage level followed by the intended transition to the correct voltage level, lengthening the overall transition time. The available DAC codes and resulting output voltages are compatible with the IMVP-6/IMVP-6+ and IMVP-6.5 (Table 4) specifications. #### Suspend Mode When the processor enters low-power deeper sleep mode, the IMVP-6 CPU sets the VID DAC code to a lower output voltage and drives DPRSLPVR high. The MAX17033/MAX17034/MAX17434 respond by slewing the internal target voltage to the new DAC code, switching to single-phase operation, and letting the output voltage gradually drift down to the deeper sleep voltage. During the transition, the MAX17033/MAX17034/ MAX17434 blank both the upper and lower PWRGD and CLKEN thresholds until 20µs after the internal target reaches the deeper sleep voltage. Once the 20µs timer expires, the MAX17033/MAX17034/MAX17434 reenable the lower PWRGD and CLKEN threshold, but keep the upper threshold blanked until the output voltage reaches the regulation level. PHASEGD remains blanked high impedance while DPRSLPVR is high. **Table 3. Operating Mode Truth Table** | INPUTS | | | | | | |---------|------------------|----------|------|---------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SHDN | DPRSTP<br>(SLOW) | DPRSLPVR | PSI | PHASE<br>OPERATION* | OPERATING MODE | | GND | Х | Х | Х | Disabled | Low-Power Shutdown Mode. DL1 and DL2 forced low, and the controller is disabled. The supply current drops to 1µA (max). | | Rising | X | X | X | Multiphase<br>pulse-skipping<br>1/8 RTIME slew<br>rate | Startup/Boot. When SHDN is pulled high, the MAX17033/MAX17034/MAX17434 begin the startup sequence. The controller enables the PWM regulator and ramps the output voltage up to the boot voltage. See Figure 10. | | High | X<br>(High) | Low | High | Multiphase<br>forced-PWM<br>nominal R <sub>TIME</sub><br>slew rate | Full Power. The no-load output voltage is determined by the selected VID DAC code (D0-D6, Table 4). | | High | X<br>(High) | Low | Low | 1-phase<br>forced-PWM<br>nominal RTIME<br>slew rate | Intermediate Power. The no-load output voltage is determined by the selected VID DAC code (D0-D6, Table 4). When $\overline{PSI}$ is pulled low, the MAX17033/MAX17034/MAX17434 immediately disable phase 2. DH2 and DL2 are pulled low. | | High | Low<br>(High) | High | Х | 1-phase<br>pulse-skipping<br>nominal R <sub>TIME</sub><br>slew rate | Deeper Sleep Mode. The no-load output voltage is determined by the selected VID DAC code (D0–D6, Table 4). When DPRSLPVR is pulled high, the MAX17033/MAX17034/MAX17434 immediately enter 1-phase pulse-skipping operation, allowing automatic PWM/PFM switchover under light loads. The PWRGD and CLKEN upper thresholds are blanked during downward transitions. DH2 and DL2 are pulled low. | | High | High<br>(Low) | High | Х | 1-phase<br>pulse skipping | Deeper Sleep Slow Exit Mode. The no-load output voltage is determined by the selected VID DAC code (D0–D6, Table 4). When DPRSTP is pulled high while DPRSLPVR is already high, the MAX17033 remains in 1-phase pulse-skipping operation, allowing automatic PWM/PFM switchover under light loads but reduces its slew rate to 1/4 of normal. When SLOW is pulled low, the MAX17034/MAX17434 reduces its slew rate to 1/2 of normal. The PWRGD and CLKEN upper thresholds are blanked. DH2 and DL2 are pulled low. | | Falling | Х | Х | Х | Multiphase<br>forced-PWM<br>1/8 R <sub>TIME</sub> slew<br>rate | Shutdown. When SHDN is pulled low, the MAX17033/MAX17034/MAX17434 immediately pull PWRGD and PHASEGD low, CLKEN becomes high, all enabled phases are activated, and the output voltage is ramped down to ground. Once the output reaches 0V, the controller enters the low-power shutdown state. See Figure | | High | Х | X | Х | Disabled | Fault Mode. The fault latch has been set by the MAX17033/MAX17034/MAX17434 UVP or thermal-shutdown protection, or by the OVP protection. The controller remains in fault mode until V <sub>CC</sub> power is cycled or SHDN toggled. | <sup>\*</sup>Multiphase operation—all enabled phases active. \_\_ /VI/IXI/V Table 4. IMVP-6+/IMVP-6.5 Output-Voltage VID DAC Codes | | | | | | | acbai | · ronago | <br> | | | | | | | | |----|----|----|----|----|----|-------|--------------------------|------|----|----|----|----|----|----|--------------------------| | D6 | D5 | D4 | D3 | D2 | D1 | D0 | OUTPUT<br>VOLTAGE<br>(V) | D6 | D5 | D4 | D3 | D2 | D1 | D0 | OUTPUT<br>VOLTAGE<br>(V) | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1.5000 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0.7000 | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1.4875 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0.6875 | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1.4750 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0.6750 | | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1.4625 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0.6625 | | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1.4500 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0.6500 | | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1.4375 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 0.6375 | | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1.4250 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0.6250 | | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1.4125 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0.6125 | | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1.4000 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0.6000 | | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1.3875 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0.5875 | | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1.3750 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0.5750 | | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1.3625 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0.5625 | | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1.3500 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0.5500 | | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1.3375 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 0.5375 | | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1.3250 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0.5250 | | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1.3125 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0.5125 | | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1.3000 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0.5000 | | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1.2875 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0.4875 | | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1.2750 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0.4750 | | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1.2625 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0.4625 | | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1.2500 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0.4500 | | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1.2375 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0.4375 | | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1.2250 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0.4250 | | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1.2125 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 0.4125 | | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1.2000 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0.4000 | | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1.1875 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0.3875 | | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1.1750 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0.3750 | | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1.1625 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0.3625 | | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1.1500 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0.3500 | | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1.1375 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 0.3375 | | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1.1250 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 0.3250 | | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1.1125 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 0.3125 | | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1.1125 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 0.3125 | Table 4. IMVP-6+/IMVP-6.5 Output-Voltage VID DAC Codes (continued) | D6 | D5 | D4 | D3 | D2 | D1 | D0 | OUTPUT<br>VOLTAGE<br>(V) | | D6 | D5 | D4 | D3 | D2 | D1 | D0 | OUTPUT<br>VOLTAGE<br>(V) | |----|----|----|----|----|----|----|--------------------------|---|----|----|----|----|----|----|----|--------------------------| | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1.1000 | | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0.3000 | | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1.0875 | | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0.2875 | | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1.0750 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0.2750 | | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1.0625 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0.2625 | | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1.0500 | ] | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0.2500 | | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1.0375 | | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0.2375 | | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1.0250 | | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0.2250 | | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1.0125 | | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 0.2125 | | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1.0000 | | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0.2000 | | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0.9875 | | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 0.1875 | | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0.9750 | | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 0.1750 | | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0.9625 | | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0.1625 | | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0.9500 | | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0.1500 | | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 0.9375 | | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 0.1375 | | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0.9250 | | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0.1250 | | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 0.9125 | | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0.1125 | | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0.9000 | | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0.1000 | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0.8875 | | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0.0875 | | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0.8750 | | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0.0750 | | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0.8625 | | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0.0625 | | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0.8500 | | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0.0500 | | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 0.8375 | | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 0.0375 | | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0.8250 | | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 0.0250 | | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0.8125 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0.0125 | | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0.8000 | | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 0.7875 | | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0.7750 | | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0.7625 | | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0.7500 | | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0.7375 | | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0.7250 | | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0.7125 | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0* | <sup>\*</sup>D6–D0 = 1111111 is an off code for the MAX17034/MAX17434. The MAX17034/MAX17434 enters the shutdown sequence if the off code is set, forcing PWRGD and PHASEGD low and forcing CLKEN high. Exit from the off code follows the startup sequence. If the off code is present when SHDN is pulled high, the MAX17034/MAX17434 remains off. #### **Output-Voltage-Transition Timing** The MAX17033/MAX17034/MAX17434 perform mode transitions in a controlled manner, automatically minimizing input surge currents. This feature allows the circuit designer to achieve nearly ideal transitions, guaranteeing just-in-time arrival at the new output-voltage level with the lowest possible peak currents for a given output capacitance. At the beginning of an output-voltage transition, the MAX17033/MAX17034/MAX17434 blank both PWRGD thresholds, preventing the PWRGD open-drain output from changing states during the transition. The controller enables the lower PWRGD threshold approximately 20µs after the slew-rate controller reaches the target output voltage, but the upper PWRGD threshold remains blanked until the output voltage reaches the regulation level if the controller enters pulse-skipping operation. The slew rate (set by resistor RTIME) must be set fast enough to ensure that the transition can be completed within the maximum allotted time. The MAX17033/MAX17034/MAX17434 automatically control the current to the minimum level required to complete the transition in the calculated time. The slew-rate controller uses an internal capacitor and current source programmed by RTIME to transition the output voltage. The total transition time depends on RTIME, the voltage difference, and the accuracy of the slew-rate controller (CSLEW accuracy). The slew rate is not dependent on the total output capacitance, as long as the surge current is less than the current limit. For all dynamic VID transitions, the transition time (tTRAN) is given by: $$t_{TRAN} = \frac{\left| V_{NEW} - V_{OLD} \right|}{\left( dV_{TARGET} / dt \right)}$$ where dV<sub>TARGET</sub>/dt = 12.5mV/µs x 71.5k $\Omega$ /R<sub>TIME</sub> is the slew rate, V<sub>OLD</sub> is the original output voltage, and V<sub>NEW</sub> is the new target voltage. See TIME Slew Rate Accuracy in *Electrical Characteristics* for slew-rate limits. For soft-start and shutdown, the controller automatically reduces the slew rate to 1/8. The output voltage tracks the slewed target voltage, making the transitions relatively smooth. The average inductor current per phase required to make an output-voltage transition is: $$I_L \cong \frac{C_{OUT}}{\eta_{TOTAL}} \times (dV_{TARGET}/dt)$$ where dVTARGET/dt is the required slew rate, COUT is the total output capacitance, and $\eta$ TOTAL is the number of active phases. #### **Deeper Sleep Transitions** When DPRSLPVR goes high, the MAX17033/MAX17034/MAX17434 immediately disable phase 2 (DH2 and DL2 forced low), blank PHASEGD high impedance, and enter pulse-skipping operation (see Figures 5 and 6). If the VIDs are set to a lower voltage setting, the output drops at a rate determined by the load and the output capacitance. The internal target still ramps as before, and PWRGD remains blanked high impedance until 20µs after the output voltage reaches the internal target. • Fast C4E Deeper Sleep Exit: When exiting deeper sleep (DPRSLPVR pulled low) while the output voltage still exceeds the deeper sleep voltage, the MAX17033/MAX17034/MAX17434 quickly slew (50mV/µs min regardless of RTIME setting) the internal target voltage to the DAC code provided by the processor as long as the output voltage is above the new target. The controller remains in skip mode until the output voltage equals the internal target. Once the internal target reaches the output voltage, phase 2 is enabled. The controller blanks PWRGD, PHASEGD, and CLKEN until 20µs after the transition is completed. See Figure 5. Figure 5. C4E (C4 Early Exit) Transition - Standard C4 Deeper Sleep Exit: When exiting deeper sleep (DPRSLPVR pulled low) while the output voltage is regulating to the deeper sleep voltage, the MAX17033/MAX17034/MAX17434 immediately activate all enabled phases and ramp the output voltage to the LFM DAC code provided by the processor at the slew rate set by RTIME. The controller blanks PWRGD, PHASEGD, and CLKEN until 20µs after the transition is completed. See Figure 6. - IMVP6+ Slow C4 Deeper Sleep Exit: When exiting deeper sleep (DPRSLPVR high, DPRSTP pulled high) while the output voltage is regulating to the deeper sleep voltage, the MAX17033 remains in 1-phase skip mode and ramps the output voltage to the LFM DAC code provided by the processor at 1/4 the slew rate set by RTIME. The controller blanks PWRGD, PHASEGD, and CLKEN until 20µs after the transition is completed. See Figure 7. Figure 6. Standard C4 Transition Figure 7. Slow C4 Transition (MAX17033 IMVP6+) Figure 8. PSI Transition #### **PSI** Transitions When $\overline{PSI}$ is pulled low, the MAX17033/MAX17034/MAX17434 immediately disable phase 2 (DH2 and DL2 forced low), blank PHASEGD high impedance, and enter single-phase PWM operation (see Figure 8). When $\overline{PSI}$ is pulled high, the MAX17033/MAX17034/MAX17434 enable phase 2. PHASEGD is blanked high impedance for 32 switching cycles on DH2, allowing sufficient time/cycles for phases 1 and 2 to achieve current balance. In a typical IMVP-6 application, the VID is reduced by 1 LSB (12.5mV) when $\overline{PSI}$ is pulled low, and increased by 1 LSB when $\overline{PSI}$ is pulled high. #### Forced-PWM Operation (Normal Mode) During soft shutdown and normal operation—when the CPU is actively running (DPRSLPVR = low)—the MAX17033/MAX17034/MAX17434 operate with the lownoise, forced-PWM control scheme. Forced-PWM operation disables the zero-crossing comparators of all active phases, forcing the low-side gate-drive waveforms to constantly be the complement of the high-side gate-drive waveforms. This keeps the switching frequency constant and allows the inductor current to reverse under light loads, providing fast, accurate negative output-voltage transitions by quickly discharging the output capacitors. Forced-PWM operation comes at a cost: the no-load +5V bias supply current remains between 10mA to 50mA per phase, depending on the external MOSFETs and switching frequency. To maintain high efficiency under light-load conditions, the processor can switch the controller to a low-power pulse-skipping control scheme after entering suspend mode. PSI determines how many phases are active when operating in forced-PWM mode (DPRSLPVR = low). When PSI is pulled low, the main phase remains active but the secondary phase is disabled (DH2 and DL2 forced low). ### Light-Load Pulse-Skipping Operation (Deeper Sleep) When DPRSLPVR is pulled high, the MAX17033/MAX17034/MAX17434 operate with a single-phase pulse-skipping mode. The pulse-skipping mode enables the driver's zero-crossing comparator, so the controller pulls DL1 low when it detects zero inductor current. This keeps the inductor from discharging the output capacitors and forces the controller to skip pulses under light load conditions to avoid overcharging the output. During downward transitions in pulse-skipping operation, the controller temporarily sets the OVP threshold to default, preventing false OVP faults when the transition to pulse-skipping operation coincides with a VID code change. Once the error amplifier detects that the output voltage is in regulation, the OVP threshold tracks the selected VID DAC code. The MAX17033/MAX17034/MAX17434 automatically use forced-PWM operation during soft-shutdown, regardless of the DPRSLPVR and PSI configuration. #### Automatic Pulse-Skipping Switchover In skip mode (DPRSLPVR = high), an inherent automatic switchover to PFM takes place at light loads (Figure 9). This switchover is affected by a comparator that truncates the low-side switch on-time at the inductor current's zero crossing. The zero-crossing comparator senses the inductor current across the low-side MOSFETs. Once V<sub>LX</sub> drops below the zero-crossing comparator threshold (see the *Electrical Characteristics* table), the comparator forces DL\_ low. This mechanism causes the threshold between pulse-skipping PFM and nonskipping PWM operation to coincide with the boundary between continuous and discontinuous inductor-current operation. The PFM/PWM crossover occurs when the load current of each phase is equal to 1/2 the peak-to-peak ripple current, which is a function of the inductor value (Figure 9). For a battery input range of 7V to 20V, this threshold is relatively constant. with only a minor dependence on the input voltage due to the typically low duty cycles. The total load current at the PFM/PWM crossover threshold (ILOAD(SKIP)) is approximately: $$I_{LOAD(SKIP)} = \eta_{TOTAL} \left( \frac{T_{SW} V_{OUT}}{L} \right) \left( \frac{V_{IN} - V_{OUT}}{V_{IN}} \right)$$ where $\eta_{TOTAL}$ is the number of active phases. The switching waveforms might appear noisy and asynchronous when light loading activates pulse-skipping operation, but this is a normal operating condition that results in high light-load efficiency. Trade-offs between PFM noise and light-load efficiency are made by varying the inductor value. Generally, low inductor values produce a broader efficiency vs. load curve, while higher values result in higher full-load efficiency (assuming that the coil resistance remains fixed) and less output-voltage ripple. Penalties for using higher inductor values include larger physical size and degraded load-transient response, especially at low input-voltage levels. Figure 9. Pulse-Skipping/Discontinuous Crossover Point #### Power-Up Sequence (POR, UVLO) The MAX17033/MAX17034/MAX17434 are enabled when SHDN is driven high (Figure 10). The internal reference powers up first. Once the reference exceeds its UVLO threshold, the internal analog blocks are turned on and masked by a 50µs one-shot delay. The PWM controller is then enabled. Power-on reset (POR) occurs when V<sub>CC</sub> rises above approximately 2V, resetting the fault latch and preparing the controller for operation. The V<sub>CC</sub> UVLO circuitry inhibits switching until V<sub>CC</sub> rises above 4.25V. The controller powers up the reference once the system enables the controller, V<sub>CC</sub> is above 4.25V, and SHDN is driven high. With the reference in regulation, the controller ramps the output voltage to the boot voltage (1.2V for the MAX17033 IMVP-6+ and 1.1V for the MAX17034/MAX17434 IMVP-6.5) at 1/8 the slew rate set by RTIME: $$t_{TRAN(START)} = \frac{8V_{BOOT}}{\left(dV_{TARGET}/dt\right)}$$ where dVTARGET/dt = 12.5mV/µs x 71.5k $\Omega$ /RTIME is the slew rate. The soft-start circuitry does not use a variable current limit, so full output current is available immediately. $\overline{\text{CLKEN}}$ is pulled low approximately 60µs after the MAX17033/MAX17034/MAX17434 reach the boot voltage if PGDIN is high. At the same time, the MAX17033/MAX17034/MAX17434 slew the output to the voltage set at the VID inputs at the programmed slew rate. PWRGD and PHASEGD become high impedance approximately 5ms after $\overline{\text{CLKEN}}$ is pulled low. The MAX17033/MAX17034/MAX17434 automatically use forced-PWM operation during soft-start and soft-shutdown, regardless of the DPRSLPVR and $\overline{\text{PSI}}$ configuration. For automatic startup, the battery voltage should be present before V<sub>CC</sub>. If the controller attempts to bring the output into regulation without the battery voltage present, the fault latch trips. The controller remains shut down until the fault latch is cleared by toggling SHDN or cycling the V<sub>CC</sub> power supply below 0.5V. If the V<sub>CC</sub> voltage drops below 4.25V, the controller assumes that there is not enough supply voltage to make valid decisions. To protect the output from overvoltage faults, the controller shuts down immediately and forces a high-impedance output. Figure 10. Power-Up and Shutdown Sequence Timing Diagram #### Shutdown When SHDN goes low, the MAX17033/MAX17034/MAX17434 enter low-power shutdown mode. PWRGD is pulled low immediately, and the output voltage ramps down at 1/8 the slew rate set by RTIME: $$t_{TRAN(SHDN)} = \frac{8V_{OUT}}{\left(dV_{TARGET}/dt\right)}$$ where dV<sub>TARGET</sub>/dt = 12.5mV/µs x 71.5k $\Omega$ /R<sub>TIME</sub> is the slew rate. Slowly discharging the output capacitors by slewing the output over a long period of time keeps the average negative inductor current low (damped response), thereby eliminating the negative output-voltage excursion that occurs when the controller discharges the output quickly by permanently turning on the low-side MOSFET (underdamped response). This eliminates the need for the Schottky diode (normally connected between the output and ground) to clamp the negative output-voltage excursion. After the controller reaches the zero target, the MAX17033/MAX17034/MAX17434 shut down completely—the drivers are disabled (DL1 and DL2 driven low) and the supply current drops below 1µA. When a fault condition—output UVLO or thermal shutdown—activates the shutdown sequence, the protection circuitry sets the fault latch to prevent the controller from restarting. To clear the fault latch and reactivate the controller, toggle SHDN or cycle VCC power below 0.5V. ### Current Monitor (IMON) (MAX17034/MAX17434 Only) The MAX17034/MAX17434 include a unidirectional transconductance amplifier that sources current proportional to the positive current-sense voltage. The IMON output current is defined by: $$I_{IMON} = G_{m(IMON)} \times \Sigma(V_{CSP} - V_{CSN})$$ where $G_{m(IMON)} = 2.4 \text{mS}$ (typ) and the IMON current is unidirectional (sources current out of IMON only) for positive current-sense values. For negative current-sense voltages, the IMON current is zero. The current monitor allows the processor to accurately monitor the CPU load and quickly calculate the power dissipation to determine if the system is about to overheat before the significantly slower temperature sensor signals an over-temperature alert. Connect an external resistor between IMON and VSS\_SENSE to create the desired IMON gain based on the following equation: $RIMON = 0.999V/(IMAX \times RSENSE) \times Gm(IMON))$ where IMAX is defined in the *Current Monitor* section of the Intel IMVP-6.5 specification and based on discrete increments (10A, 20A, 30A, 40A, etc.), RSENSE is the **typical** effective value of the current-sense element (sense resistor or inductor DCR) that is used to provide the current-sense voltage, and $G_{m(IMON)}$ is the **typical** transconductance amplifier gain as defined in the *Electrical Characteristics* table. The IMON voltage is internally clamped to a maximum of 1.1V (typ), preventing the IMON output from exceeding the IMON voltage rating even under overload or short-circuit conditions. When the controller is disabled, IMON is pulled to ground. To filter the IMON signal, use an RC filter, as shown in Figure 2. The filter time constant is (R7 + R8) x C15. #### Phase Fault (PHASEGD) The MAX17033/MAX17034/MAX17434 include a phase-fault output that signals the system that 1 of the 2 phases either has a fault condition or is not matched with the other. Detection is done by identifying the need for a large on-time difference between phases to achieve or move towards current balance. PHASEGD is high impedance when the controller operates in 1-phase mode (DPRSLPVR high or PSI low and DPRSLPVR low). On exit to 2-phase mode, PHASEGD is forced high impedance for 32 switching cycles on DH2. PHASEGD is low in shutdown. PHASEGD is forced high impedance whenever the slew-rate controller is active (output-voltage transitions). #### **Temperature Comparator (VRHOT)** The MAX17033/MAX17034/MAX17434 also feature an independent comparator with an accurate threshold (VHOT) that tracks the analog supply voltage (VHOT = $0.3V_{CC}$ ). This makes the thermal trip threshold independent of the VCC supply voltage tolerance. Use a resistor- and thermistor-divider between VCC and GND to generate a voltage-regulator over-temperature monitor. Place the thermistor as close as possible to the MOSFETs and inductors. ### Fault Protection (Latched) Output Overvoltage Protection(MAX17033/MAX17034 Only) The overvoltage-protection (OVP) circuit is designed to protect the CPU against a shorted high-side MOSFET by drawing high current and blowing the battery fuse. The MAX17033/MAX17034 continuously monitor the output for an overvoltage fault. The controller detects an OVP fault if the output voltage exceeds the set VID DAC voltage by more than 300mV, regardless of the operating state. During downward transitions in pulse-skipping operation (DPRSLPVR = high), the OVP threshold is set to default. \_\_ /N/XI/N When the OVP circuit detects an overvoltage fault, the MAX17033/MAX17034 immediately force DL1 high and pull DH1 and DH2 low. This action turns on the synchronous-rectifier MOSFETs with 100% duty and, in turn, rapidly discharges the output filter capacitor and forces the output low. If the condition that caused the overvoltage (such as a shorted high-side MOSFET) persists, the battery fuse will blow. Toggle SHDN or cycle the VCC power supply below 0.5V to clear the fault latch and reactivate the controller. Overvoltage protection can be disabled through the nofault test mode (see the *No-Fault Test Mode* section). #### Output Undervoltage Protection If the MAX17033/MAX17034/MAX17434 output voltage is 400mV below the target voltage, the controller activates the shutdown sequence and sets the fault latch. Once the controller ramps down to zero, it forces DL1 and DL2 high, and pulls DH1 and DH2 low. Toggle \$\overline{SHDN}\$ or cycle the VCC power supply below 0.5V to clear the fault latch and reactivate the controller. UVP can be disabled through the no-fault test mode (see the *No-Fault Test Mode* section). #### Thermal-Fault Protection The MAX17033/MAX17034/MAX17434 feature a thermal-fault-protection circuit. When the junction temperature rises above +160°C, a thermal sensor sets the fault latch and activates the soft-shutdown sequence. Once the controller ramps down to zero, it forces $\underline{\rm DL1}$ and $\overline{\rm DL2}$ high, and pulls DH1 and DH2 low. Toggle $\overline{\rm SHDN}$ or cycle the VCC power supply below 0.5V to clear the fault latch and reactivate the controller after the junction temperature cools by 15°C. Thermal shutdown can be disabled through the no-fault test mode (see the *No-Fault Test Mode* section). #### No-Fault Test Mode The latched fault-protection features can complicate the process of debugging prototype breadboards since there are (at most) a few milliseconds in which to determine what went wrong. Therefore, a no-fault test mode is provided to disable the fault protection—overvoltage protection, undervoltage protection, and thermal shutdown. Additionally, the test mode clears the fault latch if it has been set. The no-fault test mode is entered by forcing 11V to 13V on SHDN. #### **MOSFET Gate Drivers** The DH\_ and DL\_ drivers are optimized for driving moderate-sized high-side and larger low-side power MOSFETs. This is consistent with the low duty factor seen in notebook applications, where a large $V_{\rm IN}$ - $V_{\rm OUT}$ differential exists. The high-side gate drivers (DH\_) source and sink 2.2A, and the low-side gate drivers (DL\_) source 2.7A and sink 8A. This ensures robust gate drive for high-current applications. The DH\_ floating high-side MOSFET drivers are powered by internal boost switch charge pumps at BST\_, while the DL\_ synchronous-rectifier drivers are powered directly by the 5V bias supply (VDD). Adaptive dead-time circuits monitor the DL\_ and DH\_ drivers and prevent either FET from turning on until the other is fully off. The adaptive driver dead time allows operation without shoot-through with a wide range of MOSFETs, minimizing delays and maintaining efficiency. There must be a low-resistance, low-inductance path from the DL\_ and DH\_ drivers to the MOSFET gates for the adaptive dead-time circuits to work properly; otherwise, the sense circuitry in the MAX17033/MAX17034/MAX17434 interprets the MOSFET gates as off while charge actually remains. Use very short, wide traces (50 mils to 100 mils wide if the MOSFET is 1in from the driver). The internal pulldown transistor that drives DL\_ low is robust, with a 0.25 $\Omega$ (typ) on-resistance. This helps prevent DL\_ from being pulled up due to capacitive coupling from the drain to the gate of the low-side MOSFETs when the inductor node (LX\_) quickly switches from ground to VIN. Applications with high input voltages and long inductive driver traces might require rising LX\_ edges do not pull up the low-side MOSFETs' gate, causing shoot-through currents. The capacitive coupling between LX\_ and DL\_ created by the MOSFET's gate-to-drain capacitance (CRSS), gate-to-source capacitance (CISS - CRSS), and additional board parasitics should not exceed the following minimum threshold: $$V_{GS(TH)} > V_{IN} \left( \frac{C_{RSS}}{C_{ISS}} \right)$$ Typically, adding a 4700pF between DL\_ and power ground (C<sub>NL</sub> in Figure 11), close to the low-side MOSFETs, greatly reduces coupling. Do not exceed 22nF of total gate capacitance to prevent excessive turn-off delays. Figure 11. Gate Drive Circuit Alternatively, shoot-through currents can be caused by a combination of fast high-side MOSFETs and slow low-side MOSFETs. If the turn-off delay time of the low-side MOSFETs are too long, the high-side MOSFETs can turn on before the low-side MOSFETs have actually turned off. Adding a resistor less than $5\Omega$ in series with BST slows down the high-side MOSFET turn-on time, eliminating the shoot-through currents without degrading the turn-off time (RBST\_ in Figure 11). Slowing down the high-side MOSFET also reduces the LX\_ node rise time, thereby reducing EMI and high-frequency coupling responsible for switching noise. ### Multiphase Quick-PWM Design Procedure Firmly establish the input-voltage range and maximum load current before choosing a switching frequency and inductor operating point (ripple-current ratio). The primary design trade-off lies in choosing a good switching frequency and inductor operating point, and the following four factors dictate the rest of the design: - Input-voltage range: The maximum value (VIN(MAX)) must accommodate the worst-case high AC adapter voltage. The minimum value (VIN(MIN)) must account for the lowest input voltage after drops due to connectors, fuses, and battery selector switches. If there is a choice at all, lower input voltages result in better efficiency. - Maximum load current: There are two values to consider. The peak load current (ILOAD(MAX)) determines the instantaneous component stresses and filtering requirements, and thus drives output capacitor selection, inductor saturation rating, and the design of the current-limit circuit. The continuous load current (ILOAD) determines the thermal stresses and thus drives the selection of input capacitors, MOSFETs, and other critical heat-contributing components. Modern notebook CPUs generally exhibit ILOAD = ILOAD(MAX) x 80%. - For multiphase systems, each phase supports a fraction of the load, depending on the current balancing. When properly balanced, the load current is evenly distributed among each phase: $$I_{LOAD(PHASE)} = \frac{I_{LOAD}}{\eta_{TOTAL}}$$ where $\eta_{TOTAL}$ is the total number of active phases. - **Switching frequency:** This choice determines the basic trade-off between size and efficiency. The optimal frequency is largely a function of maximum input voltage, due to MOSFET switching losses that are proportional to frequency and V<sub>IN</sub><sup>2</sup>. The optimum frequency is also a moving target due to rapid improvements in MOSFET technology that are making higher frequencies more practical. - Inductor operating point: This choice provides trade-offs between size vs. efficiency and transient response vs. output noise. Low inductor values provide better transient response and smaller physical size, but also result in lower efficiency and higher output noise due to increased ripple current. The minimum practical inductor value is one that causes the circuit to operate at the edge of critical conduction (where the inductor current just touches zero with every cycle at maximum load). Inductor values lower than this grant no further size-reduction benefit. The optimum operating point is usually found between 20% and 50% ripple current. #### **Inductor Selection** The switching frequency and operating point (% ripple current or LIR) determine the inductor value as follows: $$L = \eta_{TOTAL} \left( \frac{V_{IN} - V_{OUT}}{f_{SW}I_{LOAD(MAX)}LIR} \right) \left( \frac{V_{OUT}}{V_{IN}} \right)$$ where $\eta_{TOTAL}$ is the total number of phases. Find a low-loss inductor having the lowest possible DC resistance that fits in the allotted dimensions. Ferrite cores are often the best choice, although powdered iron is inexpensive and can work well at 200kHz. The core must be large enough not to saturate at the peak inductor current (IPEAK): $$I_{PEAK} = \left(\frac{I_{LOAD(MAX)}}{\eta_{TOTAL}}\right) \left(1 + \frac{LIR}{2}\right)$$ #### **Transient Response** The inductor ripple current impacts transient-response performance, especially at low $V_{\text{IN}}$ - $V_{\text{OUT}}$ differentials. Low inductor values allow the inductor current to slew faster, replenishing charge removed from the output filter capacitors by a sudden load step. The amount of output sag is also a function of the maximum duty factor, which can be calculated from the on-time and minimum off-time. For a dual-phase controller, the worst-case output sag voltage can be determined by: $$\begin{split} V_{SAG} = \frac{L \Big( \Delta I_{LOAD(MAX)} \Big)^2 \ \left[ \Big( \frac{V_{OUT} T_{SW}}{V_{IN}} \Big) + t_{OFF(MIN)} \right]}{2 C_{OUT} V_{OUT} \left[ \Big( \frac{\left( V_{IN} - 2 V_{OUT} \right) T_{SW}}{V_{IN}} \Big) - 2 t_{OFF(MIN)} \right]} + \\ \frac{\Delta I_{LOAD(MAX)}}{2 C_{OUT}} \left[ \Big( \frac{V_{OUT} T_{SW}}{V_{IN}} \Big) + t_{OFF(MIN)} \right] \end{split}$$ where toff(MIN) is the minimum off-time (see the *Electrical Characteristics* table). The amount of overshoot due to stored inductor energy can be calculated as: $$V_{SOAR} \approx \frac{\left(\Delta I_{LOAD(MAX)}\right)^2 L}{2\eta_{TOTAL} C_{OUT} V_{OUT}}$$ where ntotal is the total number of active phases. #### **Setting the Current Limit** The minimum current-limit threshold must be high enough to support the maximum load current when the current limit is at the minimum tolerance value. The valley of the inductor current occurs at ILOAD(MAX) minus half the ripple current; therefore: $$I_{LIMIT(LOW)} > \left(\frac{I_{LOAD(MAX)}}{\eta_{TOTAL}}\right) \left(1 - \frac{LIR}{2}\right)$$ where $\eta_{TOTAL}$ is the total number of active phases, and $I_{LIMIT(LOW)}$ equals the minimum current-limit threshold voltage divided by the current-sense resistor (RSENSE). #### **Output Capacitor Selection** The output filter capacitor must have low-enough effective series resistance (ESR) to meet output ripple and load-transient requirements, yet have high enough ESR to satisfy stability requirements. In CPU V<sub>CORE</sub> converters and other applications where the output is subject to large-load transients, the output capacitor's size typically depends on how much ESR is needed to prevent the output from dipping too low under a load transient. Ignoring the sag due to finite capacitance: $$(R_{ESR} + R_{PCB}) \le \frac{V_{STEP}}{\Delta I_{LOAD}(MAX)}$$ In non-CPU applications, the output capacitor's size often depends on how much ESR is needed to maintain an acceptable level of output ripple voltage. The output ripple voltage of a step-down controller equals the total inductor ripple current multiplied by the output capacitor's ESR. When operating multiphase systems out-of-phase, the peak inductor currents of each phase are staggered, resulting in lower output ripple voltage by reducing the total inductor ripple current. For multiphase operation, the maximum ESR to meet ripple requirements is: $$R_{ESR} \le \left[ \frac{V_{IN}f_{SW}L}{(V_{IN} - \eta_{TOTAL}V_{OUT})V_{OUT}} \right] V_{RIPPLE}$$ where $\eta_{TOTAL}$ is the total number of active phases and fsw is the switching frequency per phase. The actual capacitance value required relates to the physical size needed to achieve low ESR, as well as to the chemistry of the capacitor technology. Thus, the capacitor is usually selected by ESR and voltage rating rather than by capacitance value (this is true of polymer types). When using low-capacity ceramic filter capacitors, capacitor size is usually determined by the capacity needed to prevent VSAG and VSOAR from causing problems during load transients. Generally, once enough capacitance is added to meet the overshoot requirement, undershoot at the rising load edge is no longer a problem (see the VSAG and VSOAR equations in the *Transient Response* section). #### **Output Capacitor Stability Considerations** For Quick-PWM controllers, stability is determined by the value of the ESR zero relative to the switching frequency. The boundary of instability is given by the following equation: $$f_{ESR} \le \frac{f_{SW}}{\pi}$$ where: $$f_{ESR} = \frac{1}{2\pi R_{EFF} C_{OUT}}$$ and: where C<sub>OUT</sub> is the total output capacitance, R<sub>ESR</sub> is the total equivalent series resistance, R<sub>DROOP</sub> is the voltage-positioning gain, and R<sub>PCB</sub> is the parasitic board resistance between the output capacitors and sense resistors. For a standard 300kHz application, the ESR zero frequency must be well below 95kHz, preferably below 50kHz. Tantalum, SANYO POSCAP, and Panasonic SP capacitors in widespread use at the time of publication have typical ESR zero frequencies below 50kHz. In the standard application circuit, the ESR needed to support a 30mVp-p ripple is 30mV/(40A x 0.3) = 2.5m $\Omega$ . Four 330 $\mu$ F/2.5V Panasonic SP (type SX) capacitors in parallel provide 1.5m $\Omega$ (max) ESR. With a 2m $\Omega$ droop and 0.5m $\Omega$ PCB resistance, the typical combined ESR results in a zero at 30kHz. Ceramic capacitors have a high-ESR zero frequency, but applications with significant voltage positioning can take advantage of their size and low ESR. Do not put high-value ceramic capacitors directly across the output without verifying that the circuit contains enough voltage positioning and series PCB resistance to ensure stability. When only using ceramic output capacitors, output overshoot (VSOAR) typically determines the minimum output capacitance requirement. Their relatively low capacitance value can cause output overshoot when stepping from full-load to no-load conditions, unless a small inductor value is used (high switching frequency) to minimize the energy transferred from inductor to capacitor during load-step recovery. Unstable operation manifests itself in two related but distinctly different ways: double pulsing and feedbackloop instability. Double pulsing occurs due to noise on the output or because the ESR is so low that there is not enough voltage ramp in the output-voltage signal. This "fools" the error comparator into triggering a new cycle immediately after the minimum off-time period has expired. Double pulsing is more annoying than harmful, resulting in nothing worse than increased output ripple. However, it can indicate the possible presence of loop instability due to insufficient ESR. Loop instability can result in oscillations at the output after line or load steps. Such perturbations are usually damped, but can cause the output voltage to rise above or fall below the tolerance limits. The easiest method for checking stability is to apply a very fast zero-to-max load transient and carefully observe the output-voltage-ripple envelope for overshoot and ringing. It can help to simultaneously monitor the inductor current with an AC current probe. Do not allow more than one cycle of ringing after the initial step-response under/overshoot. #### **Input Capacitor Selection** The input capacitor must meet the ripple current requirement (IRMS) imposed by the switching currents. The multiphase Quick-PWM controllers operate out-of-phase while the Quick-PWM slave controllers provide selectable out-of-phase or in-phase on-time triggering. Out-of-phase operation reduces the RMS input current by dividing the input current between several staggered stages. For duty cycles less than $100\%/\eta_{\rm OUTPH}$ per phase, the IRMS requirements can be determined by the following equation: $$I_{RMS} = \left(\frac{I_{LOAD}}{\eta_{TOTAL}V_{IN}}\right)\sqrt{\eta_{TOTAL}V_{OUT}\left(V_{IN} - \eta_{TOTAL}V_{OUT}\right)}$$ where $\eta_{TOTAL}$ is the total number of out-of-phase switching regulators. The worst-case RMS current requirement occurs when operating with $V_{IN}=2\eta_{TOTAL}V_{OUT}.$ At this point, the equation simplifies to $I_{RMS}=0.5 \times I_{LOAD}/\eta_{TOTAL}.$ For most applications, nontantalum chemistries (ceramic, aluminum, or OS-CON) are preferred due to their resistance to inrush surge currents typical of systems with a mechanical switch or connector in series with the input. If the Quick-PWM controller is operated as the second stage of a two-stage power-conversion system, tantalum input capacitors are acceptable. In either configuration, choose an input capacitor that exhibits less than +10°C temperature rise at the RMS input current for optimal circuit longevity. #### **Power-MOSFET Selection** Most of the following MOSFET guidelines focus on the challenge of obtaining high load-current capability when using high-voltage (> 20V) AC adapters. Low-current applications usually require less attention. The high-side MOSFET (N<sub>H</sub>) must be able to dissipate the resistive losses plus the switching losses at both V<sub>IN(MIN)</sub> and V<sub>IN(MAX)</sub>. Calculate both these sums. Ideally, the losses at V<sub>IN(MIN)</sub> should be approximately equal to losses at V<sub>IN(MIN)</sub> should be approximately equal to losses at V<sub>IN(MIN)</sub> are significantly higher than the losses at V<sub>IN(MIN)</sub>, consider increasing the size of N<sub>H</sub> (reducing R<sub>DS(ON)</sub> but with higher C<sub>GATE</sub>). Conversely, if the losses at V<sub>IN(MIN)</sub>, consider reducing the size of N<sub>H</sub> (increasing R<sub>DS(ON)</sub> to lower C<sub>GATE</sub>). If V<sub>IN</sub> does not vary over a wide range, the minimum power dissipation occurs where the resistive losses equal the switching losses. Choose a low-side MOSFET that has the lowest possible on-resistance (RDS(ON)), comes in a moderate-sized package (i.e., one or two 8-pin SOs, DPAK, or D²PAK), and is reasonably priced. Make sure that the DL\_ gate driver can supply sufficient current to support the gate charge and the current injected into the parasitic gate-to-drain capacitor caused by the high-side MOSFET turning on; otherwise, cross-conduction problems might occur (see the *MOSFET Gate Drivers* section). #### **MOSFET Power Dissipation** Worst-case conduction losses occur at the duty factor extremes. For the high-side MOSFET (N<sub>H</sub>), the worst-case power dissipation due to resistance occurs at the minimum input voltage: PD (N<sub>H</sub> Resistive) = $$\left(\frac{V_{OUT}}{V_{IN}}\right) \left(\frac{I_{LOAD}}{\eta_{TOTAL}}\right)^2 R_{DS(ON)}$$ where $\eta_{TOTAL}$ is the total number of phases. Generally, a small high-side MOSFET is desired to reduce switching losses at high input voltages. However, the RDS(ON) required to stay within package power dissipation often limits how small the MOSFET can be. Again, the optimum occurs when the switching losses equal the conduction (RDS(ON)) losses. High-side switching losses do not usually become an issue until the input is greater than approximately 15V. Calculating the power dissipation in high-side MOSFET $(N_H)$ due to switching losses is difficult since it must allow for difficult quantifying factors that influence the turn-on and turn-off times. These factors include the internal gate resistance, gate charge, threshold voltage, source inductance, and PCB layout characteristics. The following switching-loss calculation provides only a very rough estimate and is no substitute for breadboard evaluation, preferably including verification using a thermocouple mounted on N<sub>H</sub>: $$\begin{split} \text{PD (N}_{\text{H}} \text{ Switching)} &= \Bigg(\frac{\text{V}_{\text{IN}(\text{MAX})}|_{\text{LOAD}}f_{\text{SW}}}{\eta_{\text{TOTAL}}}\Bigg) \Bigg(\frac{\text{Q}_{\text{G}(\text{SW})}}{\text{I}_{\text{GATE}}}\Bigg) \\ &+ \frac{\text{C}_{\text{OSS}}\text{V}_{\text{IN}}^2f_{\text{SW}}}{2} \end{split}$$ where $C_{OSS}$ is the $N_H$ MOSFET's output capacitance, $Q_{G(SW)}$ is the charge needed to turn on the $N_H$ MOSFET, and $I_{GATE}$ is the peak gate-drive source/sink current (2.2A typ). Switching losses in the high-side MOSFET can become an insidious heat problem when maximum AC adapter voltages are applied due to the squared term in the C x $V_{\mbox{\footnotesize{IN}}}^2$ x fsw switching-loss equation. If the high-side MOSFET chosen for adequate $R_{\mbox{\footnotesize{DS}}(\mbox{\footnotesize{ON}})}$ at low-battery voltages becomes extraordinarily hot when biased from $V_{\mbox{\footnotesize{IN}}(\mbox{\footnotesize{MAX}})}$ , consider choosing another MOSFET with lower parasitic capacitance. For the low-side MOSFET (N<sub>L</sub>), the worst-case power dissipation always occurs at maximum input voltage: PD (N<sub>L</sub> Resistive) = $$\left[ 1 - \left( \frac{V_{OUT}}{V_{IN(MAX)}} \right) \right] \left( \frac{I_{LOAD}}{\eta_{TOTAL}} \right)^2 R_{DS(ON)}$$ The worst case for MOSFET power dissipation occurs under heavy overloads that are greater than I<sub>LOAD(MAX)</sub> but are not quite high enough to exceed the current limit and cause the fault latch to trip. To protect against this possibility, you can over design the circuit to tolerate: $$\begin{split} I_{\text{LOAD}} &= \eta_{\text{TOTAL}} \left( I_{\text{VALLEY}(\text{MAX})} + \frac{\Delta I_{\text{INDUCTOR}}}{2} \right) \\ &= \eta_{\text{TOTAL}} I_{\text{VALLEY}(\text{MAX})} + \left( \frac{I_{\text{LOAD}(\text{MAX})} LIR}{2} \right) \end{split}$$ where IVALLEY(MAX) is the maximum valley current allowed by the current-limit circuit, including threshold tolerance and on-resistance variation. The MOSFETs must have a good-size heatsink to handle the overload power dissipation. Choose a Schottky diode (DL) with a forward voltage low enough to prevent the low-side MOSFET body diode from turning on during the dead time. Select a diode that can handle the load current per phase during the dead times. This diode is optional and can be removed if efficiency is not critical. #### **Boost Capacitors** The boost capacitors (CBST) must be selected large enough to handle the gate-charging requirements of the high-side MOSFETs. Typically, 0.1µF ceramic capacitors work well for low-power applications driving medium-sized MOSFETs. However, high-current applications driving large, high-side MOSFETs require boost capacitors larger than 0.1µF. For these applications, select the boost capacitors to avoid discharging the capacitor more than 200mV while charging the high-side MOSFETs' gates: $$C_{BST_{-}} = \frac{N \times Q_{GATE}}{200 \text{mV}}$$ where N is the number of high-side MOSFETs used for one regulator, and $Q_{GATE}$ is the gate charge specified in the MOSFET's data sheet. For example, assume (2) IRF7811W n-channel MOSFETs are used on the high side. According to the manufacturer's data sheet, a single IRF7811W has a maximum gate charge of 24nC (VGS = 5V). Using the above equation, the required boost capacitance would be: $$C_{BST_{-}} = \frac{2 \times 24nC}{200mV} = 0.24\mu F$$ Selecting the closest standard value, this example requires a 0.22µF ceramic capacitor. #### **Current-Balance Compensation (CCI)** The current-balance compensation capacitor (CCCI) integrates the difference between the main and secondary current-sense voltages. The internal compensation resistor (RCCI = $200k\Omega$ ) improves transient response by increasing the phase margin. This allows the dynamics of the current-balance loop to be optimized. Excessively large capacitor values increase the integration time constant, resulting in larger current differences between the phases during transients. Excessively small capacitor values allow the current loop to respond cycle-by-cycle, but can result in small DC current variations between the phases. For most applications, a 470pF capacitor from CCI to the switching regulator's output works well. Connecting the compensation network to the output (Vout) allows the controller to feed-forward the output-voltage signal, especially during transients. ### Voltage Positioning and Loop Compensation Voltage positioning dynamically lowers the output voltage in response to the load current, reducing the output capacitance and processor's power-dissipation requirements. The controller uses a transconductance amplifier to set the transient and DC output-voltage droop (Figure 3) as a function of the load. This adjustability allows flexibility in the selected current-sense resistor value or inductor DCR, and allows smaller current-sense resistance to be used, reducing the overall power dissipated. #### Steady-State Voltage Positioning Connect a resistor (RFB) between FB and VouT to set the DC steady-state droop (load line) based on the required voltage-positioning slope (RDROOP): $$R_{FB} = \frac{R_{DROOP}}{R_{SENSE}G_{m(FB)}}$$ where the effective current-sense resistance (RSENSE) depends on the current-sense method (see the $\it Current Sense$ section), and the voltage-positioning amplifier's transconductance ( $G_{m(FB)}$ ) is typically 600 $\mu S$ as defined in the $\it Electrical Characteristics$ table. The controller sums together the input signals of the current-sense inputs (CSP\_, CSN\_). When the inductors' DCR is used as the current-sense element (RSENSE = RDCR), each current-sense input should include an NTC thermistor to minimize the temperature dependence of the voltage-positioning slope. ### Minimum Input-Voltage Requirements and Dropout Performance The output-voltage-adjustable range for continuous-conduction operation is restricted by the nonadjustable minimum off-time one-shot and the number of phases. For best dropout performance, use the slower (200kHz) on-time settings. When working with low-input voltages, the duty-factor limit must be calculated using worst-case values for on- and off-times. Manufacturing tolerances and internal propagation delays introduce an error to the on-times. This error is greater at higher frequencies. Also, keep in mind that transient-response performance of buck regulators operated too close to dropout is poor, and bulk output capacitance must often be added (see the VSAG equation in the Multiphase Quick-PWM Design Procedure section. The absolute point of dropout is when the inductor current ramps down during the minimum off-time ( $\Delta I_{DOWN}$ ) as much as it ramps up during the on-time ( $\Delta I_{UP}$ ). The ratio $h = \Delta I_{UP}/\Delta I_{DOWN}$ is an indicator of the ability to slew the inductor current higher in response to increased load, and must always be greater than 1. As h approaches 1, the absolute minimum dropout point, the inductor current cannot increase as much during each switching cycle and VSAG greatly increases unless additional output capacitance is used. A reasonable minimum value for h is 1.5, but adjusting this up or down allows tradeoffs between VSAG, output capacitance, and minimum operating voltage. For a given value of h, the minimum operating voltage can be calculated as: $$V_{\text{IN(MIN)}} = \eta_{\text{TOTAL}} \left[ \frac{V_{\text{FB}} - V_{\text{DROOP}} + V_{\text{DIS}}}{1 - \eta_{\text{TOTAL}} h \times t_{\text{OFF(MIN)}} f_{\text{SW}}} \right] + V_{\text{CHG}} - V_{\text{DIS}} + V_{\text{DROOP}}$$ where $\eta_{TOTAL}$ is the total number of out-of-phase switching regulators, VFB is the voltage-positioning droop, VDIS and VCHG are the parasitic voltage drops in the discharge and charge paths (see the <code>On-Time One-Shot</code> section), toff(MIN) is from the <code>Electrical Characteristics</code> table. The absolute minimum input voltage is calculated with h = 1. If the calculated $V_{IN(MIN)}$ is greater than the required minimum input voltage, then reduce the operating frequency or add output capacitance to obtain an acceptable VSAG. If operation near dropout is anticipated, calculate VSAG to be sure of adequate transient response. Dropout design example: VFB = 1.4V fsw = 300kHz toff(MIN) = 400ns $V_{DROOP} = 3mV/A \times 30A = 90mV$ VDIS = VCHG = 150mV (30A load) h = 1.5 and $\eta TOTAL = 2$ : $$V_{IN(MIN)} = 2 \times \left[ \frac{1.4 \text{V} - 90 \text{mV} + 150 \text{mV}}{1 - 2 \times (0.4 \mu \text{s} \times 1.5 \times 300 \text{kHz})} \right] + 150 \text{mV} - 150 \text{mV} + 90 \text{mV} = 4.96 \text{V}$$ Calculating again with h = 1 gives the absolute limit of dropout: $$V_{IN(MIN)} = 2 \times \left[ \frac{1.4 \text{V} - 90 \text{mV} + 150 \text{mV}}{1 - 2 \times (0.4 \mu \text{s} \times 1.0 \times 300 \text{kHz})} \right] + 150 \text{mV} - 150 \text{mV} + 90 \text{mV} = 4.07 \text{V}$$ Therefore, $V_{\text{IN}}$ must be greater than 4.1V, even with very large output capacitance, and a practical input voltage with reasonable output capacitance would be 5.0V. ### **Applications Information** #### **PCB Layout Guidelines** Careful PCB layout is critical to achieve low switching losses and clean, stable operation. The switching power stage requires particular attention. If possible, mount all the power components on the top side of the board with their ground terminals flush against one another. Refer to the MAX17034 evaluation kit specification for a layout example and follow these guidelines for good PCB layout: - Keep the high-current paths short, especially at the ground terminals. This is essential for stable, jitterfree operation. - Connect all analog grounds to a separate solid copper plane, which connects to the GND pin of the Quick-PWM controller. This includes the V<sub>CC</sub>, FB, and GNDS bypass capacitors. - Keep the power traces and load connections short. This is essential for high efficiency. The use of thick copper PCBs (2oz vs. 1oz) can enhance full-load efficiency by 1% or more. Correctly routing PCB traces is a difficult task that must be approached in terms of fractions of centimeters, where a single mΩ of excess trace resistance causes a measurable efficiency penalty. - Keep the high-current, gate-driver traces (DL\_, DH\_, LX\_, and BST\_) short and wide to minimize trace resistance and inductance. This is essential for high-power MOSFETs that require low-impedance gate drivers to avoid shoot-through currents. - CSP\_ and CSN\_ connections for current limiting and voltage positioning must be made using Kelvinsense connections to guarantee the current-sense accuracy. - When trade-offs in trace lengths must be made, it is preferable to allow the inductor charging path to be made longer than the discharge path. For example, it is better to allow some extra distance between the input capacitors and the high-side MOSFET than to allow distance between the inductor and the lowside MOSFET or between the inductor and the output filter capacitor. - Route high-speed switching nodes away from sensitive analog areas (CCI, FB, CSP\_, CSN\_, etc.). #### **Layout Procedure** - Place the power components first, with ground terminals adjacent (low-side MOSFET source, C<sub>IN</sub>, C<sub>OUT</sub>, and D1 anode). If possible, make all these connections on the top layer with wide, copper-filled areas. - 2) Mount the controller IC adjacent to the low-side MOSFET. The DL\_ gate traces must be short and wide (50 mils to 100 mils wide if the MOSFET is 1in from the controller IC). - Group the gate-drive components (BST diodes and capacitors, V<sub>DD</sub> bypass capacitor) together near the controller IC. - 4) Make the DC-DC controller ground connections as shown in Figures 1 and 2. This diagram can be viewed as having four separate ground planes: input/output ground, where all the high-power components go; the power ground plane, where the GND pin and V<sub>DD</sub> bypass capacitor go; the master's - analog ground plane where sensitive analog components go, the master's GND pin and $V_{CC}$ bypass capacitor go; and the slave's analog ground plane where the slave's GND pin and $V_{CC}$ bypass capacitor go. The master's GND plane must meet the GND plane only at a single point directly beneath the IC. Similarly, the slave's GND plane must meet the GND plane only at a single point directly beneath the IC. The respective master and slave ground planes should connect to the high-power output ground with a short metal trace from GND to the source of the low-side MOSFET (the middle of the star ground). This point must also be very close to the output capacitor ground terminal. - 5) Connect the output power planes (VCORE and system ground planes) directly to the output filter capacitor positive and negative terminals with multiple vias. Place the entire DC-DC converter circuit as close to the CPU as is practical. \_\_\_\_\_Chip Information PROCESS: BiCMOS Package Information For the latest package outline information and land patterns (footprints), go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. | PACKAGE | PACKAGE | OUTLINE | LAND | |------------|---------|---------|-------------| | TYPE | CODE | NO. | PATTERN NO. | | 40 TQFN-EP | T4055+2 | 21-0140 | | ### **Revision History** | REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION | | |--------------------|------------------|--------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------| | 0 | 11/08 | Initial release | _ | | 1 | 2/09 | Added MAX17434 | 1–49 | | 2 | 7/09 | Remove confidential header, correct errors for non-OVP MAX17434, update IMON sections, correct errors to Figures 1 and 2 | 1, 2, 4, 13, 15, 20,<br>23, 26, 27, 34, 35,<br>36, 40, 41, 47, 49 | | 3 | 4/11 | Revised Typical Operating Characteristics | 12 | Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.