FEATURES

5 MHz to 21 MHz master clock input frequency
Offset drift vs. temperature: ±0.25 µV/°C maximum
SNR: 82 dB typical
16 bits, no missing codes
Full-scale analog input voltage range: ±64 mV
ENOB: 13 bits typical
I<sub>DD1</sub>: 10 mA maximum
On-board digital isolator
Operating temperature range
−40°C to +125°C (16-lead SOIC_W)
−40°C to +105°C (8-lead SOIC_IC)
High isolation common-mode transient immunity:
150 kV/µs minimum, V<sub>DD2</sub> = 3.3 V
Wide-body SOICs
16-lead SOIC_W
8-lead SOIC_IC with increased creepage
Safety and regulatory approvals
UL recognition
5700 V rms for 1 minute per UL 1577
CSA Component Acceptance Notice 5A
VDE Certificate of Conformity
DIN V VDE V 0884-10: V<sub>ORM</sub> = 1270 V<sub>PEAK</sub>
DIN V VDE V 0884-11: V<sub>ORM</sub> = 1060 V<sub>PEAK</sub> (pending)

APPLICATIONS

Shunt current monitoring
AC motor controls
Power and solar inverters
Wind turbine inverters
Analog-to-digital and optoisolator replacement

GENERAL DESCRIPTION

The ADuM7704 is a high performance, second-order, Σ-Δ modulator that converts an analog input signal into a high speed, single-bit data stream, with on-chip digital isolation based on Analog Devices, Inc., iCoupler<sup>®</sup> technology. The device operates from a 4.5 V to 20 V power supply range (V<sub>DD1</sub>) and accepts a pseudo differential input signal of ±50 mV (±64 mV full-scale). The pseudo differential input is ideally suited to shunt voltage monitoring in high voltage applications where galvanic isolation is required.

The analog input is continuously sampled by a high performance analog modulator and converted to a ones density digital output stream with a data rate of up to 21 MHz. The original information can be reconstructed with an appropriate sinc3 digital filter to achieve an 82 dB signal-to-noise ratio (SNR) at 78.1 kSPS with a 256 decimation rate and a 20 MHz master clock. The serial input and output operates from a 5 V or a 3.3 V supply (V<sub>DD2</sub>).

The serial interface is digitally isolated. High speed complementary metal-oxide semiconductor (CMOS) technology, combined with monolithic transformer technology, results in the on-chip isolation providing outstanding performance characteristics, superior to alternatives such as optocoupler devices. The ADuM7704 is available in a 16-lead, wide-body SOIC_W with an operating temperature range of −40°C to +125°C and an 8-lead, wide-body SOIC_IC with an operating temperature range of −40°C to +105°C.
TABLE OF CONTENTS
Features ................................................................. 1
Applications .............................................................. 1
Functional Block Diagram ........................................ 1
General Description ............................................... 1
Revision History ...................................................... 2
Specifications ........................................................ 3
  Timing Specifications .............................................. 4
  Package Characteristics .......................................... 5
  Insulation and Safety Related Specifications .............. 5
  Regulatory Information .......................................... 5
  DIN V VDE V 0884-10 Insulation Characteristics .......... 6
  DIN V VDE V 0884-11 Insulation Characteristics (Pending) 7
Absolute Maximum Ratings ...................................... 8
  Thermal Resistance .............................................. 8
  Insulation Ratings ............................................... 8
  Electrostatic Discharge (ESD) Ratings ..................... 8
  ESD Caution ...................................................... 8
Pin Configurations and Function Descriptions .............. 9
Typical Performance Characteristics ......................... 11
Terminology .......................................................... 14
Theory of Operation ............................................... 16
  Circuit Information ............................................... 16
  Analog Input ...................................................... 16
Applications Information .......................................... 18
  Current Sensing Applications ............................... 18
  Voltage Sensing Applications ............................... 18
  Input Filter ....................................................... 18
  Digital Filter ..................................................... 19
  Interfacing to ADSP-CM4xx ................................. 20
  Grounding and Layout ......................................... 20
  Insulation Lifetime ............................................. 20
Outline Dimensions ............................................... 21
  Ordering Guide .................................................. 22

REVISION HISTORY
8/2020—Revision 0: Initial Version
## SPECIFICATIONS

$V_{DD1} = 4.5 \text{ V to } 20 \text{ V}$, $V_{DD2} = 3 \text{ V to } 5.5 \text{ V}$, $V_{IN+} = -50 \text{ mV to } +50 \text{ mV}$, $V_{IN-} = 0 \text{ V}$, $T_A = -40^\circ \text{C to } +125^\circ \text{C}$ (16-lead SOIC_W), $T_A = -40^\circ \text{C to } +105^\circ \text{C}$ (8-lead SOIC_IC), MCLKIN frequency ($f_{MCLKIN}$) = 20 MHz, tested with a sinc3 filter, and a 256 decimation rate, unless otherwise noted.

### Table 1.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
<th>Test Conditions/Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>STATIC PERFORMANCE</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Resolution</td>
<td>16</td>
<td></td>
<td></td>
<td>Bits</td>
<td>Filter output truncated to 16 bits</td>
</tr>
<tr>
<td>Integral Nonlinearity (INL)$^1$</td>
<td>$\pm 2$</td>
<td>$\pm 8$</td>
<td>LSB</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Differential Nonlinearity (DNL)$^1$</td>
<td>$\pm 0.05$</td>
<td>$\pm 0.13$</td>
<td>mV</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Offset Error$^1$</td>
<td>$\pm 0.1$</td>
<td>$\pm 0.18$</td>
<td>mV</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Offset Drift vs. Temperature$^1$</td>
<td>$\pm 0.1$</td>
<td>$\pm 0.25$</td>
<td>$\mu V/^\circ C$</td>
<td>16-lead SOIC_W</td>
<td></td>
</tr>
<tr>
<td>Offset Drift vs. $V_{DD1}$</td>
<td>$\pm 2.5$</td>
<td></td>
<td>$\mu V/V$</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Gain Error$^1$</td>
<td>$\pm 0.05$</td>
<td>$\pm 0.2$</td>
<td>% FSR</td>
<td>Initial at $T_A = 25^\circ C$</td>
<td></td>
</tr>
<tr>
<td>Gain Error Drift vs. Temperature$^1$</td>
<td>$\pm 15.6$</td>
<td>$\pm 31.3$</td>
<td>ppm/$^\circ C$</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Gain Error Drift vs. $V_{DD1}$</td>
<td>$\pm 2$</td>
<td>$\pm 4$</td>
<td>$\mu V/^\circ C$</td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>ANALOG INPUT</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input Voltage Range</td>
<td>$-64$</td>
<td>$+64$</td>
<td>mV</td>
<td>Full-scale range</td>
<td></td>
</tr>
<tr>
<td>Input Common-Mode Voltage Range</td>
<td>$-50$</td>
<td>$+50$</td>
<td>V</td>
<td>For specified performance</td>
<td></td>
</tr>
<tr>
<td>Dynamic Input Current</td>
<td>$\pm 0.05$</td>
<td>$\pm 0.2$</td>
<td>$\mu A$</td>
<td>$V_{IN+} = \pm 50 \text{ mV}$, $V_{IN-} = 0 \text{ V}$</td>
<td></td>
</tr>
<tr>
<td>DC Leakage Current</td>
<td>$\pm 0.01$</td>
<td></td>
<td>$\mu A$</td>
<td>$V_{IN} = 0 \text{ V}$, $V_{IN-} = 0 \text{ V}$</td>
<td></td>
</tr>
<tr>
<td><strong>DYNAMIC SPECIFICATIONS</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Signal-to-Noise-and-Distortion Ratio (SINAD)$^1$</td>
<td>76.5</td>
<td>82</td>
<td>dB</td>
<td></td>
<td></td>
</tr>
<tr>
<td>SNR$^1$</td>
<td>78.6</td>
<td>82</td>
<td>dB</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Total Harmonic Distortion (THD)$^1$</td>
<td>$-78$</td>
<td>$-89$</td>
<td>dB</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Peak Harmonic or Spurious-Free Dynamic Range Noise (SFDR)$^1$</td>
<td>$-97$</td>
<td></td>
<td>dB</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Effective Number of Bits (ENOB)$^1$</td>
<td>12.4</td>
<td>13</td>
<td>Bits</td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>ISOLATION COMMON-MODE TRANSIENT IMMUNITY (CMTI)$^1$</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Static and Dynamic</td>
<td>75</td>
<td>150</td>
<td>$kV/\mu s$</td>
<td>Common-mode voltage ($</td>
<td>V_{CMI}</td>
</tr>
<tr>
<td>150</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>LOGIC INPUTS</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input High Voltage ($V_{IH}$)</td>
<td>$0.7 \times V_{DD2}$</td>
<td></td>
<td>V</td>
<td>CMOS with Schmitt trigger</td>
<td></td>
</tr>
<tr>
<td>Input Low Voltage ($V_{IL}$)</td>
<td>$0.3 \times V_{DD2}$</td>
<td></td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input Current ($I_{IH}$)</td>
<td>$\pm 0.6$</td>
<td></td>
<td>$\mu A$</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input Capacitance ($C_{IH}$)</td>
<td>10</td>
<td></td>
<td>pF</td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>LOGIC OUTPUTS</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output High Voltage ($V_{OH}$)</td>
<td>$V_{DD2} - 0.4$</td>
<td></td>
<td>V</td>
<td>Output current ($I_{OUT}$) = $-4 \text{ mA}$</td>
<td></td>
</tr>
<tr>
<td>Output Low Voltage ($V_{OL}$)</td>
<td>0.2</td>
<td>0.4</td>
<td>V</td>
<td>$I_{OUT} = 4 \text{ mA}$</td>
<td></td>
</tr>
</tbody>
</table>
### POWER REQUIREMENTS

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
<th>Test Conditions/Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>VDD1</td>
<td>4.5</td>
<td>15</td>
<td>20</td>
<td>V</td>
<td>VIN+ &gt; 64 mV</td>
</tr>
<tr>
<td>VDD2</td>
<td>3</td>
<td>5.5</td>
<td>3</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>VDD1 Current (IDD1)</td>
<td>8.2</td>
<td>10</td>
<td></td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>VDD2 Current (IDD2)</td>
<td>2</td>
<td>3</td>
<td></td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>Power Dissipation</td>
<td>133</td>
<td>216.5</td>
<td>130</td>
<td>211</td>
<td>mW</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>VDD2 = 3 V to 3.6 V</td>
</tr>
</tbody>
</table>

1 See the Terminology section.

### TIMING SPECIFICATIONS

VDD1 = 4.5 V to 20 V, VDD2 = 3 V to 5.5 V, TA = −40°C to +125°C (16-lead SOIC_W), and TA = −40°C to +105°C (8-lead SOIC_IC), unless otherwise noted. Sample tested during initial release to ensure compliance. It is recommended to read the MDAT pin on the MCLKIN rising edge.

Table 2.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Limit at TMIN, TMAX</th>
<th>Unit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>fMCLKIN</td>
<td>5</td>
<td>MHz</td>
<td>Master clock input frequency</td>
</tr>
<tr>
<td>tMCLKIN</td>
<td>48</td>
<td>ns</td>
<td>Master clock input period</td>
</tr>
<tr>
<td>t1 1</td>
<td>5</td>
<td>ns</td>
<td>Data access time after MCLKIN rising edge</td>
</tr>
<tr>
<td>t2 1</td>
<td>0.4 × tMCLKIN</td>
<td>ns</td>
<td>Data hold time after MCLKIN rising edge</td>
</tr>
<tr>
<td>t3 1</td>
<td>0.4 × tMCLKIN</td>
<td>ns</td>
<td>Master clock low time</td>
</tr>
<tr>
<td>t4 1</td>
<td>0.4 × tMCLKIN</td>
<td>ns</td>
<td>Master clock high time</td>
</tr>
</tbody>
</table>

1 Defined as the time required from an 80% MCLKIN input level to when the output crosses 0.5 × VDD2, as outlined in Figure 2. Measured with a ±20 µA load and a 25 pF load capacitance.

### Timing Diagram

Figure 2. Data Timing Diagram
**PACKAGE CHARACTERISTICS**

Table 3.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
<th>Test Conditions/Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>Resistance (Input to Output)</td>
<td>R_{I-O}</td>
<td>10^12</td>
<td></td>
<td></td>
<td>Ω</td>
<td>Frequency = 1 MHz</td>
</tr>
<tr>
<td>Capacitance (Input to Output)</td>
<td>C_{I-O}</td>
<td>1</td>
<td></td>
<td></td>
<td>pF</td>
<td>Frequency = 1 MHz</td>
</tr>
</tbody>
</table>

1 The device is considered a 2-terminal device. For the 16-lead SOIC_W, Pin 1 to Pin 8 are shorted together and Pin 9 to Pin 16 are shorted together. For the 8-lead SOIC_IC, Pin 1 to Pin 4 are shorted together and Pin 5 to Pin 8 are shorted together.

**INSULATION AND SAFETY RELATED SPECIFICATIONS**

Table 4.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Value</th>
<th>Unit</th>
<th>Test Conditions/Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input to Output Momentary Withstand Voltage</td>
<td>V_{ISO}</td>
<td>5700 min</td>
<td>V rms</td>
<td>1 minute duration</td>
</tr>
<tr>
<td>Minimum External Air Gap (Clearance)</td>
<td>L(I01)</td>
<td>7.8 min</td>
<td>mm</td>
<td>Measured from input terminals to output terminals, shortest distance through air</td>
</tr>
<tr>
<td>16-Lead SOIC_W</td>
<td></td>
<td></td>
<td></td>
<td>Measured from input terminals to output terminals, shortest distance through air</td>
</tr>
<tr>
<td>8-Lead SOIC_IC</td>
<td></td>
<td></td>
<td></td>
<td>Measured from input terminals to output terminals, shortest distance through air</td>
</tr>
<tr>
<td>Minimum External Tracking (Creepage)</td>
<td>L(I02)</td>
<td>7.8 min</td>
<td>mm</td>
<td>Measured from input terminals to output terminals, shortest distance path along body</td>
</tr>
<tr>
<td>16-Lead SOIC_W</td>
<td></td>
<td></td>
<td></td>
<td>Measured from input terminals to output terminals, shortest distance path along body</td>
</tr>
<tr>
<td>8-Lead SOIC_IC</td>
<td></td>
<td></td>
<td></td>
<td>Measured from input terminals to output terminals, shortest distance path along body</td>
</tr>
<tr>
<td>Minimum Internal Gap (Internal Clearance)</td>
<td></td>
<td>0.041 min</td>
<td>mm</td>
<td>Distance through insulation</td>
</tr>
<tr>
<td>Tracking Resistance (Comparative Tracking Index)</td>
<td>CTI</td>
<td>&gt;600 V</td>
<td></td>
<td>DIN IEC 112/VDE 0303 Part 1, Material Group (DIN VDE 0110, 1/89, Table I)</td>
</tr>
</tbody>
</table>

1 In accordance with IEC 60950-1 guidelines for the measurement of creepage and clearance distances for a pollution degree of 2 and altitudes ≤ 2000 m.
2 Consideration must be given to pad layout to ensure the minimum required distance for clearance is maintained.

**REGULATORY INFORMATION**

Table 5.

<table>
<thead>
<tr>
<th>UL Recognized under 1577 Component Recognition Program</th>
<th>CSA Approved under CSA Component Acceptance Notice SA</th>
<th>VDE Certified according to DIN V VDE V 0884-10², reinforced insulation, $V_{CRIM} = 1270 V_{PEAK}$, $V_{DIRM} = 8000 V_{PEAK}$</th>
</tr>
</thead>
<tbody>
<tr>
<td>5700 V rms Isolation Voltage Single Protection</td>
<td>Basic insulation per CSA 60950-1-07 and IEC 60950-1, ADuM7704: 780 V rms (1102 $V_{PEAK}$), ADuM7704-8: 830 V rms (1173 $V_{PEAK}$) maximum working voltage¹</td>
<td>Reinforced insulation per IEC 60601-1, 261 V rms (369 $V_{PEAK}$) maximum working voltage²</td>
</tr>
<tr>
<td></td>
<td>Reinforced insulation per CSA 60950-1-07 and IEC 60950-1, ADuM7704: 390 V rms (551 $V_{PEAK}$), ADuM7704-8: 415 V rms (586 $V_{PEAK}$) maximum working voltage¹</td>
<td>Reinforced insulation per IEC 60601-1, 261 V rms (369 $V_{PEAK}$) maximum working voltage²</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Certified according to DIN V VDE V 0884-11, reinforced insulation, $V_{CRIM} = 1060 V_{PEAK}$, $V_{DIRM} = 8000 V_{PEAK}$ (pending)</td>
</tr>
</tbody>
</table>

1 In accordance with UL 1577, each ADuM7704 is proof tested by applying an insulation test voltage ≥ 6840 V rms for 1 sec (current leakage detection limit = 15 µA).
2 In accordance with DIN V VDE V 0884-10, each ADuM7704 is proof tested by applying an insulation test voltage ≥ 2344 $V_{PEAK}$ for 1 sec (partial discharge detection limit = 5 pC).
3 Rating is calculated for a pollution degree of 2 and a Material Group III. The ADuM7704 package material is rated by CSA to a comparative tracking index (CTI) of >600 V and, therefore, Material Group I.
DIN V VDE V 0884-10 INSULATION CHARACTERISTICS

This isolator is suitable for reinforced electrical isolation only within the safety limit data. Maintenance of the safety data is ensured by means of protective circuits.

Table 6.

<table>
<thead>
<tr>
<th>Description</th>
<th>Symbol</th>
<th>Characteristic</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>INSTALLATION CLASSIFICATION PER DIN VDE 0110</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>For Rated Mains Voltage ≤300 V rms</td>
<td>I to IV</td>
<td></td>
<td></td>
</tr>
<tr>
<td>For Rated Mains Voltage ≤450 V rms</td>
<td>I to IV</td>
<td></td>
<td></td>
</tr>
<tr>
<td>For Rated Mains Voltage ≤600 V rms</td>
<td>I to IV</td>
<td></td>
<td></td>
</tr>
<tr>
<td>CLIMATIC CLASSIFICATION</td>
<td>40/125/21</td>
<td></td>
<td></td>
</tr>
<tr>
<td>POLLUTION DEGREE (DIN VDE 0110, TABLE 1)</td>
<td>2</td>
<td></td>
<td></td>
</tr>
<tr>
<td>MAXIMUM WORKING INSULATION VOLTAGE</td>
<td>V_{IORM}</td>
<td>1270</td>
<td>V_{PEAK}</td>
</tr>
<tr>
<td>INPUT TO OUTPUT TEST VOLTAGE, METHOD B1</td>
<td>V_{PODM</td>
<td></td>
<td>2344</td>
</tr>
<tr>
<td>INPUT TO OUTPUT TEST VOLTAGE, METHOD A</td>
<td>V_{PRAM</td>
<td></td>
<td>2032</td>
</tr>
<tr>
<td>After Environmental Test Subgroup 1</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>V_{IORM} × 1.6 = V_{PR}, ( t_m = 60 ) sec, Partial Discharge &lt; 5 pC</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>After Input and/or Safety Test Subgroup 2/Safety Test Subgroup 3</td>
<td></td>
<td>1524</td>
<td>V_{PEAK}</td>
</tr>
<tr>
<td>HIGHEST ALLOWABLE OVERVOLTAGE (TRANSIENT OVERVOLTAGE, ( t_{TR} = 10 ) sec)</td>
<td>V_{OITM}</td>
<td>8000</td>
<td>V_{PEAK}</td>
</tr>
<tr>
<td>SURGE ISOLATION VOLTAGE</td>
<td>V_{IOSM}</td>
<td>8000</td>
<td>V_{PEAK}</td>
</tr>
<tr>
<td>SAFETY LIMITING VALUES (MAXIMUM VALUE ALLOWED IN THE EVENT OF A FAILURE) (^1)</td>
<td>Case Temperature</td>
<td>T_{S}</td>
<td>150</td>
</tr>
<tr>
<td>Side 1 (P_{VDD1}) and Side 2 (P_{VDD2}) Power Dissipation</td>
<td>P_{SO}</td>
<td>1.43</td>
<td>W</td>
</tr>
<tr>
<td>16-Lead SOIC_W</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>8-Lead SOIC_IC</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>INSULATION RESISTANCE AT T_{S}, VOLTAGE INPUT TO OUTPUT (V_{O}) = 500 V</td>
<td>R_{O}</td>
<td>&gt;10(^6)</td>
<td>Ω</td>
</tr>
</tbody>
</table>

\(^1\) See Figure 3.

Figure 3. Thermal Derating Curve, Dependence of Safety Limiting Values with Case Temperature per DIN V VDE V 0884-10
DIN V VDE V 0884-11 INSULATION CHARACTERISTICS (PENDING)

This isolator is suitable for reinforced electrical isolation only within the safety limit data. Maintenance of the safety data is ensured by means of protective circuits.

Table 7.

<table>
<thead>
<tr>
<th>Description</th>
<th>Symbol</th>
<th>Characteristic</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>INSTALLATION CLASSIFICATION PER DIN VDE 0110</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>For Rated Mains Voltage ≤300 V rms</td>
<td></td>
<td>I to IV</td>
<td></td>
</tr>
<tr>
<td>For Rated Mains Voltage ≤450 V rms</td>
<td></td>
<td>I to IV</td>
<td></td>
</tr>
<tr>
<td>For Rated Mains Voltage ≤600 V rms</td>
<td></td>
<td>I to IV</td>
<td></td>
</tr>
<tr>
<td>CLIMATIC CLASSIFICATION</td>
<td>40/125/21</td>
<td></td>
<td></td>
</tr>
<tr>
<td>POLLUTION DEGREE (DIN VDE 0110, TABLE 1)</td>
<td>2</td>
<td></td>
<td></td>
</tr>
<tr>
<td>MAXIMUM WORKING INSULATION VOLTAGE</td>
<td>( V_{\text{ORM}} )</td>
<td>1060</td>
<td>( V_{\text{PEAK}} )</td>
</tr>
<tr>
<td>INPUT TO OUTPUT TEST VOLTAGE, METHOD B1</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( V_{\text{ORM}} \times 1.875 = V_{\text{PR}}, 100% ) Production Test, ( t_m = 1 ) sec, Partial Discharge &lt; 5 pC</td>
<td>( V_{\text{ORM}} )</td>
<td>1987</td>
<td>( V_{\text{PEAK}} )</td>
</tr>
<tr>
<td>INPUT TO OUTPUT TEST VOLTAGE, METHOD A</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>After Environmental Test Subgroup 1</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( V_{\text{ORM}} \times 1.6 = V_{\text{PR}}, t_m = 60 ) sec, Partial Discharge &lt; 5 pC</td>
<td>( V_{\text{ORM}} )</td>
<td>1696</td>
<td>( V_{\text{PEAK}} )</td>
</tr>
<tr>
<td>After Input and/or Safety Test Subgroup 2/Safety Test Subgroup 3</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( V_{\text{ORM}} \times 1.2 = V_{\text{PR}}, t_m = 60 ) sec, Partial Discharge &lt; 5 pC</td>
<td>( V_{\text{ORM}} )</td>
<td>1272</td>
<td>( V_{\text{PEAK}} )</td>
</tr>
<tr>
<td>HIGHEST ALLOWABLE OVERVOLTAGE (TRANSIENT OVERVOLTAGE, ( t_{\text{TR}} = 10 ) sec)</td>
<td>( V_{\text{OTM}} )</td>
<td>8000</td>
<td>( V_{\text{PEAK}} )</td>
</tr>
<tr>
<td>SURGE ISOLATION VOLTAGE</td>
<td>( V_{\text{ISM}} )</td>
<td>8000</td>
<td>( V_{\text{PEAK}} )</td>
</tr>
<tr>
<td>1.2 µs Rise Time, 50 µs, 50% Fall Time</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>SAFETY LIMITING VALUES (MAXIMUM VALUE ALLOWED IN THE EVENT OF A FAILURE)(^1)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Case Temperature</td>
<td>( T_s )</td>
<td>150</td>
<td>°C</td>
</tr>
<tr>
<td>Side 1 (( P_{\text{VDD1}} )) and Side 2 (( P_{\text{VDD2}} )) Power Dissipation</td>
<td>( P_{\text{SO}} )</td>
<td>1.43</td>
<td>W</td>
</tr>
<tr>
<td>16-Lead SOIC_W</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>8-Lead SOIC_IC</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>INSULATION RESISTANCE AT ( T_s, V_o = 500 ) V</td>
<td>( R_o )</td>
<td>&gt;10(^9)</td>
<td>Ω</td>
</tr>
</tbody>
</table>

\(^1\) See Figure 4.

---

Figure 4. Thermal Derating Curve, Dependence of Safety Limiting Values with Case Temperature per DIN V VDE V 0884-11
ABSOLUTE MAXIMUM RATINGS

$T_A = 25^\circ \text{C}$, unless otherwise noted. All voltages are relative to their respective GNDx.

Table 8.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Rating</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{DD1}$ to GND$_1$</td>
<td>$-0.3 \text{ V to } +23 \text{ V}$</td>
</tr>
<tr>
<td>$V_{DD2}$ to GND$_2$</td>
<td>$-0.3 \text{ V to } +6 \text{ V}$</td>
</tr>
<tr>
<td>Analog Input Voltage to GND$_1$</td>
<td>$-1 \text{ V to } +4.3 \text{ V}$</td>
</tr>
<tr>
<td>Digital Input Voltage to GND$_2$</td>
<td>$-0.5 \text{ V to } V_{DD2} + 0.5 \text{ V}$</td>
</tr>
<tr>
<td>Digital Output Voltage to GND$_2$</td>
<td>$-0.5 \text{ V to } V_{DD2} + 0.5 \text{ V}$</td>
</tr>
<tr>
<td>Input Current to Any Pin Except Supplies$^1$</td>
<td>$\pm 10 \text{ mA}$</td>
</tr>
<tr>
<td>Output Current from Any Pin Except Supplies</td>
<td>$\pm 10 \text{ mA}$</td>
</tr>
<tr>
<td>Temperature</td>
<td></td>
</tr>
<tr>
<td>Operating Range</td>
<td>$-40^\circ \text{C to } +125^\circ \text{C}$</td>
</tr>
<tr>
<td>Storage Range</td>
<td>$-65^\circ \text{C to } +150^\circ \text{C}$</td>
</tr>
<tr>
<td>Junction</td>
<td>$150^\circ \text{C}$</td>
</tr>
<tr>
<td>Pb-Free, Soldering</td>
<td></td>
</tr>
<tr>
<td>Reflow</td>
<td>$260^\circ \text{C}$</td>
</tr>
</tbody>
</table>

$^1$ Transient currents of up to $100 \text{ mA}$ do not cause silicon controlled rectifier (SCR) to latch up.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

THERMAL RESISTANCE

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Close attention to PCB thermal design is required.

Table 9. Thermal Resistance

<table>
<thead>
<tr>
<th>Package Type$^1$</th>
<th>$\theta_{JA}$</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>RI-8-1</td>
<td>105</td>
<td>°C/W</td>
</tr>
<tr>
<td>RW-16</td>
<td>87.25</td>
<td>°C/W</td>
</tr>
</tbody>
</table>

$^1$ Thermal impedance simulated values are based on a JEDEC 252P thermal test board. See JEDEC JESD-51.

INSULATION RATINGS

The maximum continuous working voltage refers to the continuous voltage magnitude imposed across the isolation barrier. See the Insulation Lifetime section for more details.

Table 10. Maximum Continuous Working Voltage

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Insulation Rating$^1$</th>
<th>Lifetime Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>Basic Insulation</td>
<td>$1129 V_{PEAK}$</td>
<td>20 years to 1000 ppm failure at $1129 V_{PEAK}$ (798 V rms, 50 Hz/60 Hz sine wave)</td>
</tr>
<tr>
<td>AC Voltage, Bipolar Waveform</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reinforced Insulation</td>
<td>$1060 V_{PEAK}$</td>
<td>20 years to 1 ppm failure at $1060 V_{PEAK}$ (750 V rms, 50 Hz/60 Hz sine wave)</td>
</tr>
<tr>
<td>AC Voltage, Bipolar Waveform</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

$^1$ Insulation capability without regard to creepage limitations. Working voltage may be limited by the PCB creepage when considering rms voltages for components soldered to a PCB (assumes Material Group I up to $1270 \text{ V rms}$), or package: RI-8-1 package creepage of 8.3 mm, and RW-16 package creepage of 7.8 mm, when considering rms voltages for Material Group I.

ELECTROSTATIC DISCHARGE (ESD) RATINGS

The following ESD information is provided for handling of ESD-sensitive devices in an ESD protected area only.

Human body model (HBM) per ANSI/ESDA/JEDEC JS-001.

Field induced charged device model (FICDM) per ANSI/ESDA/JEDEC JS-002.

ESD Ratings for ADuM7704

Table 11. ADuM7704, 16-Lead SOIC_W and 8-Lead SOIC_IC

<table>
<thead>
<tr>
<th>ESD Model</th>
<th>Withstand Threshold (V)</th>
<th>Class</th>
</tr>
</thead>
<tbody>
<tr>
<td>HBM$^1$</td>
<td>$\pm 3500$</td>
<td>3A</td>
</tr>
<tr>
<td>FICDM$^2$</td>
<td>$\pm 1500$</td>
<td>C4</td>
</tr>
</tbody>
</table>

$^1$ JESD22-C101, RC network, 1 $\Omega$, and package capacitance.

$^2$ ESDA/JEDEC JS-001-2011, RC network: 1.5 $\Omega$ and 100 pF.

ESD CAUTION

ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.
PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS

NOTES
1. NIC1 = NOT INTERNALLY CONNECTED. THE NIC1 PINS ARE NOT INTERNALLY CONNECTED.
   CONNECT THE NIC1 PINS TO VDD1, EITHER OF THE GND1 PINS, OR LEAVE FLOATING.
2. NIC2 = NOT INTERNALLY CONNECTED. THE NIC2 PINS ARE NOT INTERNALLY CONNECTED.
   CONNECT THE NIC2 PINS TO VDD2, EITHER OF THE GND2 PINS, OR LEAVE FLOATING.
3. CONNECT GND1 BEFORE VDD1.

Figure 5. 16-Lead SOIC_W Pin Configuration

Table 12. 16-Lead SOIC_W Pin Function Descriptions

<table>
<thead>
<tr>
<th>Pin No.</th>
<th>Mnemonic</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1, 5, 7</td>
<td>NIC1</td>
<td>Not Internally Connected. The NIC1 pins are not internally connected. Connect the NIC1 pins to VDD1, either of the GND1 pins, or leave floating.</td>
</tr>
<tr>
<td>2</td>
<td>VIN+</td>
<td>Positive Analog Input.</td>
</tr>
<tr>
<td>3</td>
<td>VIN−</td>
<td>Negative Analog Input.</td>
</tr>
<tr>
<td>4, 8</td>
<td>GND1</td>
<td>Ground 1. The GND1 pins are the ground reference point for all circuitry on the isolated side.</td>
</tr>
<tr>
<td>6</td>
<td>VDD1</td>
<td>Supply Voltage, 4.5 V to 20 V. VDD1 is the supply voltage for the isolated side of the ADuM7704 and is relative to the GND1 pins. For device operation, connect the supply voltage to NIC1 (Pin 7). Decouple the supply pin to either of the GND1 pins with a 10 µF capacitor in parallel with a 100 nF capacitor as close to the pin as possible.</td>
</tr>
<tr>
<td>9, 16</td>
<td>GND2</td>
<td>Ground 2. The GND2 pins are the ground reference point for all circuitry on the nonisolated side.</td>
</tr>
<tr>
<td>10, 12, 15</td>
<td>NIC2</td>
<td>Not Internally Connected. The NIC2 pins are not internally connected. Connect the NIC2 pins to VDD2, either of the GND2 pins, or leave floating.</td>
</tr>
<tr>
<td>11</td>
<td>MDAT</td>
<td>Serial Data Output. The single-bit modulator output is supplied to MDAT as a serial data stream. MDAT is clocked out on the rising edge of the MCLKin input and is valid on the following MCLKin rising edge.</td>
</tr>
<tr>
<td>13</td>
<td>MCLKin</td>
<td>Master Clock Logic Input. 5 MHz to 21 MHz frequency range. The bit stream from the modulator is propagated on the rising edge of the MCLKin.</td>
</tr>
<tr>
<td>14</td>
<td>VDD2</td>
<td>Supply Voltage, 3 V to 5.5 V. VDD2 is the supply voltage for the nonisolated side and is relative to the GND2 pins. Decouple this supply to either of the GND2 pins with a 10 µF capacitor in parallel with a 100 nF capacitor as close to the pin as possible.</td>
</tr>
</tbody>
</table>
Table 13. 8-Lead SOIC_IC Pin Function Descriptions

<table>
<thead>
<tr>
<th>Pin No.</th>
<th>Mnemonic</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>VDD1</td>
<td>Supply Voltage, 4.5 V to 20 V. VDD1 is the supply voltage for the isolated side of the ADuM7704 and is relative to GND1. For device operation, connect the supply voltage to VDD1. Decouple the supply pin to GND1 with a 10 µF capacitor in parallel with a 100 nF capacitor as close to the GND1 pin and VDD1 pin as possible.</td>
</tr>
<tr>
<td>2</td>
<td>VIN+</td>
<td>Positive Analog Input.</td>
</tr>
<tr>
<td>3</td>
<td>VIN–</td>
<td>Negative Analog Input.</td>
</tr>
<tr>
<td>4</td>
<td>GND1</td>
<td>Ground 1. GND1 is the ground reference point for all circuitry on the isolated side.</td>
</tr>
<tr>
<td>5</td>
<td>GND2</td>
<td>Ground 2. GND2 is the ground reference point for all circuitry on the nonisolated side.</td>
</tr>
<tr>
<td>6</td>
<td>MDAT</td>
<td>Serial Data Output. The single-bit modulator output is supplied to MDAT as a serial data stream. MDAT is clocked out on the rising edge of the MCLKIN input and is valid on the following MCLKIN rising edge.</td>
</tr>
<tr>
<td>7</td>
<td>MCLKN</td>
<td>Master Clock Logic Input. 5 MHz to 21 MHz frequency range. The bit stream from the modulator is propagated on the rising edge of the MCLKIN.</td>
</tr>
<tr>
<td>8</td>
<td>VDD2</td>
<td>Supply Voltage, 3 V to 5.5 V. VDD2 is the supply voltage for the nonisolated side and is relative to GND2. Decouple this supply to GND2 with a 10 µF capacitor in parallel with a 100 nF capacitor as close to the GND2 pin and VDD2 pin as possible.</td>
</tr>
</tbody>
</table>
TYPICAL PERFORMANCE CHARACTERISTICS

$T_A = 25^\circ C$, $V_{DD1} = 5$ V, $V_{DD2} = 5$ V, $V_{IN+} = -50$ mV to $+50$ mV, $V_{IN-} = 0$ V, and $f_{MCLKIN} = 20$ MHz, using a sinc3 filter with a 256 oversampling ratio (OSR), unless otherwise noted.

Figure 7. Power Supply Rejection Ratio (PSRR) vs. Supply Ripple Frequency

Figure 8. Common-Mode Rejection Ratio (CMRR) vs. Common-Mode Ripple Frequency

Figure 9. SINAD vs. Analog Input Frequency

Figure 10. Typical Fast Fourier Transform (FFT)

Figure 11. Typical DNL Error

Figure 12. Typical INL Error

Rev. 0 | Page 11 of 22
<table>
<thead>
<tr>
<th>CODE</th>
<th>HITS PER CODE (in Thousands)</th>
</tr>
</thead>
<tbody>
<tr>
<td>32734</td>
<td>0.016</td>
</tr>
<tr>
<td>32733</td>
<td>0.11</td>
</tr>
<tr>
<td>32732</td>
<td>1.139</td>
</tr>
<tr>
<td>32731</td>
<td>2.81</td>
</tr>
<tr>
<td>32730</td>
<td>5.57</td>
</tr>
<tr>
<td>32729</td>
<td>8.627</td>
</tr>
<tr>
<td>32728</td>
<td>11.51</td>
</tr>
<tr>
<td>32727</td>
<td>10.237</td>
</tr>
<tr>
<td>32726</td>
<td>4.145</td>
</tr>
<tr>
<td>32725</td>
<td>1.752</td>
</tr>
<tr>
<td>32724</td>
<td>0.616</td>
</tr>
<tr>
<td>32723</td>
<td>0.198</td>
</tr>
<tr>
<td>32722</td>
<td>0.041</td>
</tr>
<tr>
<td>32721</td>
<td>0.004</td>
</tr>
<tr>
<td>32720</td>
<td>0</td>
</tr>
</tbody>
</table>

**Figure 13. Histogram of Codes at the Code Center**

**Figure 14. SNR and SINAD vs. Temperature**

**Figure 15. THD and SFDR vs. Temperature**

**Figure 16. Offset vs. Temperature**

**Figure 17. Offset vs. \( V_{DD1} \)**

**Figure 18. Gain Error vs. Temperature**
Figure 19. Gain Error vs. VDD1

Figure 19. Gain Error vs. VDD1

Figure 20. IDD1 vs. VDD1 at Various Temperatures and Clock Rates

Figure 20. IDD1 vs. VDD1 at Various Temperatures and Clock Rates

Figure 21. IDD1 vs. VIN+ DC Input at Various Temperatures

Figure 21. IDD1 vs. VIN+ DC Input at Various Temperatures

Figure 22. IDD2 vs. VDD2 at Various Temperatures and Clock Rates

Figure 22. IDD2 vs. VDD2 at Various Temperatures and Clock Rates

Figure 23. IDD2 vs. VIN+ DC Input at Various Temperatures

Figure 23. IDD2 vs. VIN+ DC Input at Various Temperatures

Figure 24. VIN+ Current (IIN+) vs. VIN+ DC Input

Figure 24. VIN+ Current (IIN+) vs. VIN+ DC Input
**TERMINOLOGY**

**Differential Nonlinearity (DNL)**
DNL is the difference between the measured and the ideal 1 LSB change between any two adjacent codes in the analog-to-digital converter (ADC).

**Integral Nonlinearity (INL)**
INL is the maximum deviation from a straight line passing through the endpoints of the ADC transfer function. The endpoints of the transfer function are specified negative full scale, −50 mV (V_{IN+} − V_{IN−}), Code 7168 for the 16-bit level, and specified positive full scale, +50 mV (V_{IN+} − V_{IN−}), Code 58,368 for the 16-bit level.

**Offset Error**
Offset error is the deviation of the midscale code (32,768 for the 16-bit level) from the ideal V_{IN+} − V_{IN−} (that is, 0 V).

**Offset Drift vs. Temperature**
The offset drift is calculated using the box method, as shown by the following equation:

\[ \text{Offset Drift} = \frac{V_{\text{MAX}} - V_{\text{MIN}}}{T_{\Delta}} \]

where:
- \( V_{\text{MAX}} \) is the maximum offset error point recorded.
- \( V_{\text{MIN}} \) is the minimum offset error point recorded.
- \( T_{\Delta} \) is the difference in temperature between the maximum and minimum operating range.

**Gain Error**
The gain error includes both positive full-scale gain error and negative full-scale gain error. Positive full-scale gain error is the deviation of the specified positive full-scale code (58,368 for the 16-bit level) from the ideal V_{IN+} − V_{IN−} (50 mV) after the offset error is adjusted out. Negative full-scale gain error is the deviation of the specified negative full-scale code (7168 for the 16-bit level) from the ideal V_{IN+} − V_{IN−} (−50 mV) after the offset error is adjusted out.

**Gain Error Drift vs. Temperature**
The gain error drift (GED) is calculated using the box method, as shown by the following equation:

\[ \text{GED (ppm)} = \frac{V_{\text{MAX}} - V_{\text{MIN}}}{(V_{\text{FS}} \times T_{\Delta})} \times 10^6 \]

where:
- \( V_{\text{MAX}} \) is the maximum gain error point recorded.
- \( V_{\text{MIN}} \) is the minimum gain error point recorded.
- \( V_{\text{FS}} \) is the analog input range full scale.
- \( T_{\Delta} \) is the difference in temperature between the maximum and minimum operating range.

**Signal-to-Noise-and-Distortion Ratio (SINAD)**
SINAD is the measured ratio of signal to noise and distortion at the output of the ADC. The signal is the rms value of the sine wave, and noise is the rms sum of all nonfundamental signals up to half the sampling frequency (f_s/2), including harmonics, but excluding dc.

**Signal-to-Noise Ratio (SNR)**
SNR is the measured ratio of signal to noise at the output of the ADC. The signal is the rms amplitude of the fundamental. Noise is the sum of all nonfundamental signals up to half the sampling frequency (f_s/2), excluding dc.

The ratio is dependent on the number of quantization levels in the digitization process, that is, the greater the number of levels, the smaller the quantization noise. The theoretical SNR for an ideal N-bit converter with a sine wave input is given by

\[ \text{SNR} = (6.02N + 1.76) \text{ dB} \]

Therefore, for a 12-bit converter, the SNR is 74 dB.

**Isolation Common-Mode Transient Immunity (CMTI)**
The isolation CMTI specifies the rate of the rise and fall of a transient pulse applied across the isolation boundary, beyond which clock or data is corrupted. Both the rate of change and the absolute common-mode voltage of the pulse are recorded. The ADuM7704 is tested under both static and dynamic CMTI conditions. Static testing detects single-bit errors from the device. Dynamic testing monitors the filtered data output for variations in noise performance to a randomized application of the CMTI pulse.

**Total Harmonic Distortion (THD)**
THD is the ratio of the rms sum of the harmonics to the fundamental. It is defined as

\[ \text{THD (dB)} = 20 \log \sqrt{V_2^2 + V_3^2 + V_4^2 + V_5^2 + V_6^2} \]

where:
- \( V_2, V_3, V_4, V_5, \) and \( V_6 \) are the rms amplitudes of the second through the sixth harmonics.
- \( V_1 \) is the rms amplitude of the fundamental.

**Peak Harmonic or Spurious-Free Dynamic Range (SFDR) Noise**
Peak harmonic or SFDR noise is defined as the ratio of the rms value of the next largest component in the ADC output spectrum (up to f_s/2, excluding dc) to the rms value of the fundamental. Normally, the value of this specification is determined by the largest harmonic in the spectrum, but for ADCs where the harmonics are buried in the noise floor, it is a noise peak.

**Effective Number of Bits (ENOB)**
ENOB is defined by

\[ \text{ENOB} = (\text{SINAD} - 1.76)/6.02 \text{ bits} \]
Noise Free Code Resolution
Noise free code resolution represents the resolution in bits for which there is no code flicker. The noise free code resolution for an N-bit converter is defined as

\[
\text{Noise Free Code Resolution (Bits)} = \log_2 \left( \frac{2^N}{\text{Peak-to-Peak Noise}} \right)
\]

The peak-to-peak noise in LSBs is measured with \(V_{IN+} = V_{IN-} = 0\ \text{V}\).

Common-Mode Rejection Ratio (CMRR)
CMRR is the ratio of the power in the ADC output at ±50 mV frequency, \(f\), to the power of a +50 mV p-p sine wave applied to the common-mode voltage of \(V_{IN+}\) and \(V_{IN-}\) of frequency, \(f_s\), as

\[
\text{CMRR (dB)} = 10 \log \left( \frac{P_f}{P_{fS}} \right)
\]

where:

- \(P_f\) is the power at frequency, \(f\), in the ADC output.
- \(P_{fS}\) is the power at frequency, \(f_s\), in the ADC output.

Power Supply Rejection Ratio (PSRR)
Variations in power supply affect the full-scale transition but not the linearity of the converter. PSRR is the maximum change in the specified full-scale (±50 mV) transition point due to a change in power supply voltage from the nominal value.
THEORY OF OPERATION

CIRCUIT INFORMATION

The ADuM7704 isolated Σ-Δ modulator converts an analog input signal to a high speed (21 MHz maximum), single-bit data stream. The time average single-bit data from the modulator is directly proportional to the input signal. Figure 25 shows a typical application circuit where the ADuM7704 provides isolation between the analog input, a current sensing resistor or shunt, and the digital output, which is then processed by a digital filter to provide an N-bit word.

ANALOG INPUT

The pseudo differential analog input of the ADuM7704 is implemented with a switched capacitor circuit. This circuit implements a second-order modulator stage that digitizes the input signal to a single-bit output stream. The sample clock (MCLKIN) provides the clock signal for the conversion process as well as the output data framing clock. This clock source is externally supplied to the ADuM7704. The analog input signal is continuously sampled by the modulator and compared to an internal voltage reference. A digital stream that accurately represents the analog input over time appears at the output of the converter (see Figure 26).

A differential signal of 0 V ideally results in a stream of alternating 1s and 0s at the MDAT output pin. This output is high 50% of the time and low 50% of the time. A differential input of 50 mV produces a stream of 1s and 0s that are high 89.06% of the time. A differential input of −50 mV produces a stream of 1s and 0s that are high 10.94% of the time.

A differential input of 64 mV ideally results in a stream of all 1s. A differential input of −64 mV ideally results in a stream of all 0s. The ADuM7704 absolute full-scale range is ±64 mV, and the specified full-scale performance range is ±50 mV, as shown in Table 14.

Table 14. Analog Input Range

<table>
<thead>
<tr>
<th>Analog Input</th>
<th>Voltage Input (mV)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Positive Full-Scale (+FS) Value</td>
<td>+64</td>
</tr>
<tr>
<td>Positive Specified Performance</td>
<td>+50</td>
</tr>
<tr>
<td>Zero</td>
<td>0</td>
</tr>
<tr>
<td>Negative Specified Performance</td>
<td>−50</td>
</tr>
<tr>
<td>Negative Full-Scale (−FS) Value</td>
<td>−64</td>
</tr>
</tbody>
</table>

Figure 25. Typical Application Circuit

Figure 26. Analog Input vs. Modulator Output
To reconstruct the original information, this output must be digitally filtered and decimated. A sinc3 filter is recommended because this filter is one order higher than that of the ADuM7704 modulator, which is a second-order modulator. When a 256 decimation rate is used, the resulting 16-bit word rate is 78.1 kSPS, assuming a 20 MHz external clock frequency. See the Digital Filter section for more detailed information on the sinc filter implementation. Figure 27 shows the transfer function of the ADuM7704 relative to the 16-bit output.

Figure 27. Filtered and Decimated 16-Bit Transfer Function
CURRENT SENSING APPLICATIONS

The ADuM7704 is ideally suited for current sensing applications where the voltage across a shunt resistor (RSHUNT) is monitored. The load current flowing through an external shunt resistor produces a voltage at the input terminals of the ADuM7704. The ADuM7704 provides isolation between the analog input from the current sensing resistor and the digital outputs. By selecting the appropriate shunt resistor value, a variety of current ranges can be monitored.

Choosing RSHUNT

The RSHUNT values used in conjunction with the ADuM7704 are determined by the specific application requirements in terms of voltage, current, and power. Small resistors minimize power dissipation, whereas low inductance resistors prevent any induced voltage spikes, and high tolerance devices reduce current variations. The final values chosen are a compromise between low power dissipation and accuracy. Higher value resistors use the full performance input range of the ADC, thus achieving maximum SNR performance. Low value resistors dissipate less power but do not use the full performance input range. The ADuM7704, however, delivers excellent performance, even with lower input signal levels, allowing low value shunt resistors to be used while maintaining system performance.

To choose a suitable shunt resistor, first determine the current through the shunt. Calculate the shunt current for a 3-phase induction motor as

\[ I_{\text{MS}} = \frac{P}{W} \times (1.73 \times V \times EF \times PF) \]

where:

- \( I_{\text{MS}} \) is the motor phase current (A rms).
- \( P \) is the motor power (W).
- \( V \) is the motor supply voltage (V ac).
- \( EF \) is the motor efficiency (%).
- \( PF \) is the power efficiency (%).

To determine the shunt peak sense current (ISENSE), consider the motor phase current and any overload that may be possible in the system. When the peak sense current is known, divide the voltage range of the ADuM7704 (+50 mV) by the peak sense current to yield a maximum shunt value.

If the power dissipation in the shunt resistor is too large, the shunt resistor can be reduced, and less of the ADC input range can be used. Figure 28 shows the SINAD performance characteristics and the ENOB of resolution for the ADuM7704 for different input signal amplitudes. The performance of the ADuM7704 at lower input signal ranges allows smaller shunt values to be used while still maintaining a high level of performance and overall system efficiency.

Voltage Sensing Applications

The ADuM7704 can also be used for isolated voltage monitoring. For example, in motor control applications, the device can be used to sense the bus voltage. In applications where the voltage being monitored exceeds the specified analog input range of the ADuM7704, a voltage divider network can be used to reduce the voltage being monitored to the required range.

Input Filter

In a typical use case for directly measuring the voltage across a shunt resistor, the ADuM7704 can be connected directly across the shunt resistor with a simple RC low-pass filter on each input. The recommended circuit configuration for driving the differential inputs to achieve best performance is shown in Figure 29. An RC low-pass filter is placed on both the analog input pins. Recommended values for the resistors and capacitors are 10 Ω and 220 pF, respectively. If possible, equalize the source impedance on each analog input to minimize offset.
The input filter configuration for the ADuM7704 is not limited to the low-pass structure shown in Figure 29. The differential RC filter configuration shown in Figure 30 also achieves excellent performance. Recommended values for the resistors and capacitor are 22 Ω and 47 pF, respectively.

![Figure 30. Differential RC Filter Network](image)

**DIGITAL FILTER**

The output of the ADuM7704 is a continuous digital bit stream. To reconstruct the original input signal information, this output bit stream must be digitally filtered and decimated. A sinc filter is recommended due to simplicity of the filter. A sinc3 filter is recommended because the filter is one order higher than that of the ADuM7704 modulator, which is a second-order modulator. The type of filter selected, the decimation rate, and the modulator clock used determines the overall system resolution and throughput rate. The higher the decimation rate, the greater the system accuracy, as shown in Figure 31. However, there is a trade-off between accuracy and throughput rate and, therefore, higher decimation rates result in lower throughput solutions. Note that for a given bandwidth requirement, a higher MCLKin frequency can allow higher decimation rates to be used, resulting in higher SNR performance.

![Figure 31. SNR vs. Decimation Rate of Sinc3 Filter Order](image)

A sinc3 filter is recommended for the ADuM7704. This filter can be implemented on a field programmable gate array (FPGA) or a digital signal processor (DSP). Equation 1 describes the transfer function of a sinc filter.

\[
H(Z) = \left( \frac{1}{DR} \left( \frac{1-Z^{-DR}}{1-Z^{-1}} \right) \right)^N
\]

where:
- \( Z \) is the sample.
- \( DR \) is the decimation rate.
- \( N \) is the sinc filter order.

The throughput rate of the sinc filter is determined by the modulator clock and the decimation rate selected.

\[
\text{Throughput} = \frac{\text{MCLK}}{\text{DR}}
\]

where MCLK is the modulator clock frequency.

As the decimation rate increases, the data output size from the sinc filter increases. The output data size is expressed in Equation 3. The 16 most significant bits are used to return a 16-bit result.

\[
\text{Data Size} = N \times \log_2(\text{DR})
\]

For a sinc3 filter, the −3 dB filter response point can be derived from the filter transfer function, Equation 1, and is 0.262 times the throughput rate. The filter characteristics for a third-order sinc filter are summarized in Table 15.

**Table 15. Sinc3 Filter Characteristics for 20 MHz MCLKin**

<table>
<thead>
<tr>
<th>Decimation Ratio (DR)</th>
<th>Throughput Rate (kHz)</th>
<th>Output Data Size (Bits)</th>
<th>Filter Response (kHz)</th>
</tr>
</thead>
<tbody>
<tr>
<td>32</td>
<td>625</td>
<td>15</td>
<td>163.7</td>
</tr>
<tr>
<td>64</td>
<td>312.5</td>
<td>18</td>
<td>81.8</td>
</tr>
<tr>
<td>128</td>
<td>156.2</td>
<td>21</td>
<td>40.9</td>
</tr>
<tr>
<td>256</td>
<td>78.1</td>
<td>24</td>
<td>20.4</td>
</tr>
<tr>
<td>512</td>
<td>39.1</td>
<td>27</td>
<td>10.2</td>
</tr>
</tbody>
</table>
INTERFACING TO ADSP-CM4xx

The ADSP-CM4xx family of mixed-signal control processors contains an on-chip sinc filter and clock generation modules for direct connection to the ADuM7704 MCLKIN and MDAT pins. The ADSP-CM4xx can process bit streams from four ADuM7704 devices using a pair of configurable sinc filters for each bit stream. The primary sinc filter of each pair produces the filtered and decimated output for the pair. The output can be decimated to any integer rate between 8 times and 256 times lower than the input rate. The four secondary sinc filters are low latency filters with programmable positive and negative overrange detection comparators that can detect system fault conditions.

Figure 32 shows the typical interface between the ADuM7704 and the ADSP-CM4xx. Additional information on the configuration of the sinc filter modules in the ADSP-CM4xx can be found in the AN-1265 Application Note.

GROUNDING AND LAYOUT

It is recommended to decouple the \( V_{DD} \) supply with a 10 µF capacitor in parallel with a 100 nF capacitor to any GND, pin. Decouple the \( V_{DD} \) supply with a 10 µF capacitor in parallel with a 100 nF capacitor to any GND: pin. In applications involving high common-mode transients, ensure that board coupling across the isolation barrier is minimized. Furthermore, design the board layout so that any coupling that occurs equally affects all pins on a given component side. Failure to ensure equal coupling can cause voltage differentials between pins to exceed the absolute maximum ratings of the device, thereby leading to latch-up or permanent damage. Place any decoupling capacitors used as close to the supply pins as possible.

Minimize series resistance in the analog inputs to avoid any distortion effects, especially at high temperatures. If possible, equalize the source impedance on each analog input to minimize offset. Check for mismatch and thermocouple effects on the analog input PCB tracks to reduce offset drift.

INSULATION LIFETIME

All insulation structures eventually break down when subjected to voltage stress over a sufficiently long period. The rate of insulation degradation is dependent on the characteristics of the voltage waveform applied across the insulation. In addition to the testing performed by the regulatory agencies, Analog Devices carries out an extensive set of evaluations to determine the lifetime of the insulation structure within the ADuM7704. Analog Devices performs accelerated life testing using voltage levels higher than the rated continuous working voltage. Acceleration factors for several operating conditions are determined. These factors allow calculation of the time to failure at the actual working voltage. The values shown in Table 10 summarize the peak voltage for 37.5 years of (reinforced) service life for a bipolar, ac operating condition and the maximum VDE approved working voltages.

These tests subjected the ADuM7704 to continuous cross isolation voltages. To accelerate the occurrence of failures, the selected test voltages were values exceeding those of normal use. The time to failure values of these units were recorded and used to calculate the acceleration factors. These factors were then used to calculate the time to failure under the normal operating conditions. The values shown in Table 10 are the lesser of the following two values:

- The value that ensures at least a 37.5 year lifetime of continuous (reinforced) use.
- The maximum VDE approved working voltage.

The lifetime of the ADuM7704 is guaranteed using a bipolar ac waveform, as shown in Figure 33.

![Figure 33. Bipolar AC Waveform, 50 Hz or 60 Hz](image)
OUTLINE DIMENSIONS

Figure 34. 16-Lead Standard Small Outline Package [SOIC_W] Wide Body (RW-16)
Dimensions shown in millimeters and (inches)

Figure 35. 8-Lead Standard Small Outline Package, with Increased Creepage [SOIC_IC] Wide Body (RI-8-1)
Dimensions shown in millimeters
## ORDERING GUIDE

<table>
<thead>
<tr>
<th>Model1, 2</th>
<th>Temperature Range</th>
<th>Package Description</th>
<th>Package Option</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADuM7704BRWZ</td>
<td>−40°C to +125°C</td>
<td>16-Lead Standard Small Outline Package [SOIC_W]</td>
<td>RW-16</td>
</tr>
<tr>
<td>ADuM7704BRWZ-RL</td>
<td>−40°C to +125°C</td>
<td>16-Lead Standard Small Outline Package [SOIC_W]</td>
<td>RW-16</td>
</tr>
<tr>
<td>ADuM7704BRWZ-RL7</td>
<td>−40°C to +125°C</td>
<td>16-Lead Standard Small Outline Package [SOIC_W]</td>
<td>RW-16</td>
</tr>
<tr>
<td>ADuM7704-8BRIZ</td>
<td>−40°C to +105°C</td>
<td>8-Lead Standard Small Outline Package, with Increased Creepage [SOIC_IC]</td>
<td>RI-8-1</td>
</tr>
<tr>
<td>ADuM7704-8BRIZ-RL</td>
<td>−40°C to +105°C</td>
<td>8-Lead Standard Small Outline Package, with Increased Creepage [SOIC_IC]</td>
<td>RI-8-1</td>
</tr>
<tr>
<td>ADuM7704-8BRIZ-RL7</td>
<td>−40°C to +105°C</td>
<td>8-Lead Standard Small Outline Package, with Increased Creepage [SOIC_IC]</td>
<td>RI-8-1</td>
</tr>
<tr>
<td>EV-ADuM7704-8FMCZ</td>
<td>−40°C to +105°C</td>
<td>Evaluation Board</td>
<td></td>
</tr>
</tbody>
</table>

1 Z = RoHS Compliant Part.
2 The EV-ADuM7704-8FMCZ is compatible with the EVAL-SDP-CH1Z high speed controller board.