## Dual Channel 20-Bit, 40 MSPS, SAR ADC with Analog Front End #### **FEATURES** - ▶ Integrated fully differential ADC drivers - ▶ Wide input common-mode voltage range - ▶ High common-mode rejection - ▶ Single-ended to differential conversion - ▶ Gain options include: 1.03, 1.25, 1.53, 2.03, 2.74, 4.11, and 5.77 - ▶ Integrated gain-setting resistors - ▶ High performance - ▶ 20-bit resolution, no missing codes - ▶ Throughput: 40 MSPS per channel - ► Conversion latency: 46.25 ns - ► INL: ±5 ppm (typical), ±10 ppm (maximum) - ▶ SNR/THD - $\triangleright$ 92.6 dB (typical)/-110 dB (typical) at $f_{IN}$ = 1 kHz - ► TBD dB (typical)/-TBD dB (typical) at f<sub>IN</sub> = 500 kHz - Noise spectral density: −167.6 dBFS/Hz - ▶ Low power - ▶ 105 mW per channel typical at 40 MSPS - ▶ Integrated, low-drift reference buffers and decoupling - ► Integrated V<sub>CM</sub> generation - ▶ Digital features and data interface - ► Conversion result FIFO, 16K samples per channel - ▶ Digital averaging filter with up to 2<sup>10</sup> decimation - ▶ SPI configuration per channel - ► Configurable data interface per channel - ▶ Single lane, DDR, serial LVDS, 800 MBPS per lane - ▶ Dual lane, DDR, serial LVDS, 400 MBPS per lane - ► Single/quad lane SPI data interface - Package - ▶ 196-ball, 10 mm x 10 mm CSP BGA, 0.65 mm pitch - ▶ Integrated supply decoupling capacitors - ▶ Operating temperature range: -40°C to +85°C #### **APPLICATIONS** - Digital imaging - ▶ Cell analysis - Spectroscopy - ▶ High speed data acquisition - ▶ Digital control loops, hardware in the loop - Power quality analysis - Source measurement units - Nondestructive test Figure 1. AD4880 Typical Application Diagram #### **GENERAL DESCRIPTION** The AD4880 is a dual-channel, low noise, high speed, low distortion, 20-bit, successive approximation register (SAR) analog-to-digital converter (ADC) with integrated fully differential drivers (FDA) and gain setting resistors. Maintaining high performance (signal-to-noise and distortion (SINAD) ratio > TBD dB) at signal frequencies up to TBD kHz allows the AD4880 to service a wide variety of precision, wide bandwidth data acquisition applications. The integration of the ADC drivers, low drift reference buffers, low dropout (LDO) regulators along with all critical decoupling capacitors greatly alleviate analog front-end design challenges. Specified performance is easier to achieve, requiring a simpler and overall smaller printed circuit board (PCB) layout. The internal nodes of the FDA stage are accessible, which allows setting its frequency response in a flexible way, enabling filter configurations up to 3rd order by the use of external passive components without the need for an additional amplifier. The requirements for the input anti-alias filtering can be relaxed by oversampling in combination with usage of the integrated digital filters and decimation to reduce noise and lower the output data rate, for applications that do not require the lowest latency of the AD4880. High throughput and low-latency applications can benefit from the two independent, multilane low voltage differential signaling (LVDS) interfaces. Alternatively, the load on the digital host can be eased by storing the captured data in the on-chip, 16K samples per channel first in, first out (FIFO) memory, then asynchronously accessing it via the data interfaces. ## **TABLE OF CONTENTS** | eatures | 1 | |-----------------------------------------------|---| | Applications | 1 | | General Description | 1 | | Functional Block Diagram | 3 | | Specifications | 4 | | Timing Specifications | 9 | | Absolute Maximum Ratings1 | 1 | | Thermal Resistance1 | 1 | | Electrostatic Discharge (ESD) Ratings1 | 1 | | ESD Caution1 | 1 | | Pin Configuration and Function Descriptions 1 | 2 | | Typical Performance Characteristics1 | 8 | | Terminology2 | 7 | | Theory of Operation2 | | | Product Overview2 | 8 | | Analog Inputs2 | 8 | | Transfer Function | 0 | | Reference Buffer and Common-Mode Output3 | 0 | | Power Supplies3 | 0 | | Internally Regulated Supply Configuration3 | 1 | | Externally Generated Supply Configuration 3 | 1 | | Power-On Reset (POR) Monitor3 | | | Power Supply Sequence3 | | | Power Saving Operating Modes | 34 | |--------------------------------------|-----| | Software Reset | 36 | | Applications Information | | | Typical Applications Diagrams | 37 | | Reference Circuitry Design | | | Data Interface Clocking Solution | 38 | | Power Solution | | | Digital Interface | 41 | | Overview | 41 | | SPI Configuration Interface | 42 | | LVDS Data Interface | 56 | | SPI Data Interface | 64 | | GPIO Pins | 65 | | Digital Features | 67 | | Overview | 67 | | Event Detection | 67 | | Result FIFO | 69 | | Digital Filter | 77 | | System Error Correction Coefficients | 84 | | Layout Guidelines | 85 | | Configuration Registers | 86 | | Register Details | 88 | | Outline Dimensions | 108 | analog.com Rev. PrA | 2 of 108 ### **FUNCTIONAL BLOCK DIAGRAM** Figure 2. AD4880 Functional Block Diagram analog.com Rev. PrA | 3 of 108 $VDD33 = 3.3 \text{ V} \pm 5\%, VDDLDO = 1.4 \text{ V} \text{ to } 2.7 \text{ V}, VDD11_{ChA} = VDD11_{ChB} = 1.1 \text{ V} \pm 5\%, IOVDD_{ChA} = IOVDD_{ChB} = 1.1 \text{ V} - 5\% \text{ to } 1.2 \text{ V} + 5\%, \\ voltage reference input (V_{REFIN}) = 3.0 \text{ V}, +V_S = 5 \text{ V} \pm 5\%, -V_S = -1 \text{ V} \pm 5\%, \text{ sampling frequency (}f_S) = 40 \text{ MHz, differential input drive with } 1.5 \text{ V} \\ common mode. Unless otherwise noted, } T_A = T_{MIN} \text{ to } T_{MAX}, \text{ Gain (G)} = 1.03, \text{ no external FDA feedback capacitors (}C_{fb} = 0 \text{ pF)}.$ Table 1. Specifications | Parameter | Test Conditions/Comments | Min | Тур | Max | Unit | |-----------------------------------------------------|------------------------------------------------------------------------------------------------------|-----------------|--------|-----------------------|---------------| | RESOLUTION | | 20 | | | Bits | | ANALOG INPUT | | | | | | | Input Impedance | Differential drive configuration <sup>1</sup> | | | | | | | $G = 1.03$ , $IN1+_{ChX}$ to $IN1{ChX}$ | | 1460 | | Ω | | | $G = 1.25$ , $IN1+_{ChX}$ to $IN1{ChX}$ | | 1200 | | Ω | | | $G = 1.53$ , $IN1+_{ChX}$ to $IN1{ChX}$ | | 980 | | Ω | | | $G = 2.03$ , $IN1+_{ChX}$ to $IN1{ChX}$ | | 740 | | Ω | | | $G = 2.74$ , $IN2+_{ChX}$ to $IN2{ChX}$ | | 548 | | Ω | | | G = 4.11, IN2+ $_{ChX}$ to IN2- $_{ChX}$ | | 365 | | Ω | | | $G = 5.77$ , $IN1+_{ChX}$ to $IN1{ChX}$ | | 260 | | Ω | | Input Capacitance | | | | | | | | IN1+ <sub>ChX</sub> to IN1- <sub>ChX</sub> | | TBD | | pF | | | IN2+ <sub>ChX</sub> to IN2- <sub>ChX</sub> | | TBD | | pF | | | IN3+ <sub>ChX</sub> to IN3- <sub>ChX</sub> | | TBD | | pF | | | SJ+ <sub>ChX</sub> to SJ- <sub>ChX</sub> | | TBD | | pF | | Differential Input Voltage Range (V <sub>IN</sub> ) | V <sub>IN</sub> = ±3 V / Gain | | | | | | | G = 1.03 | | ±2.91 | | V | | | G = 2.03 | | ±1.48 | | V | | | G = 5.77 | | ±0.52 | | V | | Input Common-Mode Voltage (V <sub>CM</sub> ) Range | At FDA input pins SJ+ <sub>ChX</sub> , SJ- <sub>ChX</sub> | -V <sub>S</sub> | | +V <sub>S</sub> - 1.3 | V | | DC ACCURACY | | | | | | | No Missing Codes | | 20 | | | Bits | | Differential Nonlinearity (DNL) | | | ±0.5 | ±0.99 | LSB | | Integral Nonlinearity (INL) | | | | | | | | No external FDA feedback capacitors | | ±8 | ±13 | ppm | | | C <sub>fb</sub> = 220 pF | | ±5 | ±10 | ppm | | Transition Noise | | | TBD | | LSB RMS | | Gain Error | T <sub>A</sub> = 25°C | | TBD | | %FS | | Gain Error Drift | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | | TBD | | ppm/°C | | Zero Error | T <sub>A</sub> = 25°C | | 15 | | μV | | Zero Error Drift | $T_A = -40$ °C to +85°C | | 0.2 | | μV/°C | | DC Power Supply Rejection | | | | | | | +V <sub>S</sub> | | | TBD | | dB | | -V <sub>S</sub> | | | TBD | | dB | | VDD33 | | | -80 | | dB | | VDD11 <sub>ChA</sub> , VDD11 <sub>ChB</sub> | | | -70 | | dB | | Low Frequency Noise | Bandwidth = 0.1 Hz to 10 Hz | | TBD | | $\mu V_{p-p}$ | | AC PERFORMANCE | | | | | | | Dynamic Range | No digital filtering, C <sub>fb</sub> = 220 pF | | 92.8 | | dB | | | Sinc5 + compensation filter, decimate by 8, C <sub>fb</sub> = 220 pF | | 101 | | dB | | Noise Spectral Density (NSD) | | | -165.6 | | dBFS/Hz | | Total RMS Noise | Bandwidth = 20 MHz | | 48.8 | | μV RMS | | Signal-to-Noise Ratio (SNR) | Voltage magnitude ( $V_{MAG}$ ) = -0.5 dBFS, input frequency ( $f_{IN}$ ) = 1 kHz, $C_{fb}$ = 220 pF | | | | | analog.com Rev. PrA | 4 of 108 Table 1. Specifications (Continued) | arameter | Test Conditions/Comments | Min | Тур | Max | Unit | |--------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-----|------|--------|------| | | G = 1.03 | | 92.6 | | dB | | | G = 1.25 | | 92.6 | | dB | | | G = 1.53 | | 92.6 | | dB | | | G = 2.03 | | 92.5 | | dB | | | G = 2.74 | | 92.5 | | dB | | | G = 4.11 | | 92.3 | | dB | | | G = 5.77 | | 91.9 | | dB | | | Voltage magnitude ( $V_{MAG}$ ) = -0.5 dBFS, input frequency ( $f_{IN}$ ) = 1 kHz, $C_{fb}$ = 0 pF | | | | | | | G = 1.03 | TBD | 89.1 | | dB | | | G = 1.25 | | 88.9 | | dB | | | G = 1.5 | | 88.6 | | dB | | | G = 2.03 | TBD | 88.1 | | dB | | | G = 2.74 | | 87.5 | | dB | | | G = 4.11 | | 86.5 | | dB | | | G = 5.77 | TBD | 85.6 | | dB | | | $V_{MAG} = -1 \text{ dBFS}, f_{IN} = 500 \text{ kHz}$ | | | | dB | | | G = 1.03 | | TBD | | dB | | | Sinc5 + compensation filter, decimate by 8, V <sub>MAG</sub> = -0.5 dBFS, f <sub>IN</sub> = 1 kHz, G = 1.03 | | TBD | | dB | | Total Harmonic Distortion (THD) | $V_{MAG} = -0.5 \text{ dBFS}, f_{IN} = 1 \text{ kHz}, C_{fb} = 220 \text{ pF}$ | | | | | | , | G = 1.03 | | -110 | -101.7 | dB | | | G = 1.25 | | -110 | | dB | | | G = 1.53 | | -110 | | dB | | | G = 2.03 | | -110 | TBD | dB | | | G = 2.74 | | TBD | | dB | | | G = 4.11 | | TBD | | dB | | | G = 5.77 | | TBD | TBD | dB | | | $V_{MAG}$ = -1 dBFS, $f_{IN}$ = 500 kHz, $C_{fb}$ = 220 pF $G$ = 1.03 | | -100 | | dB | | | $V_{MAG} = -0.5 \text{ dBFS}, f_{IN} = 1 \text{ kHz}, C_{fb} = 0 \text{ pF}$ | | 100 | | ub | | | G = 1.03 | | -110 | -101.7 | dB | | | G = 2.03 | | -110 | TBD | dB | | | G = 5.77 | | TBD | TBD | dB | | | $V_{MAG} = -1 \text{ dBFS}, f_{IN} = 500 \text{ kHz}, C_{fb} = 0 \text{ pF}$ | | 100 | 100 | GB | | | G = 1.03 | | -100 | | dB | | Signal-to-Noise-and-Distortion (SINAD) | $V_{MAG} = -0.5 \text{ dBFS}, f_{IN} = 1 \text{ kHz}, G = 1.03$ | | TBD | | dB | | | $V_{MAG} = -0.5 \text{ dBFS}, f_{IN} = 500 \text{ kHz}, G = 1.03$ | | TBD | | dB | | Spurious-Free Dynamic Range (SFDR) AC Power Supply Rejection | | | TBD | | dB | | +V <sub>S</sub> | $\Delta V_{OS, dm}/\Delta V_S$ , $\Delta V_S = 1 V_{pp}$ | | -120 | | dB | | -V <sub>S</sub> | $\Delta V_{OS, dm}/\Delta V_S, \Delta V_S = 1 V_{pp}$ | | -120 | | dB | | VDD33 | Ripple voltage = 50 mV <sub>pp</sub> , f = 1 kHz | | -92 | | dB | | VDD11 <sub>ChA</sub> , VDD11 <sub>ChB</sub> | Ripple voltage = 50 mV <sub>pp</sub> , f = 1 kHz | | -82 | | dB | | Channel to Channel Isolation | f <sub>IN</sub> on unselected channels up to 700 kHz | | TBD | | dB | | −3 dB Small Signal Bandwidth | $V_{OUT,dm} = 20 \text{ mV}_{p-p}, G = 1.03$ | | 38 | | MHz | | Bandwidth for 0.1 dB Flatness | V <sub>OUT,dm</sub> = 20 mV <sub>p-p</sub> , G = 1.03 | | TBD | | MHz | | Slew Rate <sup>2</sup> | V <sub>OUT,dm</sub> = 4 V step | | 340 | | V/µs | | Settling Time to 0.1% | V <sub>OUT,dm</sub> = 4 V step | | 85 | | ns | analog.com Rev. PrA | 5 of 108 Table 1. Specifications (Continued) | Parameter | Test Conditions/Comments | Min | Тур | Max | Unit | |-------------------------------------------------------------|--------------------------------------------------------------------------------------------|------------------------|------------------------|---------------------------|---------| | CHANNEL TO CHANNEL MATCHING | | | | | | | Analog Group Delay | | | TBD | | μs | | Phase Angle Mismatch Over Gain | | | TBD | | Deg | | VOCM <sub>ChX</sub> CHARACTERISTICS | | | | | | | Input Voltage | | 1.5 - 0.05 | 1.5 | 1.5 + 0.05 | V | | Input Resistance | | | 125 | | kΩ | | Offset Voltage | Common mode offset V <sub>OS,cm,ChX</sub> = V <sub>OUT,cm,ChX</sub> - | | | | | | ů | VOCM <sub>ChX</sub> | | | | | | | Positive Input (V <sub>IP</sub> ) = Negative Input (V <sub>IN</sub> ) = V <sub>OCM</sub> = | | | | | | | 0 V | | | | | | | T <sub>A</sub> = 25 °C | | ±5 | ±60 | mV | | | T <sub>A</sub> = -40 °C to 85 °C | | ±20 | TBD | mV | | Input Bias Current | T <sub>A</sub> = 25 °C | | -220 | | nA | | • | T <sub>A</sub> = -40 °C to 85 °C | | -350 | | nA | | Input Bias Current Drift | $T_A = -40 ^{\circ}\text{C} \text{ to } 85 ^{\circ}\text{C}$ | | <b>−</b> 1.5 | | nA/°C | | FDA OUTPUT CLAMPS | | | | | | | V <sub>CLAMP+</sub> Clamping Voltage | | | $V_{Cl AMP+} + 0.4$ | V <sub>CLAMP+</sub> + 0.5 | V | | V <sub>CLAMP</sub> - Clamping Voltage | | V <sub>CLAMP</sub> 0.5 | V <sub>CLAMP</sub> 0.4 | OLI WIII | V | | Recovery Time | | OE WIII | 100 | | ns | | Input Resistance | Resistance between +V <sub>CLAMP</sub> and -V <sub>CLAMP</sub> | | 240 | | kΩ | | DISABLE (DISABLE_FDA <sub>ChX</sub> PIN) MODE | CLAWII CLAWII | | | | | | Input Voltage | Disabled | -V <sub>S</sub> - 0.3 | | GND + 1 | V | | 1 3 | Enabled | GND + 1.4 | | +V <sub>S</sub> + 0.3 | V | | Turn Off Time | Static full-scale FDA output falling to 10% | 0 | 20 | 13 0.0 | μs | | | amplitude after DISABLE_FDA <sub>ChX</sub> assertion | | | | F-5 | | Turn On Time | Static full-scale FDA output reaching 90% | | 1.2 | | μs | | | amplitude after DISABLE_FDA <sub>ChX</sub> deassertion | | | | | | DISABLE_FDA <sub>ChX</sub> Pin Bias Current | | | | | | | Enabled | DISABLE_FDA <sub>ChX</sub> = 5 V | | 50 | | nA | | Disabled | DISABLE_FDA <sub>ChX</sub> = 0 V | | 50 | | nA | | REFERENCE INPUT (REFIN) | | | | | | | Input Voltage (V <sub>REFIN</sub> ) | | 2.995 | 3.0 | 3.005 | V | | Current Draw | | -0.6 | | +2 | µA/MSPS | | | T <sub>A</sub> = 25°C | -12.6 | | +53.8 | μA | | Leakage Current | Converters Idle | -4 | | +4 | μA | | COMMON-MODE OUTPUT (CMO <sub>ChX</sub> ) | | | | | | | Absolute Output Voltage | V <sub>REFIN</sub> = 3.0 V | 1.48 | V <sub>REFIN</sub> /2 | 1.51 | V | | Noise | Bandwidth = 7.4 MHz | | 71 | | μV RMS | | Noise Spectral Density | | | 26.1 | | nV/√Hz | | LOW DROPOUT REGULATORS (VDD11 <sub>ChX</sub> , | | | | | | | IOVDD <sub>ChX</sub> ) | | | | | | | Input Voltage Range | | 1.4 | | 2.7 | V | | Output Voltage | T <sub>A</sub> = 25°C, VDDLDO = 1.8 V | | 1.1 | | V | | Start-Up Time | | | 10 | | μs | | LOW VOLTAGE DIFFERENTIAL SIGNALING | | | | | | | (LVDS) INPUT AND OUTPUT (EIA-644) | | | _ | | | | Data Format | Serial LVDS data output | | Twos compleme | nt | | | LVDS Inputs (CLK <sub>ChX</sub> ± and CNV <sub>ChX</sub> ±) | IOVDD <sub>ChX</sub> supply domain inputs. | 700 | | 4400 | ., | | Common-Mode Input Voltage (V <sub>ICM</sub> ) | Default setting | 700 | | 1400 | mV | analog.com Rev. PrA | 6 of 108 Table 1. Specifications (Continued) | Parameter | Test Conditions/Comments | Min | Тур | Max | Unit | |------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|------------------------------|-------------|-----------------------------|------| | Differential Input Voltage (V <sub>IDIFF</sub> ) | Default setting | 100 | | 600 | mV | | LVDS Outputs (DCO <sub>ChX</sub> ±, DA <sub>ChX</sub> ±, and | IOVDD <sub>ChX</sub> supply domain outputs, differential | | | | | | DB <sub>ChX</sub> ±) | termination, load resistance ( $R_L$ ) = 100 $\Omega$ | 045 | 007 | 005 | | | Common-Mode Output Voltage (V <sub>OCM</sub> ) | LVDS_VOD = 001b | 915 | 927 | 935 | mV | | | LVDS_VOD = 010b (default) | 840 | 851 | 860 | mV | | 5 | LVDS_VOD = 100b | 695 | 706 | 715 | mV | | Differential Output Voltage (V <sub>ODIFF</sub> ) | LVDS_VOD = 001b | 370 | 395 | 420 | mV | | | LVDS_VOD = 010b (default) | 500 | 530 | 560 | mV | | NOITAL INDUITO (ONLY OR COLLY and | LVDS_VOD = 100b | 740 | 785 | 830 | mV | | DIGITAL INPUTS (CNV <sub>ChX</sub> , <del>CS<sub>ChX</sub>,</del> SCLK <sub>ChX</sub> , and SDI <sub>ChX</sub> ) | VDD11 <sub>ChX</sub> supply domain inputs | | | | | | Input Voltage Tolerance | | 0 | | 2.5 | | | Logic Levels | | | | | | | Input Low Voltage (V <sub>IL</sub> ) | | 0 | | 0.36 × VDD11 <sub>ChX</sub> | | | Input High Voltage (V <sub>IH</sub> ) | | 0.92 | | 2.5 | | | DIGITAL INPUTS (GPIOX $_{ChX}$ , $\overline{DCS}_{ChX}$ , and $DCLK_{ChX}$ ) | IOVDD <sub>ChX</sub> supply domain inputs | | | | | | Input Voltage Tolerance | | 0 | | 1.26 | V | | Logic Levels | | | | | | | $V_{IL}$ | | 0 | | $0.36 \times IOVDD_{ChX}$ | V | | $V_{IH}$ | | 0.92 | | $IOVDD_{ChX}$ | V | | Input Current | | | | | | | Input Low Current (I <sub>IL</sub> ) | | -1 | | +1 | μA | | Input High Current (I <sub>IH</sub> ) | | -1 | | +1 | μA | | Input Pin Capacitance | | | 4.5 | | pF | | DIGITAL OUTPUTS (GPIOx <sub>ChX</sub> ) | IOVDD <sub>ChX</sub> supply domain outputs | | | | | | Logic Levels | | | | | | | Output Low Voltage (V <sub>OL</sub> ) | Sink current (I <sub>SINK</sub> ) = 500 μA | 0 | | 0.15 | V | | Output High Voltage (V <sub>OH</sub> ) | Source current (I <sub>SOURCE</sub> ) = 500 μA | IOVDD <sub>ChX</sub> - | | IOVDD <sub>ChX</sub> | V | | | (555.1527 | 0.115 | | <b>3.</b> | | | DIGITAL OUTPUTS (SDOX <sub>ChX</sub> ) | IOVDD <sub>ChX</sub> supply domain outputs. | | | | | | Data Format | Configured as serial data output | | Twos comple | ement | | | Logic Levels | | | | | | | $V_{OL}$ | I <sub>SINK</sub> = 500 μA | | | 0.15 | V | | $V_{OH}$ | I <sub>SOURCE</sub> = 500 μA | IOVDD <sub>ChX</sub> - 0.115 | | $IOVDD_ChX$ | V | | POWER SUPPLIES | | | | | | | ±V <sub>S</sub> | | 3 | | 10 | V | | VDD33 | | 3.135 | 3.30 | 3.465 | V | | VDDLDO | | 1.4 | | 2.7 | V | | VDD11 <sub>ChX</sub> | Applied externally, LDO disabled | 1.045 | 1.10 | 1.155 | V | | IOVDD <sub>ChX</sub> | Applied externally, LDO disabled | 1.045 | 1.10 | 1.26 | V | | Operating Current | LVDS_CNV_EN = 0 | | | | | | Static | Converters and interfaces idle, FIFO disabled | | | | | | ±V <sub>S</sub> | , | | TBD | TBD | mA | | VDD33 | | | 10.8 | 14 | mA | | VDDLDO | Both VDD11 <sub>ChX</sub> LDO disabled | | 0 | 0.04 | mA | | VDD11 <sub>ChX</sub> | Oliv. | | 15.3 | 23 | mA | | IOVDD <sub>ChX</sub> | | | 5.2 | 6 | mA | analog.com Rev. PrA | 7 of 108 Table 1. Specifications (Continued) | Parameter | Test Conditions/Comments | Min | Тур | Max | Unit | | |-------------------------------|--------------------------------------------------------------------|---------------------------------------|------|------|------|--| | VDDLDO | Both VDD11 <sub>ChX</sub> LDO enabled | | 43 | 53 | mA | | | Dynamic | DC input signal | | | | | | | ±V <sub>S</sub> | | | TBD | TBD | mA | | | VDD33 | | | 31.4 | 36 | mA | | | VDDLDO | Both VDD11 <sub>ChX</sub> LDO disabled | | 0 | 0.04 | mA | | | VDD11 <sub>ChX</sub> | | | 23.2 | 32 | mA | | | IOVDD <sub>ChX</sub> | | | 6 | 7.5 | mA | | | VDDLDO | Both VDD11 <sub>ChX</sub> LDO enabled | | 59.6 | 71 | mA | | | Dynamic | −0.5 dBFS sine-wave input signal | | | | | | | ±V <sub>S</sub> | | | TBD | TBD | mA | | | VDD33 | | | 28.4 | 32 | mA | | | VDDLDO | VDD11 <sub>ChX</sub> LDO disabled | | 0 | 0.04 | mA | | | VDD11 <sub>ChX</sub> | | | 23.2 | 32 | mA | | | IOVDD <sub>ChX</sub> | | | 6.3 | 7.5 | mA | | | VDDLDO | Both VDD11 <sub>ChX</sub> LDO enabled | Both VDD11 <sub>ChX</sub> LDO enabled | | 71 | mA | | | Standby Mode | | | | | | | | ±V <sub>S</sub> | DISABLE_FDA <sub>ChA</sub> = 0 V, DISABLE_FDA <sub>ChB</sub> = 0 V | | TBD | TBD | mA | | | VDD33 | | | 2.8 | 3.8 | mA | | | VDDLDO | Both VDD11 <sub>ChX</sub> LDO disabled | | 0 | 0.04 | mA | | | VDD11 <sub>ChX</sub> | | | 2.4 | 5.5 | mA | | | IOVDD <sub>ChX</sub> | | | 2.6 | 3.5 | mA | | | VDDLDO | Both VDD11 <sub>ChX</sub> LDO enabled | | 3.6 | 10 | mA | | | Sleep Mode | | | | | | | | ±V <sub>S</sub> | DISABLE_FDA <sub>ChA</sub> = 0 V, DISABLE_FDA <sub>ChB</sub> = 0 V | | TBD | TBD | mA | | | VDD33 | | | 1.2 | 1.8 | mA | | | VDDLDO | Both VDD11 <sub>ChX</sub> LDO disabled | | 0 | 0.04 | mA | | | VDD11 <sub>ChX</sub> | | | 1.2 | 5.5 | mA | | | IOVDD <sub>ChX</sub> | | | 2.6 | 3.5 | mA | | | VDDLDO | Both VDD11 <sub>ChX</sub> LDO enabled | | 3 | 9 | mA | | | Power Dissipation Per Channel | | | | | | | | Static | VDD11 <sub>ChX</sub> LDO disabled | | TBD | TBD | mW | | | Dynamic | DC input signal | | TBD | TBD | mW | | | Dynamic | −0.5 dBFS sine-wave input signal | | | TBD | mW | | | Standby Mode | VDD11 <sub>ChX</sub> LDO disabled | | TBD | TBD | mW | | | Sleep Mode | VDD11 <sub>ChX</sub> LDO disabled | | TBD | TBD | mW | | | EMPERATURE RANGE | | | | | | | | Specified Performance | T <sub>MIN</sub> to T <sub>MAX</sub> | -40 | | +85 | °C | | <sup>&</sup>lt;sup>1</sup> See the Analog Inputs section for more detail and for impedance under single-ended driving condition. analog.com Rev. PrA | 8 of 108 <sup>&</sup>lt;sup>2</sup> Specification guaranteed by design. ## **TIMING SPECIFICATIONS** $VDD33 = 3.3 \text{ V} \pm 5\%, VDDLDO = 1.5 \text{ V} \text{ to } 2.7 \text{ V}, VDD11_{ChX} = 1.1 \text{ V} \pm 5\%, IOVDD_{ChX} = 1.1 \text{ V} - 5\% \text{ to } 1.2 \text{ V} + 5\%, V_{REFIN} = 3.0 \text{ V}, f_S = 40 \text{ MHz}, and T_A = T_{MIN} \text{ to } T_{MAX} \text{ unless otherwise noted}.$ Table 2. Timing Specifications | Parameter | Symbol | Min | Тур | Max | Unit | |------------------------------------------------------------------------------------------------------|----------------------|-------------------------|------------------------------------------|--------------------------------------|------| | Sampling Frequency | f <sub>S</sub> | 1.25 | | 40 | MHz | | Conversion Time | t <sub>CONV</sub> | 25 | | 800 | ns | | Acquisition Phase | t <sub>ACQ</sub> | t <sub>CYC</sub> | | | ns | | Conversion Cycle Period | t <sub>CYC</sub> | t <sub>CONV</sub> | | | ns | | LVDS Data Interface | | | | | | | Data Interface Clock Count | N | | | 10 | | | Active Data Lane Count | L | | | 2 | | | CNV± <sub>ChX</sub> High Time | t <sub>CNVH</sub> | t <sub>CLK</sub> | 5 × t <sub>CLK</sub> | $t_{CYC}$ - $t_{CNVL}$ | ns | | CNV± <sub>ChX</sub> Low Time | t <sub>CNVL</sub> | t <sub>CLK</sub> | 5 × t <sub>CLK</sub> | t <sub>CYC</sub> - t <sub>CNVH</sub> | ns | | CNV± <sub>ChX</sub> Edge to CLK± Rising Edge Alignment | t <sub>CCA</sub> | | | 535 | ps | | CNV± <sub>ChX</sub> to Dx± <sub>ChX</sub> (MSB) Ready | t <sub>MSB</sub> | | | | | | Gain Error Correction Enabled | | | 20.5 | 22.4 | ns | | Gain Error Correction Disabled | | | 15.7 | 18 | ns | | CLK± <sub>ChX</sub> Period | t <sub>CLK</sub> | 2.5 | | t <sub>CYC</sub> × L/N | ns | | CLK± <sub>ChX</sub> Frequency | f <sub>CLK</sub> | | 1/t <sub>CLK</sub> | 400 | MHz | | CLK± <sub>ChX</sub> to Dx± <sub>ChX</sub> Delay | t <sub>CLKD</sub> | | | 2.1 | ns | | CLK± <sub>ChX</sub> to DCO± <sub>ChX</sub> Delay (Echo Clock Mode) | t <sub>DCO</sub> | | | 2 | ns | | DCO± <sub>ChX</sub> to Dx± <sub>ChX</sub> Delay (Echo Clock Mode) | t <sub>DCOD</sub> | 0.02 | | 1 | ns | | Serial Peripheral Interface (SPI) Data Interface | | | | | | | Data Interface Clock Count, Single Conversion Result | М | | | 24 | | | Active Data Lane Count | С | | 1 | 4 | | | Data Interface Chip Select Falling Edge ( $\overline{DCS}_{ChX}$ ) to SDOB <sub>ChX</sub> Data Valid | t <sub>DEN</sub> | 5 | 6 | | ns | | Data Interface Clock Period (DCLK <sub>ChX</sub> ) | t <sub>DCK</sub> | 20 | | | ns | | Data Interface Clock Low Pulse Width (DCLK <sub>ChX</sub> ) | t <sub>DCKL</sub> | t <sub>DCK</sub> × 0.45 | | | ns | | Data Interface Clock High Pulse Width (DCLK <sub>ChX</sub> ) | t <sub>DCLKH</sub> | t <sub>DCK</sub> × 0.45 | | | ns | | Data Interface Clock Falling Edge to Data Remains Valid Delay | t <sub>DHSDO</sub> | 5 | | | ns | | Data Interface Clock Falling Edge to Data Valid Delay | t <sub>DDSDO</sub> | | | 9.6 | ns | | DCLK <sub>ChX</sub> Rising to Data Interface Chip Select Falling | t <sub>DCKEN</sub> | 0 | | | ns | | Data Interface Chip Select High to DCLK Disabled | t <sub>DCLKDIS</sub> | 0 | | | ns | | Data Interface Chip Select High Between Frames | t <sub>DCSMIN</sub> | | $(t_{DCKEN} + t_{DCLKDIS}) + 0.5 \times$ | | ns | | Serial Configuration Interface | | | t <sub>DCLK</sub> | | | | SCLK <sub>ChX</sub> Period | toou | 20 | | | ns | | SCLK <sub>ChX</sub> Low Pulse Width | tsck | t <sub>SCK</sub> × 0.45 | | | ns | | SCLK <sub>ChX</sub> High Pulse Width | tsckl | t <sub>SCK</sub> × 0.45 | | | ns | | SCLK <sub>ChX</sub> Falling Edge to Data Remains Valid Delay | tsckh | 0.7 | | | ns | | SCLK <sub>ChX</sub> Falling Edge to Data Valid Delay | t <sub>HSDO</sub> | 0.7 | | 14.5 | ns | | CS <sub>ChX</sub> Falling Edge to SCLK <sub>ChX</sub> | t <sub>DSDO</sub> | 0 | | 14.5 | | | Last SCLK to $\overline{\text{CS}}_{\text{ChX}}$ Rising | tcssck | | | | ns | | SDI <sub>ChX</sub> Valid Setup Time Before SCLK <sub>ChX</sub> Rising Edge | t <sub>SCKCS</sub> | 0 | | | ns | | SDI Valid Hold Time After SCLK Rising Edge | t <sub>SSDI</sub> | | | | ns | | SCLK Rising to Data Interface Chip Select Falling | t <sub>HSDI</sub> | 0 | | | ns | analog.com Rev. PrA | 9 of 108 Table 2. Timing Specifications (Continued) | Parameter | Symbol | Min | Тур | Max | Unit | |-----------------------------------------------------------------|-----------------------|----------------------|-----------------------------------------------|----------------------|------| | Data Interface Chip Select High to SCLK <sub>ChX</sub> Disabled | t <sub>SCKDIS</sub> | 0 | | | ns | | Data Interface Chip Select High to SDO <sub>ChX</sub> Disabled | t <sub>CSDIS</sub> | | | 10.3 | ns | | Data Interface Chip Select High Between Frames | t <sub>CSMIN</sub> | | (t <sub>SCKEN</sub> + t <sub>SCKDIS</sub> ) + | $0.5 \times t_{SCK}$ | ns | | Digital Filter | | | | | | | FILT_SYNC <sub>ChX</sub> Rising Edge to CNV Rising Edge | t <sub>SYNC MAX</sub> | | 5 | | ns | | CNV Rising Edge to FILT_SYNC ChX Falling Edge | t <sub>SYNC MIN</sub> | | 3 | | ns | | Event Detection | | | | | | | Input Threshold Crossed to ALERT Asserted | t <sub>EVT</sub> | 2 × t <sub>CYC</sub> | | $3 \times t_{CYC}$ | | analog.com Rev. PrA | 10 of 108 #### **ABSOLUTE MAXIMUM RATINGS** Table 3. Absolute Maximum Ratings | Parameter | Rating | |-----------------------------------------------------------------------------------------|--------------------------------------| | Analog Inputs | | | SJ+ <sub>ChA</sub> to SJ- <sub>ChA</sub> , SJ+ <sub>ChB</sub> to SJ- <sub>ChB</sub> | ±1 V | | IN3+ <sub>ChA</sub> to IN3- <sub>ChA</sub> , IN3+ <sub>ChB</sub> to IN3- <sub>ChB</sub> | ±2 V | | IN2+ <sub>ChA</sub> to IN2- <sub>ChA</sub> , IN2+ <sub>ChB</sub> to IN2- <sub>ChB</sub> | ±4 V | | IN1+ <sub>ChA</sub> to IN1- <sub>ChA</sub> , IN1+ <sub>ChB</sub> to IN1- <sub>ChB</sub> | ±7 V | | V <sub>OCM ChX</sub> | $-V_{\rm S}$ to $+V_{\rm S}$ + 0.3 V | | -V <sub>CLAMP</sub> | -0.3 V to 3.6 V | | +V <sub>CLAMP</sub> | -0.3 V to 3.6 V | | Supply Voltage | | | +V <sub>S</sub> to -V <sub>S</sub> | 11 V | | REFIN and VDD33 to GND | -0.3 V to +3.6 V | | VDDLDO to GND | -0.3 V to +2.75 V | | VDD11 <sub>ChX</sub> to GND | -0.3 V to +1.26 V | | IOVDD <sub>ChX</sub> to GND | -0.3 V to +1.26 V | | Digital Inputs and Outputs | | | Inputs (CNV±ChX, CLK±ChX) to GND | -0.3 V to +2.75 V | | LVDS OUTPUT (DCO±ChX, DA±ChX, DB±ChX) to GND | -0.3 V to +1.26 V | | $\overline{\text{CS}}_{\text{ChX}}$ , SCLK <sub>ChX</sub> , SDI <sub>ChX</sub> to GND | -0.3 V to +2.75 V | | GPIOn <sub>ChX</sub> to GND | -0.3 V to +1.26 V | | DISABLE_FDA <sub>ChXA</sub> to GND | $-V_S$ - 0.3 V to $+V_S$ | | | + 0.3 V | | $SDOA_ChX$ , $SDOB_ChX$ , $SDOC_ChX$ , $SDOD_ChX$ to $GND$ | -0.3 V to 1.26 V | | Temperature | | | Storage Range | −55°C to +150°C | | Operating Range | -40°C to +85°C | | Maximum Reflow (Package) as per JEDEC J-STD-020 | 260°C | Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability. ## THERMAL RESISTANCE Thermal performance is directly linked to PCB design and operating environment. Careful attention to PCB thermal design is required. $\theta_{JA}$ is the natural convection, junction-to-ambient thermal resistance measured in a one cubic foot sealed enclosure, $\theta_{JC}$ is the junction to case thermal resistance, $\theta_{JB}$ is the junction-to-board thermal resistance, and $\Psi_{JT}$ is the junction-to-top thermal characterization. Thermal resistance values specified in Table 4 are simulated based on JEDEC specs (unless specified otherwise) and should be used in compliance with JESD51-12. Table 4. Thermal Resistance | Package Type <sup>1</sup> | $\theta_{JA}$ | $\theta_{JC}$ | $\theta_{JB}$ | $\Psi_{JT}$ | Unit | |---------------------------|---------------|---------------|---------------|-------------|------| | BC-196-19 | 37.3 | 23 | 23 | 3.6 | °C/W | $<sup>^{1}\,</sup>$ Test Condition: Thermal impedance simulated values are based on use of a 2S2P with vias JEDEC PCB excluding the $\theta_{JC}$ which uses 1S0P JEDEC PCB. ## **ELECTROSTATIC DISCHARGE (ESD) RATINGS** The following ESD information is provided for handling of ESD-sensitive devices in an ESD-protected area only. Human body model (HBM) per ANSI/ESDA/JEDEC JS-001. Field induced charged-device model (FICDM) per ANSI/ESDA/JEDEC JS-002. ### ESD Ratings for the AD4880 Table 5. AD4880, 196-Ball CSP BGA | ESD Model | Withstand Threshold (V) | Class | |-----------|-------------------------|-------| | НВМ | TBD | TBD | | FICDM | TBD | TBD | #### **ESD CAUTION** ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. analog.com Rev. PrA | 11 of 108 ## PRELIMINARY – NOT FINAL PIN OUT Figure 3. Pin Configuration analog.com Rev. PrA | 12 of 108 Table 6. Pin Function Descriptions | Pin No. | Mnemonic | Type <sup>1</sup> | Description | | |-------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | A1, A2 | IN2+ <sub>ChB</sub> | Al | Channel B Positive Analog Input 2. | | | A3 | IN1+ <sub>ChB</sub> | Al | Channel B Positive Analog Input 1. | | | A4 | IN1- <sub>ChB</sub> | Al | Channel B Negative Analog Input 1. | | | A5, A6 | IN2- <sub>ChB</sub> | Al | Channel B Negative Analog Input 2. | | | A7, A14, F5, F7, A7,<br>A14, F5, F7, F12, F14,<br>G1 to G3, G8 to G10,<br>H1, H8, J3 to J6, J10 to<br>J13, K3 to K5, K10 to<br>K12, L1, L3 to L5, L8, | GND | P | Grounds. All ground pins must be connected to a PCB GND plane. | | | L10 to L12, M1, M3 to M5, M8, M10 to M12 | | | | | | A8, A9 | IN2+ <sub>ChA</sub> | Al | Channel A Positive Analog Input 2. | | | A10 | IN1+ <sub>ChA</sub> | Al | Channel A Positive Analog Input 1. | | | A11 | IN1- <sub>ChA</sub> | Al | Channel A Negative Analog Input 1. | | | A12, A13 | IN2- <sub>ChA</sub> | Al | Channel A Negative Analog Input 2. | | | B1, B2 | IN3+ <sub>ChB</sub> | Al | Channel B Positive Analog Input 3. | | | B3 | SJ+ <sub>ChB</sub> | Al | Channel B FDA Summing Junction Positive Node. Sensitive pin, see layout recommendations. | | | B4 | SJ- <sub>ChB</sub> | Al | Channel B FDA Summing Junction Negative Node. Sensitive pin, see layout recommendations. | | | B5, B6 | IN3- <sub>ChB</sub> | Al | Channel B Negative Analog Input 3. | | | B7, B14, C1 to C14 | -V <sub>S</sub> | P | FDA Negative Supply Rail. These supply pins are internally decoupled by two, 220 nF capacitors to GND. These pins must be shorted externally. | | | B8, B9 | IN3+ <sub>ChA</sub> | Al | Channel A Positive Analog Input 3. | | | B10 | SJ+ <sub>ChA</sub> | Al | Channel A FDA Summing Juction Positive Node. Sensitive pin, see layout recommendations. | | | B11 | SJ- <sub>ChA</sub> | Al | Channel A FDA Summing Junction Negative Node. Sensitive pin, see layout recommendations. | | | B12, B13 | IN3- <sub>ChA</sub> | Al | Channel A Negative Analog Input 3. | | | D1 to D14, E6, E13 | +V <sub>S</sub> | Р | FDA Positive Supply Rail. These supply pins are internally decoupled by two, 220 nF capacitors to GND. These pins must be shorted externally. | | | E1, E8 | +V <sub>CLAMP</sub> | Al | FDA Positive Clamp. These pins must be shorted externally. | | | E2, E3 | OUT- <sub>ChB</sub> | AO | Channel B FDA Negative Output. | | | E4, E5 | OUT+ <sub>ChB</sub> | AO | Channel B FDA Positive Output. | | | E7, E14 | -V <sub>CLAMP</sub> | Al | FDA Negative Clamp. These pins must be shorted externally. | | | E9, E10 | OUT- <sub>ChA</sub> | AO | Channel A FDA Negative Output. | | | E11, E12 | OUT+ <sub>ChA</sub> | AO | Channel A FDA Positive Output. | | | F1 | V <sub>OCM_ChB</sub> | Al | Channel B FDA Output Common-Mode Voltage. | | | F2 | CMO <sub>ChB</sub> | AO | Channel B ADC Common-Mode Voltage Output. | | | F3, F4, F10, F11, P1, P8 | DNC | DNC | Do Not Connect. Do not connect to these pins. | | | F6 | DISABLE_FDA <sub>ChB</sub> | DI | Channel B FDA Disable Pin. Contains internal pull-up network, can be left floating for normal operation. | | | F8 | V <sub>OCM ChA</sub> | Al | Channel A FDA Output Common-Mode Voltage. | | | F9 | CMO <sub>ChA</sub> | AO | Channel A ADC Common-Mode Voltage Output | | | F13 | DISABLE_FDA <sub>ChA</sub> | DI | Channel A FDA Disable Pin. Contains internal pull-up network, can be left floating for normal operation. | | | G4 to G6, G11 to G13,<br>H4, H5, H11, H12, J1,<br>J2, J8, J9, K1, K2, K8,<br>K9 | REFGND | P | Reference Grounds. Connect any external reference decoupling capacitors across REFIN and REFGND. All REFGND pins must be tied with a low impedance path to GND. | | | G7, H7, J7 | VDD11 <sub>ChB</sub> | P | Channel B ADC 1.1 V Core Supplies. These supply pins are internally decoupled by four, 470 nF capacitors to GND. | | | | | | When power is supplied to VDDLDO (H6, H13), an internal LDO voltage regulator produces the 1.1 V required at these pins. The voltage regulator is automatically powered on when VDDLDO is driven with a voltage between 1.4 V and 2.7 V. | | | | | | If VDDLDO is left disconnected, the required 1.1 V must be supplied to these pins from an external source. | | analog.com Rev. PrA | 13 of 108 Table 6. Pin Function Descriptions (Continued) | Pin No. | Mnemonic | Type <sup>1</sup> | Description | |-----------------|----------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | G14, H14, J14 | VDD11 <sub>ChA</sub> | Р | Channel A ADC 1.1 V Core Supplies. These supply pins are internally decoupled by four, 470 nF capacitors to GND. | | | | | When power is supplied to VDDLDO (H6, H13), an internal LDO voltage regulator produces the 1.1 V required at these pins. The voltage regulator is automatically powered on when VDDLDO is driven with a voltage between 1.4 V and 2.7 V. | | | | | If VDDLDO is left disconnected, the required 1.1 V must be supplied to these pins from an external source. | | H2, H3, H9, H10 | VDD33 | P | 3.3 V Supply Rail Inputs for ADCs. These supply pins are internally decoupled by two 470 nF capacitors to GND. These pins must be shorted externally. | | H6, H13 | VDDLDO | P | LDO Supply Rail Input. | | | | | This supply rail is internally decoupled by two 220 nF capacitors to GND. Four internal, 1.1 V, LDO voltage regulators (two per ADC) can be supplied from a source connected to this input in the 1.4 V to 2.7 V range. If this pin is left open, all four internal regulators automatically power off and VDD11 <sub>ChA</sub> , VDD11 <sub>ChB</sub> , IOVDD <sub>ChA</sub> , and IOVDD <sub>ChB</sub> must be connected with an external voltage source within their allowed specification limits. If VDDLDO is connected to a voltage source, VDD11 <sub>ChA</sub> , VDD11 <sub>ChB</sub> , IOVDD <sub>ChA</sub> , and IOVDD <sub>ChB</sub> must not be connected to any external voltage source. | | | | | These pins must be shorted externally. | | K6, K13 | IOGND | P | Digital Interface Supply Ground Reference. These pins must be connected to the same ground plane as all other GND pins. | | | | | All pins specified as type DI, DO, or DI/O must use this ground reference. | | K7 | IOVDD <sub>ChB</sub> | P | Channel B ADC 1.1 V Digital Interface Supply Rail. This supply is internally decoupled by a 220 nF capacitor to IOGND. | | | | | When power is supplied to VDDLDO (H6, H13), an internal LDO voltage regulator produces the 1.1 V required at this pin. The voltage regulator is automatically powered on when VDDLDO is driven with a voltage between 1.4 V and 2.7 V. | | | | | If VDDLDO is left disconnected, the required 1.1 V must be supplied to this pin from an external source (typically the host controller interface supply). | | K14 | IOVDD <sub>ChA</sub> | P | Channel A ADC 1.1 V Digital Interface Supply Rail. This supply is internally decoupled by a 220 nF capacitor to IOGND. | | | | | When power is supplied to VDDLDO (H6, H13), an internal LDO voltage regulator produces the 1.1 V required at this pin. The voltage regulator is automatically powered on when VDDLDO is driven with a voltage between 1.4 V and 2.7 V. | | | | | If VDDLDO is left disconnected, the required 1.1 V must be supplied to this pin from an external source (typically the host controller interface supply). | | L2, L9, M2, M9 | REFIN | Al | 3.0 V Reference Voltage Input for ADCs. These pins must be shorted externally. | | L6, L7 | CNV+ <sub>ChB</sub> , | DI | Channel B ADC Convert Start Inputs. This pin pair serves as the conversion control input; a conversion is initiated | | | CNV- <sub>ChB</sub> | | on the rising edge of the convert signal. | | | | | These inputs are by default configured in complementary metal-oxide semiconductor (CMOS) mode, in which $CNV{ChB}$ must be tied to IOGND and the convert signal is applied to $CNV+_{ChB}$ . In the LVDS data interface mode, the convert start input can be optionally configured in LVDS mode, in which case, the convert signal is applied differentially to $CNV+_{ChB}$ and $CNV{ChB}$ and an external $100~\Omega$ termination resistor must be placed across these pins. See the ADC Conversion Control section for further details. | | L13, L14 | CNV+ <sub>ChA</sub> ,<br>CNV- <sub>ChA</sub> | DI | Channel A ADC Convert Start Inputs. This pin pair serves as the conversion control input; a conversion is initiated on the rising edge of the convert signal. | | | | | These inputs are by default configured in complementary metal-oxide semiconductor (CMOS) mode, in which $CNV{ChA}$ must be tied to IOGND and the convert signal is applied to $CNV+_{ChA}$ . In the LVDS data interface mode, the convert start input can be optionally configured in LVDS mode, in which case, the convert signal is applied differentially to $CNV+_{ChA}$ and $CNV{ChA}$ and an external $CNV{ChA}$ and $CNV{ChA}$ and an external $CNV{ChA}$ and $C$ | | M6 | CLK+ <sub>ChB</sub> /<br>DCLK <sub>ChB</sub> | DI | Channel B ADC Data Interface Clock Multifunction Pin | | | | | In LVDS data interface mode (default), this pin serves as half of the differential data clock input, and an external $100 \Omega$ termination resistor must be present between it and the CLK- <sub>ChB</sub> pin. | | | | | In SPI data interface mode, the single-ended data clock signal must be applied to this pin. | analog.com Rev. PrA | 14 of 108 Table 6. Pin Function Descriptions (Continued) | Pin No. | Mnemonic | Type <sup>1</sup> | Description | |------------|----------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | M7 | CLK- <sub>ChB</sub> /DCS <sub>ChB</sub> | DI | Channel B ADC Data Interface Clock Input (CLK- <sub>ChB</sub> )/Data Interface Chip Select (\overline{DCS}_{ChB}) Multifunction Pin. | | | | | In LVDS data interface mode (default), this pin serves as half of the differential data clock input, and an external $100 \Omega$ termination resistor must be present between it and the CLK+ <sub>ChB</sub> pin. | | | | | In SPI data interface mode, this pin functions as a chip select input (data interface chip select). | | И13 | CLK+ <sub>ChA</sub> /<br>DCLK <sub>ChA</sub> | DI | Channel A ADC Data Interface Clock Multifunction Pin | | | | | In LVDS data interface mode (default), this pin serves as half of the differential data clock input, and an external $100 \Omega$ termination resistor must be present between it and the CLK- <sub>ChA</sub> pin. | | | | | In SPI data interface mode, the single-ended data clock signal must be applied to this pin. | | Л14 | CLK- <sub>ChA</sub> /DCS <sub>ChA</sub> | DI | Channel A ADC Data Interface Clock Input (CLK- <sub>ChA</sub> )/Data Interface Chip Select ( $\overline{DCS}_{ChA}$ ) Multifunction Pin. | | | | | In LVDS data interface mode (default), this pin serves as half of the differential data clock input, and an external $100 \Omega$ termination resistor must be present between it and the CLK+ <sub>ChA</sub> pin. | | | | | In SPI data interface mode, this pin functions as a chip select input (data interface chip select). | | <b>N1</b> | GPIO0 <sub>ChB</sub> | DI/O | Channel B ADC General-Purpose Input and Output 0 Pin. | | | | | By default, this pin is enabled as an output and functioning as Channel B Configuration SPI SDO. | | <b>\</b> 2 | GPIO1 <sub>ChB</sub> | DI/O | Channel B ADC General-Purpose Input and Output 1 Pin. | | 13 | GPIO2 <sub>ChB</sub> | DI/O | Channel B ADC General-Purpose Input and Output 2 Pin. | | 14 | GPIO3 <sub>ChB</sub> | DI/O | Channel B ADC General-Purpose Input and Output 3 Pin. | | 15 | DCO- <sub>ChB</sub> | DO | Channel B ADC LVDS Echo Clock Negative Output. | | | | | This output pin, along with DCO+ <sub>ChB</sub> , outputs a buffered and delayed version of CLK+ <sub>ChB</sub> and CLK- <sub>ChB</sub> . Data outputs from LVDS Data Lanes (DA± <sub>ChB</sub> and DB± <sub>ChB</sub> , if active) are clocked out in alignment with both rising and falling edges of DCO+ <sub>ChB</sub> and DCO- <sub>ChB</sub> . If the echo clock mode is disabled, these pins can be left unconnected. | | 16 | DB+ <sub>ChB</sub> /SDOC <sub>ChB</sub> , | DO | Channel B ADC Data Interface Output Multifunction Pin. | | | | | In LVDS data interface mode (default), this output pin along with DB- <sub>ChB</sub> serves as the optional, secondary LVDS Data Lane B for the ADC. If unused, leave unconnected. | | | | | When the ADC is in SPI data interface mode, this pin functions as Serial Data Output C (SDOC <sub>ChB</sub> ), which is active in a four-lane configuration only. Result data is shifted out of this pin on the falling edge of the data interfact clock (DCLK <sub>ChB</sub> ). | | | | | This pin must left unconnected if not being used. | | <b>1</b> 7 | DB- <sub>ChB</sub> /SDOD <sub>ChB</sub> | DO | Channel B ADC Data Interface Output Multifunction Pin. | | | | | When the ADC is in LVDS data interface mode (default), this output pin along with DB+ <sub>ChB</sub> serves as the optional secondary LVDS Data Lane B. If unused, leave unconnected. | | | | | When the ADC is in SPI data interface mode, this pin functions as Serial Data Output D (SDOD <sub>ChB</sub> ), which is active in a four-lane configuration only. Result data is shifted out of this pin on the falling edge of the data interface clock (DCLK <sub>ChB</sub> ). Note that this pin does not go into a high impedance state when used in four-lane SPI mode when $\overline{\text{CS}}_{\text{ChB}}$ is inactive. | | | | | This pin must be left unconnected if not being used. | | 18 | GPIO0 <sub>ChA</sub> | DI/O | Channel A ADC General-Purpose Input and Output 0 Pin. | | | | | By default, this pin is enabled as an output and functioning as Channel A Configuration SPI SDO. | | 9 | GPIO1 <sub>ChA</sub> | DI/O | Channel A ADC General-Purpose Input and Output 1 Pin. | | 10 | GPIO2 <sub>ChA</sub> | DI/O | Channel A ADC General-Purpose Input and Output 2 Pin. | | 11 | GPIO3 <sub>ChA</sub> | DI/O | Channel A ADC General-Purpose Input and Output 3 Pin. | | 112 | DCO- <sub>ChA</sub> | DO | Channel A ADC LVDS Echo Clock Negative Output. | | | | | This pin, along with DCO+ <sub>ChA</sub> , outputs a buffered and delayed version of CLK+ <sub>ChA</sub> and CLK- <sub>ChA</sub> . Data outputs from LVDS Data Lanes (DA± <sub>ChA</sub> and DB± <sub>ChA</sub> , if active) are clocked out in alignment with both rising and falling | | 112 | DBT 16DOC | DO | edges of DCO+ <sub>ChA</sub> and DCO- <sub>ChA</sub> . If the echo clock mode is disabled, these pins can be left unconnected. | | N13 | DB+ <sub>ChA</sub> /SDOC <sub>ChA</sub> , | DO | Channel A ADC Data Interface Output Multifunction Pin. In LVDS data interface mode (default), this output pin along with DB- <sub>ChA</sub> serves as the optional, secondary LVDS Data Lane B for the ADC. If unused, leave unconnected. | analog.com Rev. PrA | 15 of 108 Table 6. Pin Function Descriptions (Continued) | Pin No. | Mnemonic | Type <sup>1</sup> | Description | |---------|-----------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | When the ADC is in SPI data interface mode, this pin functions as Serial Data Output C (SDOC <sub>ChA</sub> ), which is active in a four-lane configuration only. Result data is shifted out of this pin on the falling edge of the data interface clock (DCLK <sub>ChA</sub> ). | | | | | This pin must left unconnected if not being used. | | N14 | DB- <sub>ChA</sub> /SDOD <sub>ChA</sub> | DO | Channel A ADC Data Interface Output Multifunction Pin. | | | | | When the ADC is in LVDS data interface mode (default), this output pin along with DB+ <sub>ChA</sub> serves as the optional, secondary LVDS Data Lane B. If unused, leave unconnected. | | | | | When the ADC is in SPI data interface mode, this pin functions as Serial Data Output D (SDOD <sub>ChA</sub> ), which is active in a four-lane configuration only. Result data is shifted out of this pin on the falling edge of the data interface clock (DCLK <sub>ChA</sub> ). Note that this pin does not go into a high impedance state when used in four-lane SPI mode when $\overline{\text{CS}}_{\text{ChA}}$ is inactive. | | | | | This pin must be left unconnected if not being used. | | P2 | SCLK <sub>ChB</sub> | DI | Channel B ADC Configuration Interface Serial Data Clock. This clock input is used to shift data into and out of the device configuration memory. | | P3 | SDI <sub>ChB</sub> | DI | Channel B ADC Configuration Interface Serial Data Input. Data is shifted into this input on the rising edge of the serial data clock, SCLK <sub>ChB</sub> . | | P4 | CS <sub>ChB</sub> | DI | Channel B ADC Configuration Interface Chip Select Input (Active Low). The $\overline{\text{CS}}_{\text{ChB}}$ input frames serial data transfers over the Configuration SPI. | | P5 | DCO+ <sub>ChB</sub> | DO | Channel B ADC LVDS Echo Clock Positive Output. | | | | | This output pin, along with DCO- <sub>ChB</sub> , outputs a buffered and delayed version of CLK+ <sub>ChB</sub> and CLK- <sub>ChB</sub> . Data outputs from LVDS Data Lanes (DA± <sub>ChB</sub> and DB± <sub>ChB</sub> , if active) are clocked out in alignment with both rising and falling edges of DCO+ <sub>ChB</sub> and DCO- <sub>ChB</sub> . If the echo clock mode is disabled, these pins can be left unconnected. | | P6 | DA+ <sub>ChB</sub> /SDOA <sub>ChB</sub> | DO | Channel B ADC Data Interface Output Multifunction Pin. | | . • | 27. CHB/ 22 G. CHB | | In LVDS data interface mode (default), this output pin along with DA- <sub>ChB</sub> serves as the primary LVDS Data Lane A | | | | | In SPI data interface mode, this pin functions as Serial Data Output A (SDOA <sub>ChB</sub> ), which is active in a four-lane configuration only. Result data is shifted out of this pin on the falling edge of the data interface clock (DCLK <sub>ChB</sub> ). | | | | | This pin must left unconnected if not being used. | | P7 | DA- <sub>ChB</sub> /SDOB <sub>ChB</sub> | DO | Channel B ADC Data Interface Output Multifunction Pin. | | | | | In LVDS data interface mode (default), this output pin along with DA+ <sub>ChB</sub> serves as the primary LVDS Data Lane A | | | | | In SPI data interface mode, this pin functions as Serial Data Output B (SDOB <sub>ChB</sub> ), which is active in a four-lane configuration only. Result data is shifted out of this pin on the falling edge of the data interface clock (DCLK <sub>ChB</sub> ). | | | | | This pin must left unconnected if not being used. | | P9 | SCLK <sub>ChA</sub> | DI | Channel A ADC Configuration Interface Serial Data Clock. This clock input is used to shift data into and out of the device configuration memory. | | P10 | SDI <sub>ChA</sub> | DI | Channel A ADC Configuration Interface Serial Data Input. Data is shifted into this input on the rising edge of the serial data clock, SCLK <sub>ChA</sub> . | | P11 | CS ChA | DI | Channel A ADC Configuration Interface Chip Select Input (Active Low). The $\overline{\text{CS}}_{\text{ChA}}$ input frames serial data transfers over the Configuration SPI. | | P12 | DCO+ <sub>ChA</sub> | DO | Channel A ADC LVDS Echo Clock Positive Output. | | | | | This pin, along with DCO- <sub>ChB</sub> , outputs a buffered and delayed version of CLK+ <sub>ChA</sub> and CLK- <sub>ChA</sub> . Data outputs from LVDS Data Lanes (DA± <sub>ChA</sub> and DB± <sub>ChA</sub> , if active) are clocked out in alignment with both rising and falling edges of DCO+ <sub>ChA</sub> and DCO- <sub>ChA</sub> . If the echo clock mode is disabled, these pins can be left unconnected. | | P13 | DA+ <sub>ChA</sub> /SDOA <sub>ChA</sub> | DO | Channel A ADC Data Interface Output Multifunction Pin. | | | Olar Olar | | In LVDS data interface mode (default), this output pin along with DA- <sub>ChA</sub> serves as the primary LVDS Data Lane A | | | | | In SPI data interface mode, this pin functions as Serial Data Output A (SDOA <sub>ChA</sub> ), which is active in a four-lane configuration only. Result data is shifted out of this pin on the falling edge of the data interface clock (DCLK <sub>ChA</sub> ). | | | | | This pin must left unconnected if not being used. | | P14 | DA- <sub>ChA</sub> /SDOB <sub>ChA</sub> | DO | Channel A ADC Data Interface Output Multifunction Pin. | | | | | In LVDS data interface mode (default), this output pin along with DA+ <sub>ChA</sub> serves as the primary LVDS Data Lane A | | | | | In SPI data interface mode, this pin functions as Serial Data Output B (SDOB <sub>ChA</sub> ), which is active in a four-lane configuration only. Result data is shifted out of this pin on the falling edge of the data interface clock (DCLK <sub>ChA</sub> ). | analog.com Rev. PrA | 16 of 108 #### Table 6. Pin Function Descriptions (Continued) | Pin No. | Mnemonic | Type <sup>1</sup> | Description | |---------|----------|-------------------|---------------------------------------------------| | | | | This pin must left unconnected if not being used. | <sup>&</sup>lt;sup>1</sup> Al is analog input, AO is analog output, DI is digital input; DI/O is digital input and output, DO is digital output, and P is power. analog.com Rev. PrA | 17 of 108 Unless otherwise noted, $T_A = 25^{\circ}\text{C}$ , $f_S = 40$ MSPS, G = 1.03, $+V_S = 5$ V, $-V_S = -1$ , VDD33 = 3.3 V, VDDLDO not connected, IOVDD<sub>ChX</sub> = 1.1 V, VDD11<sub>ChX</sub> = 1.1V, external FDA feedback capacitors ( $C_{fb}$ ) = 220 pF, and digital filters disabled. Figure 4. INL vs. Output Code Figure 5. DNL vs. Output Code Figure 6. INL vs. Output Code, Differential Input Signal Figure 7. INL vs. Output Code, Singe-Ended Input Signal Figure 8. Histogram of Output Codes Figure 9. Small Signal Frequency Response, 40 MSPS analog.com Rev. PrA | 18 of 108 Figure 10. FFT 40 MSPS, $f_{IN}$ = 10 kHz, Differential, -0.5 dBFS, G = 1.03 Figure 11. FFT 40 MSPS, $f_{IN}$ = 10 kHz, Differential, -0.5 dBFS, G = 1.5 Figure 12. FFT 40 MSPS, $f_{IN}$ = 10 kHz, Differential, -0.5 dBFS, G = 2.03 Figure 13. FFT 40 MSPS, $f_{\rm IN}$ = 10 kHz, Differential, -0.5 dBFS, G = 5.77 Figure 14. FFT 40 MSPS, $f_{IN}$ = 10 kHz, Differential, -0.5 dBFS, G = 7.02 Figure 15. FFT 40 MSPS, $f_{\rm IN}$ = 10 kHz, Single-ended, -0.5 dBFS, G = 1.03 analog.com Rev. PrA | 19 of 108 Figure 16. FFT 40 MSPS, $f_{\rm IN}$ = 10 kHz, Single-ended, -0.5 dBFS, G = 1.5 Figure 17. FFT 40 MSPS, $f_{\rm IN}$ = 10 kHz, Single-ended, -0.5 dBFS, G = 2.03 Figure 18. FFT 40 MSPS, $f_{IN}$ = 10 kHz, Single-ended, -0.5 dBFS, G = 5.77 Figure 19. FFT 40 MSPS, $f_{\rm IN}$ = 10 kHz, Single-ended, -0.5 dBFS, G = 7.02 Figure 20. FFT 40 MSPS, $f_{\rm IN}$ = 100 kHz, Differential, -0.5 dBFS, G = 1.03 Figure 21. FFT 40 MSPS, $f_{IN}$ = 100 kHz, Differential, -0.5 dBFS, G = 1.5 analog.com Rev. PrA | 20 of 108 Figure 22. FFT 40 MSPS, $f_{\rm IN}$ = 100 kHz, Differential, -0.5 dBFS, G = 2.03 Figure 23. FFT 40 MSPS, $f_{IN}$ = 100 kHz, Differential, -0.5 dBFS, G = 5.77 Figure 24. FFT 40 MSPS, $f_{IN}$ = 100 kHz, Differential, -0.5 dBFS, G = 7.02 Figure 25. FFT 40 MSPS, f<sub>IN</sub> = 1 MHz, Differential, -1 dBFS, G = 1.03 Figure 26. FFT 40 MSPS, f<sub>IN</sub> = 1 MHz, Differential, −1 dBFS, G = 1.5 Figure 27. FFT 40 MSPS, f<sub>IN</sub> = 1 MHz, Differential, -1 dBFS, G = 2.03 analog.com Rev. PrA | 21 of 108 Figure 28. FFT 40 MSPS, $f_{IN}$ = 1 MHz, Differential, -1 dBFS, G = 5.77 Figure 29. FFT 40 MSPS, $f_{IN} = 1$ MHz, Differential, -1 dBFS, G = 7.02 Figure 30. SNR vs. Input Frequency Figure 31. THD vs. Input Frequency Figure 32. SINAD vs. Input Frequency Figure 33. SFDR vs. Input Frequency analog.com Rev. PrA | 22 of 108 **TBD** Figure 34. SNR vs. Temperature, $f_{IN} = 1 \text{ kHz}$ , -0.5 dBFS **TBD** Figure 35. THD vs. Temperature, $f_{IN} = 1 \text{ kHz}$ , -0.5 dBFS **TBD** Figure 36. SINAD vs. Temperature, $f_{IN}$ = 1 kHz, -0.5 dBFS **TBD** Figure 37. SFDR vs. Temperature, $f_{IN} = 1 \text{ kHz}$ , -0.5 dBFS **TBD** Figure 38. SNR, Dynamic Range vs. Decimation Rate **TBD** Figure 39. Low Frequency Noise, Inputs Shorted analog.com Rev. PrA | 23 of 108 Figure 40. Offset Error vs. Temperature Figure 41. Gain Error vs. Temperature Figure 42. AC Common Mode Rejection Ratio (CMRR) vs. Frequency Figure 43. Total Power vs. Sampling Frequency, +VS = 5 V, -VS= -1 V, LDOs disabled Figure 44. Total Power vs. Sampling Frequency, +VS = 5 V, -VS= -5 V, LDOs disabled Figure 45. Total Power vs. Sampling Frequency, +VS = 3.3 V, -VS= -0.1 V, LDOs disabled analog.com Rev. PrA | 24 of 108 Figure 46. Total Power vs. Temperature, LDOs disabled Figure 47. Total Power vs. Sampling Frequency, LDO Regulators Enabled Figure 48. Output Overdrive Recovery Figure 49. Channel to Channel Isolation Figure 50. Channel to Channel Phase Matching Figure 51. CMO Voltage Variation vs. Load Resistance analog.com Rev. PrA | 25 of 108 Figure 52. AC Power Supply Rejection Ratio (PSRR) vs. Frequency Figure 53. Total Power vs. Temperature analog.com Rev. PrA | 26 of 108 #### **TERMINOLOGY** ### Integral Nonlinearity Error (INL) INL refers to the deviation of each output code from a line drawn between points at negative full scale and positive full scale. The negative full-scale reference is defined by an input level equivalent to $\frac{1}{2}$ LSB prior to the first code transition. The positive full-scale reference is defined as an input level that is $\frac{1}{2}$ LSB beyond the last code transition. The deviation is measured from the center of each code relative to the straight line. ## **Differential Nonlinearity Error (DNL)** In an ideal ADC, code transitions occur at 1 LSB intervals. DNL is a measure of the maximum deviation of any code from the ideal code width. DNL is specified in terms of resolution for which no missing codes are guaranteed. #### **Zero Error** Zero error is the difference between the ideal midscale voltage, 0 V, and the applied voltage producing the midscale output code, 0 LSB. #### **Gain Error** Gain error is specified as the difference in the slope of the ADC transfer characteristic vs. that of an ideal converter. In an ideal data converter, the first code transition (100 ... 00 to 100 ... 01) occurs ½ LSB more than the nominal negative full-scale input (-2.999997 V for a ±3.0 V range at 20 bits) and the last code transition (011 ... 10 to 011 ... 11) occurs 1½ LSB less than the nominal positive full-scale input (+2.999991 V for a ±3.0 V range at 20 bits). #### Signal-to-Noise Ratio (SNR) SNR is the computed ratio of the fundamental signal amplitude measured in RMS volts and the root sum of squares of all other spectral components in the Nyquist bandwidth ( $f < f_S/2$ ) excluding harmonics and DC components. The computed value of SNR is converted into a logarithmic scale and expressed in decibels (dB). #### Signal-to-Noise-and-Distortion (SINAD) Ratio SINAD is the computed ratio of the fundamental signal amplitude measured in RMS volts and the root sum of squares of all other spectral components in the Nyquist bandwidth (f < $f_S/2$ ) including harmonic components but excluding the DC component. The computed value of SINAD is converted into a logarithmic scale and expressed in decibels (dB). ## **Total Harmonic Distortion (THD)** THD is the ratio of RMS sum of the amplitudes of the first five harmonic components to the RMS amplitude of a full-scale input signal expressed in decibels (dB). #### Spurious-Free Dynamic Range (SFDR) SFDR is the ratio between the RMS amplitude of the input signal and the peak spurious signal amplitude, expressed in decibels (dB). #### Intermodulation Distortion With inputs consisting of sine waves at two frequencies, $f_A$ and $f_B$ , any active device with nonlinearities creates distortion products at sum and difference frequencies of m × $f_A$ and n × $f_B$ , where m, n = 0, 1, 2, 3, and so on. Intermodulation distortion terms are those for which neither m nor n are equal to 0. For example, the second-order terms include $(f_A + f_B)$ and $(f_A - f_B)$ , and the third-order terms include $(2f_A + f_B)$ , $(2f_A - f_B)$ , $(f_A + 2f_B)$ , and $(f_A - 2f_B)$ . The AD4880 is tested where two input frequencies near the top end of the input bandwidth are used. In this case, the second-order terms are usually distanced in frequency from the original sine waves, and the third-order terms are usually at a frequency close to the input frequencies. As a result, the second-order and third-order terms are specified separately. The calculation of the intermodulation distortion is as per the THD specification, where it is the ratio of the RMS sum of the individual distortion products to the RMS amplitude of the sum of the fundamentals, expressed in decibels. ### Power Supply Rejection Ratio (PSRR) PSRR is a measure of the sensitivity of the ADC to variations in the specified power supply rail vs. frequency. PSRR is computed as the ratio of the observed change in the output code in RMS volts to the RMS magnitude of the perturbing signal coupled to the supply. The resulting ratio is reported in decibels (dB). analog.com Rev. PrA | 27 of 108 #### PRODUCT OVERVIEW The AD4880 is a dual-channel, 20-bit, 40 MSPS per channel, SAR ADC with integrated fully-differential drivers. It is built as a system in package (SiP) that contains four separate die (two ADCs and two FDAs) along with gain-setting resistors and critical decoupling capacitors. In-package integrated components minimize the overall solution area, mitigate potential performance errors introduced by factors like component selection, placement and routing challenges, and in general reduce the engineering effort to first design success. The combination of a state-of-the-art ADC with a low-noise FDA enables reaching typical SNR figures as high as 92.6 dB, result output latency of 46.25 ns, and high signal fidelity for signals up to [TBD] MHz. This parametric performance, throughput, and bandwidth make this product ideal for a variety of high-speed, data acquisition applications. Accounting for its low power consumption, the product becomes an exceptionally apt choice for applications where channel density and thermal management present a challenge. The external selection of the gain-setting resistors allows choosing the gain among a set of pre-fixed values, while the ability to place additional capacitors facilitates bandwidth adjustment. The FDAs can accommodate single-ended or differential input signals, do not require external generation of a common-mode voltage, and generally remove all common SAR ADC drive challenges such as PCB layout, kickback settling calculations, filter design, etc. The system in package approach results in complete independence in channel configuration and data access. For each channel, conversion result access occurs via one of its two independent data interfaces: its multilane LVDS port operating at clock rates up to 400 MHz or via its multioutput SPI operating at clock rates up to 50 MHz. A rich digital feature set increases the flexibility of the device and can potentially simplify system complexity and reduce the load on the digital host. These features include a 16,384 sample FIFO memory per channel, internal and external event detection, multifunction GPIOs, digital filtering, and system error correction coefficients. #### **ANALOG INPUTS** Each AD4880 channel has an integrated fully differential amplifier stage at the input. As depicted in Figure 54, the feedback resistors are fixed at 750 $\Omega$ , whereas a set of three resistors can be arranged in different ways to change the value of the effective series input resistance, and hence modify the gain of this stage. Gains beyond the 5.77 configuration result in a noise contribution from the FDA stage that dominates over that of the ADC itself, so they are generally not recommended. Figure 54. AD4880 Input (Displayed for Channel A) Table 7 displays the gains that can be obtained through different input pin short configurations, along with the resulting input impedance for both differential and single-ended driving. Notation is according to Figure 55 and Figure 56, and the differential gain is calculated as $G = R_F/R_G$ . For the single-ended case, note that the input impedance of the circuit is effectively higher than it would be for a conventional op amp connected as an inverter because a fraction of the differential output voltage appears at the inputs as a common-mode signal, partially bootstrapping the voltage across the $R_G$ input resistor. $$R_{IN,DIFF} = \frac{V_P - V_N}{(I_P - I_N)/2} = 2 \times R_G$$ Figure 55. FDA Input Impedance, Differential Drive analog.com Rev. PrA | 28 of 108 $$R_{IN,SE} = \frac{V_{IN}}{I_{IN}} = \frac{R_G}{1 - \left(\frac{R_F}{2 \times (R_G + R_F)}\right)}$$ Figure 56. FDA Input Impedance, Single-Ended Drive Each VOCM<sub>ChX</sub> pin must be connected to its corresponding CMO<sub>ChX</sub> output, which will drive the required 1.5 V. This sets the required 1.5 V common mode at the output of the FDA, independently from the common mode of the input signal driving the FDA. External capacitors can be added in parallel with the built-in 2.7 pF (between pins SJ± and OUT±) to restrict the bandwidth of the FDA for noise filtering when appropriate. A value of 220 pF provides optimum noise filtering for a 1 MHz input signal. Table 7. FDA Gain Options | Gain | Required External Shorting | FDA Input Pins | $R_G(\Omega)$ | $R_{IN,DIFF}(\Omega)$ | $R_{IN,SE}(\Omega)$ | |------|----------------------------|----------------------|----------------------------|-----------------------|---------------------| | 3 | None | IN1± | 360 + 240 + 130 = 730 | 4610 | 978 | | .25 | IN3⇔SJ | IN1± | 360 + 240 = 600 | 1200 | 831 | | .53 | IN2↔IN3 | IN1± | 360 + 130 = 490 | 980 | 702 | | .03 | IN1↔IN2 | IN1± or IN2± | 240 + 130 = 370 | 740 | 556 | | 2.08 | IN2↔IN3↔SJ | IN1± | 360 | 720 | 544 | | 74 | IN1↔IN3 | IN2± | (360 240) + 130 = 274 | 548 | 432 | | .13 | IN1↔IN2 | IN1± or IN2± | 240 | 480 | 386 | | | IN3↔SJ | | | | | | .11 | IN1↔SJ | IN2± | 360 (240 + 130) = 182.5 | 365 | 305 | | 5.77 | IN1↔IN2↔IN3 | IN1± or IN2± or IN3± | 130 | 260 | 227 | | 7.02 | IN1↔SJ | IN3± | (360 + 240) 130 = 106.8 | 214 | 190 | | 0.98 | IN1↔IN3 | IN1± or IN3± | 360 240 130 = 68.3 | 137 | 126 | | | IN2↔SJ | | | | | analog.com Rev. PrA | 29 of 108 #### TRANSFER FUNCTION Each AD4880 channel digitizes the full-scale difference voltage at the input of the SAR ADC of 2 × $V_{REFIN}$ into $2^{20}$ levels, resulting in an LSB size of 5.72 $\mu$ V with $V_{REFIN}$ = 3.0 V. Note that 1 LSB at 20 bits is approximately 0.95 ppm. Note also that the transfer function is defined at input of the ADC, not the INx± $_{ChX}$ pins at the input of the AFE. The polarity is preserved in the sense that a positive value for INx+ $_{ChX}$ - INx- $_{ChX}$ results in a positive voltage measurement. Table 8 summarizes the mapping of input voltages to differential output codes. Figure 57. ADC Ideal Transfer Function for the Differential Output Codes (FSR Is Full-Scale Range) Table 8. Input Voltage to Output Code Mapping | Description | ADC Analog Input Voltage<br>Difference (Volts) | Digital Output Code (Twos Complement, Hex) | | |------------------|------------------------------------------------|--------------------------------------------|--| | FS - 1 LSB | +V <sub>REFIN</sub> × (1 - 1/2 <sup>19</sup> ) | 0x7FFFF | | | Midscale + 1 LSB | +V <sub>REFIN</sub> /2 <sup>19</sup> | 0x00001 | | | Midscale | 0 | 0x00000 | | | Midscale - 1 LSB | -V <sub>REFIN</sub> /2 <sup>19</sup> | 0xFFFFF | | | -FS + 1 LSB | -V <sub>REFIN</sub> × (1 - 1/2 <sup>19</sup> ) | 0x80001 | | | -FS | -V <sub>REFIN</sub> | 0x80000 | | ## REFERENCE BUFFER AND COMMON-MODE OUTPUT The AD4880 requires an external 3.0 V reference to drive the REFIN pin. The REFIN pin integrates a capacitor array totaling 18.8 $\mu\text{F}\pm20\%$ . The capacitor array is constructed from commercially available, multilayer, high dielectric (X6S), ceramic capacitors and it serves as the primary charge reservoir which is shared by the two SAR ADCs. Additional external capacitance ( $C_{RSV}$ ) can optionally be placed across the REFIN and REFGND pins for improved charge capacity and noise rejection as required. As with all precision circuits, the placement of the external reference capacitors must be as close to the device pins as possible on the same side of the PCB. The routing between the capacitor and device pins must minimize the series impedance in each routing path. Figure 58. REFIN and CMO Internal Equivalent Circuit and Typical Application Each AD4880 channel internally generates a common-mode reference voltage of one-half of $V_{REFIN};$ they are output through the $CMO_{ChX}$ pins. The $CMO_{ChX}$ outputs are used to set the common-mode output voltage of their respective analog front-ends. To achieve this, each $CMO_{ChX}$ output must be directly connected to its corresponding $V_{OCM\_ChX}$ and decoupled with a recommended capacitance of 100 nF. Each CMO<sub>ChX</sub> output is generated using a resistive divider connected to the reference buffer output. The resulting output impedance is typically 700 $\Omega$ . Due to the limited drive capability, any additional load must be carefully considered to avoid excessive start-up times or absolute errors. In general, consider CMO<sub>ChX</sub> buffering for the following situations: - ► The VDD33 power rail of the AD4880 is frequently cycled. - Short start-up settling times are required. - ▶ If the external load on a CMO<sub>ChX</sub> pin exceeds 30 μA ( $R_L$ < 45 kΩ). See Figure 27 for the typical load regulation information. #### **POWER SUPPLIES** The power requirements for the AD4880 are distributed across the following supply domains: - ▶ AFE supply rails (±V<sub>S</sub>) - 3.3 V ADC analog circuit domain (VDD33) - ▶ 1.1 V ADC core supplies (VDD11<sub>ChA</sub>, VDD11<sub>ChB</sub>) - ▶ 1.1 V domain for the digital interfaces (IOVDD<sub>ChA</sub>, IOVDD<sub>ChB</sub>) analog.com Rev. PrA | 30 of 108 Optional internal voltage regulators input rail (VDDLDO) The optional VDDLDO supply rail can be used to supply power to the four integrated voltage regulators used to internally power the 1.1 V core (VDD11<sub>ChA</sub>, VDD11<sub>ChB</sub>) and interface (IOVDD<sub>ChA</sub>, IOVDD<sub>ChB</sub>) rails. For all details and design considerations when using the internal voltage regulators, see the Internally Regulated Supply Configuration section. On the other hand, for applications that will not use internal regulators see the Externally Generated Supply Configuration section for further details. Power for the VDD33 supply rail must be supplied from an external source and must only be applied once power is supplied to the 1.1 V supply rails. For the full description of the activation order of the voltage supplies see the Power Supply Sequence section. Figure 59. Typical Regulator Start-Up Transient, Converter Idle All supply domains are internally decoupled using multilayer, high dielectric, ceramic capacitors (X6S), eliminating the need of external decoupling capacitors. However, care must be taken to understand the bulk decoupling requirements for other components in the design which share the same supply. Integrated supply decoupling capacitors in the AD4880 are listed Table 6 as well as in Table 9. Table 9. Supply Rails Integrated Decoupling Summary | | | J , | | |----------------------|--------------------------|------------------------------|----------------------| | Supply Pin | Nominal Capacitance (µF) | Capacitance<br>Tolerance (%) | Return Path | | +V <sub>S</sub> | 0.44 (2× 0.22 ) | ±10 | GND | | -V <sub>S</sub> | 0.44 (2× 0.22 ) | ±10 | GND | | VDD33 | 0.94 (2× 0.47) | ±10 | GND | | VDDLDO | 0.44 (2× 0.22 ) | ±10 | GND | | VDD11 <sub>ChA</sub> | 1.88 (4× 0.47) | ±10 | GND | | VDD11 <sub>ChB</sub> | 1.88 (4× 0.47) | ±10 | GND | | IOVDD <sub>ChA</sub> | 0.22 | ±10 | IOGND <sub>ChA</sub> | | IOVDD <sub>ChB</sub> | 0.22 | ±10 | IOGND <sub>ChB</sub> | # INTERNALLY REGULATED SUPPLY CONFIGURATION Each channel in AD4880 includes two internal LDO regulators, one to generate the 1.1 V VDD11<sub>ChX</sub> supply rail and another to internally generate the 1.1V IOVDD<sub>ChX</sub> supply rail. Upon power on or reset of the AD4880 channel registers, both regulators automatically power up when an external voltage source in the range of 1.4 V to 2.7 V is applied to the VDDLDO pins. It is not allowed to enable the internally regulated supply configuration for one channel only. The regulators are designed to supply the internal load requirement of the AD4880; therefore, no external loading is permitted. Also, when using the internally regulated configuration, the VDD11<sub>ChA</sub>, VDD11<sub>ChB</sub>, IOVDD<sub>ChA</sub> and IOVDD<sub>ChB</sub> circuit nodes must be kept separate (i.e. not shorted in any combination among themselves). Note that, as described in the Power Saving Operating Modes section, the IOVDD<sub>ChX</sub> rails are disabled in both power saving modes. The required connectivity when using the internal regulators is illustrated in Figure 60. As shown in Figure 60, the three VDD11<sub>ChA</sub> pins (G7, H7, and J7) must be shorted. It is recommended that a thick trace or polygon on the device side of the PCB be used to implement this connection in the physical design to minimize routing impedance. The same shorting indications apply to the VDD11<sub>ChB</sub> pins (G14, H14, and J14). The VDD33 rail must be powered with an external 3.3 V supply. To further minimize power consumption, this supply can be removed when both channels have been put in one of the power saving modes. When this supply is removed, only analog circuity is held in reset, and the configuration register content remains unaffected. Refer to the Table 1 section for the applicable input voltage tolerance for each supply rail. Figure 60. Internally Regulated (1.1 V) Supply Configuration The internally regulated configuration is ideal for use in area constrained applications where the ability to eliminate external regulators is advantageous. However, note that in this configuration the internal regulators introduce additional power dissipation inside AD4880. ## EXTERNALLY GENERATED SUPPLY CONFIGURATION In systems using externally generated supplies, VDDLDO pins must be left unconnected. With VDDLDO unconnected, all four internal LDO regulators powering VDD11 $_{ChA}$ , VDD11 $_{ChB}$ , IOVDDD $_{ChA}$ and IOVDDD $_{ChB}$ are automatically disabled. VDD11 $_{ChA}$ and VDD11 $_{ChB}$ must be externally supplied with 1.1 V; it is recommended to supply both rails with the same source. IOVDD $_{ChA}$ and IOVDD $_{ChA}$ must be externally supplied with 1.1 V to 1.2 V; it is recommended to supply both rails with the same source. It should be noted that if analog.com Rev. PrA | 31 of 108 VDD11<sub>ChX</sub> is not present, the corresponding ADC channel will be held in a POR state and all its registers will reset to their default state after the supply has been reestablished. More details on the POR circuitry can be found in the Power-On Reset (POR) Monitor section. The VDD33 rail must be powered with an external 3.3 V supply. The VDD33 supply can be removed to further reduce power when both channels are in one of the two Power Saving Operating Modes; only analog circuity will be held in reset, and register contents will remain unaffected. Refer to Table 1 for the applicable input voltage tolerance for each supply rail. As illustrated in the example of Figure 61, external voltage sources are applied to VDD11 $_{ChA}$ , VDD11 $_{ChB}$ , IOVDDD $_{ChA}$ and IOVDDD $_{ChB}$ pins. Figure 61. Externally Sourced Supply Configuration ## **POWER-ON RESET (POR) MONITOR** Each AD4880 channel has an independent power supply monitoring circuit that inhibits the converter functions and resets the configuration memory when supply conditions are outside the specified operating limits. This function ensures that the channel is in a deterministic state after power-up. The power-on function is constructed from two independent voltage monitors, the first measuring the core 1.1 V supply (VDD11<sub>ChX</sub>) and a second measuring the voltage at the reference input (REFIN). Each monitor has its own comparator output that is used to decouple the analog and digital block resets as shown in Figure 62. Figure 62. Simplified Diagram of POR Circuit (displayed for channel A) The core VDD (1.1 V) supply monitor compares the VDD11<sub>ChX</sub> supply voltage against a preset threshold of 0.93 V. If the supply voltage falls to less than this threshold, a reset signal, $\overline{POR}$ $\overline{D}$ , asserts. The digital logic reset signal, $\overline{DIG\_RESET}$ , is defined as the logical combination of the $\overline{POR\_D}$ signal and (logical AND) the compliment of the SPI software reset function. When either the $\overline{POR\_D}$ signal (VDD11 < 0.93 V) or the SW RESET signal is asserted, the internal digital circuitry is held in reset. When cleared, the contents of the configuration registers of this channel are restored to the factory default settings. The reference monitor compares the input voltage at the reference input pin, REFIN, against a preset threshold of 2.7 V. As illustrated in Figure 62, power for the reference monitor circuit is supplied from the VDD33 supply. For correct operation of the monitor circuit, the VDD33 supply must be applied to the AD4880 within the specified tolerance of 3.3 V ± 5% before the reference source is enabled. Assuming the device is operating within the specified supply conditions, a reference voltage less than 2.7 V results in the assertion of an internal reset signal, POR A. The POR A signal and (logical AND) the DIG RESET signal are combined to produce a reset (ANA RESET) for the analog circuit blocks including the ADC core, ADC timer, reference buffer, etc. If this reset signal is asserted, the analog blocks are placed in an inactive state, and the converter functionality is disabled. This event is indicated with a value of 1 in the POR ANA FLAG bit from the Device Status Register (Address 0x14). The state of the event detection is persistent until a Logic 1 is written to the POR ANA FLAG bit to clear the detection state. ### **POWER SUPPLY SEQUENCE** Table 10 specifies the recommended supply sequences for both internal and external generation of 1.1 V supply rails (IOVDD<sub>ChA</sub>, IOVDD<sub>ChB</sub>, VDD11<sub>ChA</sub> and VDD11<sub>ChB</sub>). Both methods are shown in Figure 63 and Figure 64, where highlighted in blue are the supplies that must be provided to the AD4880, including the REFIN voltage. In both cases, the AD4880 requires that the supplies are applied in ascending voltage order. As described in the Power-On Reset (POR) Monitor section, the voltage at the reference input pin must only be applied once VDD33 is within the specified supply tolerance to avoid undesired behavior. Therefore, if the selected voltage reference does not provide an enable pin, it is strongly recommended to design the reference circuit to power up after VDD33. The configuration SPI inputs, $\overline{\text{CS}}_{\text{ChX}}$ , SCLK<sub>ChX</sub>, and SDI<sub>ChX</sub>, are protected with clamps to the VDD33 supply rail to allow the inputs to swing more than IOVDD<sub>ChX</sub>. As a consequence of this architectural decision, it is necessary to drive the SPI inputs to ground or to otherwise leave the inputs floating until VDD33 is greater than IOVDD<sub>ChX</sub> – 0.3 V. Alternatively, the VDD33 source can be connected to the device using a series power switch, like the ADP199, configured so that the switch is open when the source is less than IOVDD<sub>ChX</sub> – 0.3 V, eliminating the parasitic current path through the digital inputs to VDD33. To power down the application circuit, the power-up sequence specified in Table 10 should be reversed. analog.com Rev. PrA | 32 of 108 Table 10. Recommended Supply Sequence | 1.1 V Supplies (IOVDD and VDD11) Source | Supply Sequence | |-----------------------------------------|--------------------| | Internally Generated | 1. VDDLDO | | | <b>2.</b> VDD33 | | | 3. Digital inputs | | | 4. Reference | | | 5. ±V <sub>S</sub> | | | 6. Analog inputs | | Externally Generated | 1. IOVDD, VDD11 | | | <b>2.</b> VDD33 | | | 3. Digital inputs | | | 4. Reference | | | 5. ±V <sub>S</sub> | | | 6. Analog inputs | Figure 63. Power Supply Sequence, Internally Generated IOVDD<sub>ChX</sub>, VDD11<sub>ChX</sub> Figure 64. Power Supply Sequence, Externally Generated IOVDD<sub>ChX</sub>, VDD11<sub>ChX</sub> analog.com Rev. PrA | 33 of 108 #### POWER SAVING OPERATING MODES The operating mode of each AD4880 channel is controlled by the OPERATING\_MODES bits in its corresponding Device Configuration Register (Address 0x02). On power up and after reset, the default is normal mode (OPERATING\_MODES = 00). Table 11 describes all operating modes, and Figure 65 depicts the allowed transitions between these modes. Note that direct transitions between the two power saving modes (standby mode and sleep mode) are not permitted. It is important to stop all conversion and data interface clocking to a channel before configuring its power mode. When both ADC channels have been put in either standby mode or sleep mode, the VDD33 supply can be removed to reduce power consumption. This supply must be re-established prior to issuing the SPI configuration interface commands to exit either power saving mode. Figure 65. Operating Mode Transitions Transitioning from normal mode to either of the two power saving modes is achieved by writing the required value to the OPERAT-ING\_MODES bits in the Device Configuration Register. Waking up (that is, transitioning back to normal mode) is achieved in a similar way because the SPI configuration interface operation is not affected by any of the power saving modes (see the SPI Configuration Interface section). Standby mode can be selected to save power, in the case where the user wants to quickly return to normal conversions. Sleep mode is a lower power state where returning to normal mode takes longer. Both standby and sleep mode can be particularly useful when used with the result FIFO (see the Result FIFO section), whereby previously stored conversion data can be accessed from the FIFO while it is still in the selected power saving mode. When using the internally regulated supply configuration, putting a channel into standby or sleep mode will power down the LDO regulator generating its corresponding IOVDD $_{ChX}$ rail. This will disable all inputs and outputs under the now unpowered IOVDD $_{ChX}$ domain (all corresponding GPIOx $_{ChX}$ , LVDS data interface (see the LVDS Data Interface section) and SPI data interface (see the SPI Data Interface section) signals are disabled). Note that in this condition it is still possible to write to the AD4880 SPI configuration to issue a command to return to normal mode by writing to the OPERATING\_MODES bits in the device configuration register (see the Device Configuration Register section) or to issue a software reset (see the Software Reset section), because $\overline{CS}_{ChX}$ , SCLK $_{ChX}$ , and $SDI_{ChX}$ are under the $VDD11_{ChX}$ supply domain. As $GPIOx_{ChX}$ is disabled, it is not possible to perform any read activity on the SPI configuration interface bus. When IOVDD<sub>ChX</sub> is externally supplied, and the channel is put into standby or sleep mode, its LVDS data interface is disabled; however, all its GPIOx<sub>ChX</sub>, SPI data interface, and SPI configuration interface pins remain enabled and unaffected. While power is supplied externally to IOVDD<sub>ChX</sub> within its specified range, previously acquired data stored in the channel result FIFO can be access in either standby or sleep mode. Table 11 also indicates the wake-up times associated with each of the modes. Wake-up time from sleep mode is significantly higher than that of standby mode because time must be allowed for the internal reference and common-mode buffers to re-enable and to replenish charge to the internal capacitors. When returning to normal mode, the specified wake-up time must be satisfied before applying the first conversion start pulse. This specified time is the time it takes from when the SPI command to exit the selected power saving mode is written to the device configuration register (see the Device Configuration Register section) to update the OPERATING MODES bits. For the lowest power consumption of a channel in any of the power saving operating modes, the LVDS\_SELF\_CLK\_MODE must be enabled in its ADC Data Interface Configuration B register (see the ADC Data Interface Configuration B Register section) to power down the LVDS DCO transmitter. analog.com Rev. PrA | 34 of 108 Table 11. Power Saving Operating Modes | Operating<br>Mode | OPERATING_MODES Bits Value | Description | Effect | Wake-Up Time (Maximum Time to Normal Mode) | |-------------------|----------------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------| | Normal | 0b00 | Normal operating mode | Normal operation. | Not applicable | | Standby | 0b01 | Standby operating mode | The internal IOVDD <sub>ChX</sub> LDO regulator is disabled. | 100 µs | | | | | If IOVDD <sub>ChX</sub> is not externally supplied, all channel GPIOx <sub>ChX</sub> , LVDS data interface and SPI data interface signals are disabled. For the SPI configuration interface, only writes to the device configuration register (see the Device Configuration Register section) and Interface Configuration A register (see the Interface Configuration A Register section) are allowed. If IOVDD <sub>ChX</sub> is externally supplied, all channel GPIOx <sub>ChX</sub> and SPI data interface signals are enabled. The SPI configuration interface is fully enabled. | | | | | | Because the SPI data interface remains enabled, the user can access data in the result FIFO (see the Result FIFO section). | | | | | | The ADC core is powered down. The analog circuitry remains in reset (ANA_RESET remains asserted), and no ADC conversions can be performed. | | | | | | The VDD33 supply can be removed to reduce power. | | | | | | When in use, the internal VDD11 <sub>ChX</sub> LDO regulator remains on. | | | | | | The internal reference buffer is enabled. | | | | | | Common-mode output buffer is enabled. | | | | | | The LVDS interface is disabled. | | | Sleep | 0b10 | Low power operating mode | The internal IOVDD <sub>ChX</sub> LDO regulator is disabled. | 100 ms | | | | | If IOVDD <sub>ChX</sub> is not externally supplied, all GPIOx <sub>ChX</sub> , LVDS data interface and SPI data interface signals are disabled. For the SPI configuration interface, only writes to the device configuration register (see the Device Configuration Register section) and Interface Configuration A register (see the Interface Configuration A Register section) are allowed. | | | | | | If IOVDD <sub>ChX</sub> is externally supplied, all GPIOx <sub>ChX</sub> and SPI data interface signals are enabled. The SPI configuration interface is fully enabled. Because the SPI data interface remains enabled, the user can access data in the result FIFO (see the Result FIFO section). | | | | | | The ADC core is powered down. The analog circuitry remains in reset (ANA_RESET remains asserted), and no ADC conversions can be performed. | | | | | | The VDD33 supply can be removed to reduce power. | | | | | | The internal reference buffer is disabled. | | | | | | When enabled, the internal VDD11 <sub>ChX</sub> LDO regulator remains on. | | | | | | The common-mode output buffer is disabled. | | | | | | The LVDS interface is disabled. | | | | | | The SPI data interface remains enabled to access data in the result FIFO (see the Result FIFO section). | | analog.com Rev. PrA | 35 of 108 #### SOFTWARE RESET Each AD4880 channel can be independently reset by software. This reset method must only be used once the channel ADC is in an idle state, where conversions are not being clocked, and any existing conversion is completed. A software reset is achieved by issuing the following two writes to the Interface Configuration A register of the channel (see the Interface Configuration A Register section, Address 0x00): - 1. Set SW\_RESET and SW\_RESETX bits to 1 by writing 0x81 to the register. - 2. Issue another write command that sets either or both of those bits to 0. This action returns any previously configured registers of the channel to their default settings, except for the ADDR\_ASCENSION bit from the Interface Configuration A register, which keeps its previous value. The contents of the channel FIFO, if any, are also not affected by the software reset. The ADDR\_ASCENSION bit and FIFO data only return to their default settings after a hardware reset or a full power-up happens. analog.com Rev. PrA | 36 of 108 # **TYPICAL APPLICATIONS DIAGRAMS** Figure 66. AD4880 Differential Input Configuration with Gain = 1.03, ±2.91 V Input Range analog.com Rev. PrA | 37 of 108 #### REFERENCE CIRCUITRY DESIGN The AD4880 requires a low noise, high precision and stability, and low temperature drift external reference of 3 V. The internal buffers allow the same reference to be used for both channels. This reference defines a differential input range at the input of the SAR ADCs of $\pm V_{REFIN}$ . The reference must be within $\pm 5$ mV of $\pm 3$ V. Recommended references are LTC6655, LT6657, or ADR4530. For best performance, however, use the LTC6655 external reference. Table 12 details the typical parameters of the previously mentioned references, comparing absolute accuracy, noise, temperature drift, load regulation, and power consumption. For more detailed specifications, refer to the data sheet of the given product. Table 12. Comparison of the Main Parameters of the LTC6655, LT6657, and ADR4530 References | Parameter | LTC6655 | LT6657 | ADR4530B | |-------------------------------------|---------|--------|----------| | Accuracy | 0.025% | 0.1% | 0.02% | | Temperature Coefficient (ppm/°C) | 2 | 1.5 | 2 | | 0.1 to 10 Hz Noise (ppm p-p) | 0.25 | 0.5 | 0.53 | | Maximum Load (mA) | ±5 | ±10 | ±10 | | Load Regulation (ppm/mA) | 3 | 0.7 | 30 | | Maximum Supply (V) | 13.2 | 40 | 15 | | Shutdown | Yes | Yes | No | | Supply Current, I <sub>S</sub> (mA) | 5 | 1.2 | 0.7 | There is no need for the external reference capacitor because the AD4880 embeds internally a total of 18.8 $\mu\text{F}$ at the REFIN pin (9.4 $\mu\text{F}$ per channel), (see Figure 67). The REFIN reference input pin is internally buffered, which substantially reduces ADC conversion transients and isolates the external reference from these transients. Therefore, no external amplifier is required to buffer the external reference. For the reference input capacitance (C $_{\text{REF IN}}$ ) and reference output capacitance (C $_{\text{REF OUT}}$ ) values, refer to the given external reference IC data sheet recommendations. As a layout recommendation, the external reference chip must be placed as close as possible to the AD4880 and its REFIN pinto minimize the series impedance of the track connecting the REFIN pin to the external reference output. It is recommended to minimize the exposure of this track to noisy signals, especially digital ones. Figure 67. AD4880 General External Reference Design Functional Diagram #### DATA INTERFACE CLOCKING SOLUTION Each AD4880 channel has its own independent LVDS data interface. When designing the LVDS data interfaces (see the LVDS Data Interface section), the user must ensure the clocking solution adheres to the timing specifications of the AD4880 (see Table 2). When configured for LVDS mode data interface, the user must ensure that timing specifications stay within the maximum conversion to clock alignment time of ±535 ps (t<sub>CCA</sub>). In addition, ensure that a low jitter conversion (CNV) clock is provided such that there is no unwanted impact to SNR performance. This jitter is signal frequency dependent; therefore, the level of jitter tolerable in a given system is dependent on the application use case. The Analog Devices technical article Maximum SNR vs Clock Jitter provides further guidance on this topic. As an example, we present a recommended clocking solution where both AD4880 channels are configured to use the LVDS data interface with a single lane enabled and using echo clock mode. In this solution, a 25 MHz oscillator is selected with low phase noise and jitter. Tutorial MT-008 serves as an aid to convert between phase noise and RMS phase jitter, often quoted interchangeably in crystal oscillator product data sheets. The ADF4350 wideband synthesizer with an integrated voltage-controlled oscillator (VCO) serves as versatile means of generating a 400 MHz system clock, while maintaining low jitter and offering flexibility and control to reconfigure this frequency depending on the application needs. This clock then feeds the AD9508 clock fanout buffer with output dividers, that can be configured for the desired LVDS level signaling. As shown in Figure 68, two output channels are set to divide by 1 to generate the LVDS clocks (CLK±<sub>ChA</sub>, CLK±<sub>ChB</sub>), while two other output channels are configured to divide by 10, to generate the AD4880 conversion clocks (CNV±<sub>ChA</sub>, CNV±<sub>ChB</sub>). This 1:10 ratio of CNV:CLK frequencies ensures 20 bits of data can be read out over the double data rate (DDR), single lane, LVDS data interface. For a dual lane configuration, such as shown in Figure 69, this ratio is adjusted to 1:5. [Dual lane config for both channels needs review] analog.com Rev. PrA | 38 of 108 The example shows that echo clock mode is used and aids data alignment for the host controller (in the case a field-programmable gate array (FPGA)). In self clock mode, where DCO $\pm_{ChX}$ are not available for alignment, the ADC Result Latency and LVDS Interface Alignment section describes how the INTF\_CHK\_EN bit (Address 0x15, Bit 4) can be enabled to help align the host controller to data and to mitigate against any system propagation delays. Figure 68. Single Lane, LVDS Data Interface Clocking Example Figure 69. Dual Lane, LVDS Data Interface Clocking Example In cases where the SPI data interface (see the SPI Data Interface section) is used to access conversion results from the result FIFO (see the Result FIFO section) again, it is important that the CNV source jitter is carefully considered to achieve the required performance. In the case shown in the SPI data interface clocking example (see Figure 70), an oscillator directly provides the conversion clock to both channels, and the data is asynchronously clocked from the FIFO by a microcontroller unit (MCU). Optionally, as shown in Figure 70, the general-purpose input and output pins can be configured to control the result FIFO operation (see the GPIO Pins section and the Result FIFO section). Figure 70. SPI Data Interface Clocking Example, x2 SPI Ports [Review pending] Figure 71. SPI Data Interface Clocking Example, Shared SPI Bus [Review pending] analog.com Rev. PrA | 39 of 108 #### **POWER SOLUTION** With such low noise and up to a 40 MHz sampling rate, it is important that careful consideration is taken for the power solution of applications to ensure that the low noise supplies provided to the AD4880 do not become a source of performance or accuracy degradation. To aid ease of use and to help reduce external required components, four internal LDO regulators are integrated within the AD4880. Further details on these regulators can be found in the Internally Regulated Supply Configuration section. Also, note that the internal supply decoupling capacitors are included for all supply rails (see Table 9), whether generated internally or externally, reducing external component count, simplifying use, and offering huge benefits to PCB layout, routing, and design density. For generating the required supplies in the application, excellent choice LDO regulators are the LT3045 or ADP150 for positive rails, while ADP7182 can be used to create a negative rail for $-\mbox{V}_S$ ; all of them offer ultra-low noise and excellent power supply rejection. For high efficiency, step-down switching regulators, the LT8604C is a good choice that can be used for both positive and negative rail generation; however, great care must be taken in the design of the switching regulator circuity because switching frequencies are likely to be within the application signal bandwidth, and although the AD4880 has high AC power supply rejection on its supplies, appropriate consideration must be given to the supply rails. analog.com Rev. PrA | 40 of 108 #### **OVERVIEW** The system-in-package construction of AD4880, with two separate ADC die, results in a fully independent digital interface for each channel. Each digital interface consists of a 4-wire SPI for device configuration, four general-purpose input and output (GPIO) pins, a conversion data access interface with selectable output format (LVDS or SPI data interface), and a conversion start input (CNV+<sub>ChX</sub> and CNV-<sub>ChX</sub>) that can be configures for LVDS or CMOS level signaling. ## **Register Interface** Each AD4880 channel has its separate configuration memory. The configuration registers of each channel are accessed through the corresponding SPI configuration interface (see the SPI Configuration Interface section). #### **ADC Conversion Control** The ADC conversions of each AD4880 channel are independently controlled. Each ADC acquires a sample and initiates a conversion operation on the rising edge of a convert start signal, applied at its CNV+<sub>ChX</sub> and CNV-<sub>ChX</sub> pins. There are two possible configurations for the electrical signaling at the convert start input pins: CMOS or LVDS. CMOS is the default mode on power up and after reset. CMOS requires that the $CNV_{ChX}$ pin be tied to the digital interface ground (IOGND). In this mode, the convert signal must be a CMOS logic signal referenced to IOGND and applied at $CNV_{ChX}$ , with logic levels according to the digital inputs ( $CNV_{ChX}$ , $GPIOX_{ChX}$ , $\overline{DCS}_{ChX}$ , and $DCLK_{ChX}$ ) parameters in Table 1. To switch a channel to LVDS mode, the LVDS\_CNV\_EN bit of its ADC Data Interface Configuration B register (see the ADC Data Interface Configuration B Register section, Address 0x16) must be set to 1. In this mode, an external 100 $\Omega$ termination resistor must be installed between the CNV+ $_{ChX}$ and CNV- $_{ChX}$ pins, as close to the AD4880 as possible. In LVDS mode, the CNV+ $_{ChX}$ and CNV- $_{ChX}$ pins must be driven differentially with an LVDS driver conforming to the levels specified in the LVDS I/O (EIA-644) parameters in Table 1. Care must be taken to closely match the CNV+ $_{ChX}$ and CNV- $_{ChX}$ differential signal pair routing and to use controlled impedance to ensure signal integrity. If the application aims at simultaneous sampling for both channels, proper fanning-out of the common conversion clock must be implemented, along with path length matching also between the CNV+ $_{ChA}$ and CNV+ $_{ChB}$ signal pairs. #### **ADC Conversion Data Interface** The ADC Conversion Data Interface of each channel can be independently configured to one of the following signaling options: - ▶ LVDS level signaling (LVDS data Interface) - ► CMOS level signaling (SPI data interface) The choice of interface is usually determined by the requirements and constraints of the application at hand. For example, if continuous fast data acquisition is required, then the LVDS signaling interface is typically the preferred option. If the application requires only noncontinuous bursts of data acquisitions, then either the LVDS or the SPI data interfaces can be used. The capabilities of the digital interface host can also determine which interface option is chosen. Common to both the LVDS and SPI data interfaces are the following flexible features, which reduce the burden on the chosen digital host: - Multilane data transfer: enables sustained data throughput at reduced interface clock speeds. - ▶ Test pattern generation: facilitates interface integrity checks. Additionally, for the LVDS only, there is the option to set a configurable output drive. By default, the LVDS interface is selected on power up and after a reset. As can be seen in Figure 72, for LVDS, the data path of the ADC results is routed though the offset and gain correction block where there is the option to: - Continuously read, directly, the raw ADC conversion results. - ➤ Continuously read the ADC results processed by a user-selected digital filter (see the Digital Filter section for details). - Read up to 16k unfiltered results from the channel FIFO. - ▶ Read up to 16k digitally filtered results from the channel FIFO. Figure 72. LVDS Data Interface Options (shown for one channel) If configured for the SPI data interface, as can be seen in Figure 73, the available data paths are as follows: - ▶ Read up to 16k unfiltered results from the channel FIFO. - ▶ Read up to 16k digitally filtered results from the channel FIFO. Figure 73. SPI Data Interface Data Path Options (shown for one channel) analog.com Rev. PrA | 41 of 108 Additional features specific to the selected interface format are also available and are described in the LVDS Data Interface section and the SPI Data Interface section. ## SPI CONFIGURATION INTERFACE All serial transactions between the system host and each AD4880 channel configuration registers are executed using their respective configuration SPI interfaces. Each serial transaction consists of at least one instruction phase during which the desired memory operation, that is, read or write, and the starting address for the transaction are transmitted to the AD4880 channel. The instruction phase is immediately followed by a data transaction phase during which one or more bytes of information is exchanged between the host and the AD4880 channel. This content is framed by a continuous assertion of the interface chip select ( $\overline{\text{CS}}_{\text{ChX}}$ ) as illustrated in the generic timing presented in Figure 74 and Figure 75. Figure 74. Generic SPI Configuration Frame, CRC Disabled Figure 75. Generic SPI Configuration Write Operation, CRC Enabled #### Table 13. Configuration Memory Controller Options Summary | Interface Option | Description | |---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Software Reset (SW_RESET, SW_RESETX) | Resets the internal configuration memory of the channel to the default state (except for ADDR_ASCENSION bit). The channel data FIFO is unaffected. Only use this reset method once the ADC is in an idle state, where conversions are not clocked, and any existing conversion is completed. See the Software Reset section for details. | | Address Ascension<br>(ADDR_ASCENSION) | Selecting this option changes the behavior of the memory controller address counter from decrementing (default) to incrementing. This change affects multibyte transfers, for example, when accessing a multibyte register as a single entity or when streaming mode is enabled. The selection impacts the starting address for multibyte register accesses in strict register access mode. See the Address Ascension Selection section for details. | ## **SPI Register Interface** Each AD4880 channel has its own independent configuration register interface in the form of an SPI that enables both configuration and status monitoring. Each interface is configured for 4-wire, full-duplex operation. Dedicated interface pins for the interface chip select $(\overline{\text{CS}}_{\text{ChX}})$ , serial clock (SCLK<sub>ChX</sub>), and serial data input (SDI<sub>ChX</sub>) are intended for direct connection to the host controller. By default, at power-up or after a software reset, the configuration interface SDO function is enabled and assigned to the GPIO0<sub>ChX</sub> pin. The configuration interface timing convention is consistent with SPI Mode 3 (clock polarity CPOL = 1, clock phase CPHA = 1). As such, the serial clock (SCLK<sub>ChX</sub>) is expected to idle high and the state of the data pins, SDI<sub>ChX</sub> and SDO<sub>ChX</sub>, are updated on the falling (leading) edge of the clock such that these pin can be sampled on the subsequent rising (trailing) edge. See the ADI Analog Dialogue, Introduction to SPI Interface article for more details regarding the SPI and SPI modes. Each memory access controller associated with the SPI register interfaces supports a number of user-programmable options accessible through its respective interface configuration memory space (Address 0x00 to Address 0x11). The available options are listed and described in Table 13. analog.com Rev. PrA | 42 of 108 Interface Option Table 13. Configuration Memory Controller Options Summary (Continued) Description | Short Instruction | Selecting this option reduces the length of the address field in the instruction word from 15 bits to 7 bits. | |-------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Selecting this option reduces the length of the address held in the instruction word from 15 bits to 7 bits. | | (SHORT_INSTRUCTION) | | | Single Instruction<br>(SINGLE_INST) | Selecting this option changes from the default streaming mode to single instruction mode, which requires the host controller to transmit an instruction for each register access within a given SPI frame. The size of an entity is dependent on the strict register access setting and whether or not the register is multibyte. This feature allows random access to the memory space during configuration. See the Instruction Mode Selection section for details. | | Strict Register Access (STRICT_REGISTER_ACCESS) | Selecting this option instructs the memory controller to treat a multibyte register as a single entity, generating a fault when a partial access is attempted. See the Strict Access Selection and Multibyte Registers section for details. | | CRC Enable (CRC_ENABLE, CRC_ENABLEB) | Selecting this option enables a cyclic redundancy check (CRC) to verify the integrity of data sent to and received from the host. See the Configuration Cyclical Redundancy Check (CRC) section for details. | | Status Data Transmission (SEND_STATUS) | Selecting this options enables the transmission of status data through the SDO <sub>ChX</sub> line during the instruction phase of the data frame. See the Status Data Transmission section for details. | | Loop Count (LOOP_COUNT) | Sets the data byte count before looping to the start address. When streaming data, a nonzero value sets the number of data bytes written before the address loops back to the start address. A maximum of 255 bytes can be written using this approach. A value of 0x00 disables the loop back so that addressing wraps around at the upper and lower limits of the memory. After writing this register, the loop value applies only to the following SPI instruction and auto clears upon the end of that instruction. | #### **Instruction Phase** An instruction phase immediately follows the assertion of the CS<sub>ChX</sub> pin (Logic 0) and is terminated by transmission of a complete instruction packet or deassertion of $\overline{\text{CS}}_{\text{ChX}}$ . The instruction packet starts with a single command bit indicating the operation type (Logic 1 for read and Logic 0 for write) that is then followed by the start address for the operation. By default, the address is 15-bit long, but the data interface has an optional short instruction mode in which it is reduced to 7 bits. The short instruction mode is enabled by setting the SHORT INSTRUCTION bit = 1 in the Interface Configuration B register (see the Interface Configuration B Register section, Address 0x01). #### **Data Phase** Each instruction phase is immediately followed by an associated data phase, during which data is either shifted out of the serial data output (SDO<sub>ChX</sub>) on the falling edge of SCLK<sub>ChX</sub> (read access) or is shifted into the device configuration memory through SDI<sub>ChX</sub> on the rising edge of SCLK<sub>ChX</sub> (write access). The minimum size of the data payload is defined as a single byte; however, it can include multiple bytes depending on the depth of the register addressed and the interface configuration settings for the SINGLE INST and STRICT REGISTER ACCESS bits (Register 0x01, Bit 7, and Register 0x10, Bit 5, respectively). #### **Write Access** When $\overline{CS}_{ChX}$ is forced low, a new serial instruction phase begins. The first bit sent in the instruction phase is the command bit, and when it is forced low (Logic 0) this indicates a write operation. The command bit is followed by an address that, for the write operation, indicates where the information received in the subsequent data phase will be stored. As previously described in the Instruction Phase section, the address has a default length of 15 bits, but the address can be optionally shortened to 7 bits. Following the instruction phase, an integer number of bytes containing the data payload for one or more registers in the configuration memory are transmitted to the AD4880 channel. The size of the payload in this data phase is bounded by the selected SIN-GLE INST and STRICT REGISTER ACCESS interface options as described in the Strict Access Selection and Multibyte Registers section. Each data byte is loaded into the addressed register as it is received, assuming the interface CRC is disabled. If the CRC is enabled, however, the addressed data register is only loaded if the internally computed checksum matches the CRC value received from the host. In the event that the computed CRC and received checksum from the host for a given entity are inconsistent, the register update terminates and all subsequent data in the given frame is treated as invalid as well. The checksum computation for the interface CRC function is described in detail in the Configuration Cyclical Redundancy Check (CRC) section. Note that during the data phase of a write operation, the SDO<sub>ChX</sub> output is driven to Logic 0 when the product is not reporting the latest CRC checksum to ensure a valid data state is presented to the host controllers SDI pin. ## **Read Access** The SPI enables read access to the configuration registers to validate previous configuration writes, read the device identification, or verify the interface status. When $\overline{CS}_{ChX}$ is forced low, a new serial instruction phase begins. The first bit sent in the instruction phase is the command bit, and when it is forced high (Logic 1) this indicates a read operation. The command bit is followed by an address that, for the read operation, indicates the start address for the register space to be accessed. As previously described in the Instruction Phase section, the address has a default length of 15 bits, but the address can be optionally shortened to 7 bits. analog.com Rev. PrA | 43 of 108 During the subsequent data phase, content from the addressed register space is shifted out, MSB first, on the $SDO_{ChX}$ line on the falling edge of $SCLK_{ChX}$ . The number of bytes transmitted in any one data frame is determined by the interface configuration setting selections for the SHORT\_INSTRUCTION and STRICT\_REGISTER\_ACCESS options as demonstrated in the examples shown in the Instruction Mode Selection section and the Strict Access Selection and Multibyte Registers section. #### **Instruction Mode Selection** The configuration interface memory controller defaults to streaming mode upon power up (SINGLE\_INST = 0). In streaming mode, multiple, contiguous registers are accessed in a single SPI frame, starting at the address specified in the instruction phase. In streaming mode, only one instruction phase is permitted per SPI frame, requiring a new SPI frame be initiated for changing access commands or otherwise access a noncontiguous address in the register space. For each byte transferred during the subsequent data phase, the internal address counter is automatically updated according to the setting of the ADDR\_ASCENSION bit in the Interface Configuration A register (see the Interface Configuration A Register section), in the way specified by Table 14. Table 14. Address Ascension Selection | ADDR_ASCENSION Bit Value | Address Controller Behavior<br>(STRICT_REGISTER_ACCESS = 1) | | | |--------------------------|------------------------------------------------------------------------------------------------------|--|--| | 0 (Default) | Decrement Address. Multibyte registers are accessed by addressing the most significant byte address. | | | | 1 | Increment Address. Multibyte registers are accessed by addressing the least significant byte address | | | Figure 76 illustrates the generic SPI frame formatting for a serial transaction using the default interface configuration. In this example, a portion of the configuration register space consisting of a byte-wide register and a multibyte register is accessed. The address for the byte-wide register resides in the most significant address (ADDRESS) and the most significant byte of the multibyte register resides in the least significant address of the register segment. By default, the ADDR ASCENSION property is set to descending, indicating that the address for the most significant register is passed to the host controller during the instruction phase. Depending on the selected operation, the instruction word is followed by either a payload consisting of data for the byte-wide register (DATA), least significant bytes (LSBYTE), and most significant bytes (MSBYTE) of the multibyte register, or, in the case of a read access, padding bits. As a convention, it is recommended to pass Logic 1 to SDI during a read access to avoid accidentally addressing address zero for write access. In single instruction mode (SINGLE\_INST = 1), the memory access controller requires an instruction phase to transmit for each register accessed in a given SPI frame as illustrated in Figure 77. This mode is useful when access to nonadjacent sections of the register space is required in a given SPI frame. Note that, the same access flexibility can be achieved in stream mode by initiating a new SPI frame for each unique register access. The single instruction mode is selected by setting SINGLE\_INST = 1 in the Interface Configuration B register (see the Interface Configuration B Register section, Address 0x01). Figure 76. Interface Access Example, Default Interface Configuration, Streaming Mode (ADDR\_ASCENSION = 0) analog.com Rev. PrA | 44 of 108 Figure 77. Interface Access Example, Single Instruction Mode (SINGLE INST = 1), All Other Interface Options Default #### **Address Ascension Selection** The address ascension selection (ADDR ASCENSION) bit, as described in previous sections, determines how the internal interface address pointer is updated for each byte of data transmitted to the AD4880 channel in streaming mode (SINGLE INST = 0). If using single instruction mode (SINGLE INST = 1), each register is directly addressed through its own instruction phase as illustrated in Figure 77, and thus, the address pointer is not updated. Regardless of the setting for SINGLE INST, the ADDR ASCENSION bit directly impacts the formatting of the SPI frame in terms of selection of the instruction phase starting address and byte order of the data phase payload. This impact is described in greater detail in the Strict Access Selection and Multibyte Registers section as much of the data formatting is dependent on this interface configuration selection. The ADDR ASCENSION selection bit is located in the Interface Configuration A register (see the Interface Configuration A Register section, Address 0x00). As summarized in Table 14, the ADDR\_ASCENSION bit is cleared by default, resulting in the address pointer decrementing by one for each data byte transmitted. In this decrement configuration (ADDR\_ASCENSION = 0), the address pointer decrements from the starting address indicated in the instruction phase by one for each data phase byte received until the counter reaches Address 0x0000. If additional bytes are received, the pointer automatically rolls over to the maximum address value, 0x7FFF; the rollover behavior is fixed, and therefore, independent of the SHORT\_IN-STRUCTION value or the physical address space occupied by the user configurable registers. It is important to understand this behavior to avoid generating interface errors associated with attempting to access one or more invalid register addresses. Limit register access to the register address space associated with the device configuration as described in the Configuration Registers section. Alternatively, the ADDR\_ASCENSION bit can be set (ADDR\_ASCENSION = 1), resulting in the address pointer incrementing by one, starting at the address identified in the instruction word, for each data phase byte received at the AD4880 in a given SPI frame. In a manner similar to the descending case, the address counter continues to increment for each data byte received until the maximum address value, 0x7FFFF, is reached, after which the pointer rolls over to 0x0000. # Strict Access Selection and Multibyte Registers Several locations in the configuration memories of the AD4880 channels have been assigned as multibyte registers to support the storage requirements. For example, the offset correct register (see the Offset Correction Register section, Address 0x25) and gain correction register (see the Gain Correction Register section, Address 0x27) are multibyte registers because the resolution of the correction coefficients they contain exceeds a single byte. For a complete listing of multibyte registers, refer to the Configuration Registers section. The length of each register, in bytes, is captured in Table 30 in addition to other characteristic information. The function of the STRICT REGISTER ACCESS bit is to indicate to the interface controller that all bytes of a multibyte register must be accessed in the current frame for valid communication to have occurred. In the event a multibyte register is only partially accessed, an interface fault is generated in the Interface Status A register (see the Interface Status A Register section, Address 0x11), and the partial content update is discarded. The intent of this restriction is to ensure that corresponding configuration quantities are updated in a manner that produces the desired device operation. The access restriction function is enabled by default (STRICT REGIS-TER ACCESS = 1) and can be disabled by clearing the access bit (STRICT REGISTER ACCESS = 0) in the Interface Configuration C register (see the Interface Configuration C Register section, Address 0x10). With register access restriction disabled, each byte of the configuration memory can be independently addressed; however, it is then incumbent on the software to correctly configure any multibyte registers in the device memory to achieve the desired behavior. The decision to enable or disable the register access restriction has implications with regards to the correct construction of the SPI frames containing one or more multibyte register accesses. When STRICT\_REGISTER\_ACCESS is disabled, each byte of a multibyte register is treated as a singular element. Furthermore, the interface does not indicate a fault if all bytes of the register analog.com Rev. PrA | 45 of 108 are not programmed, or if the bytes are programmed in a random order, and therefore, it is incumbent on the host to ensure that the content of those registers are updated in a manner that produces the desired function in the device. When STRICT\_REGISTER\_ACCESS is enabled, specific access rules are enforced to ensure consistency between the data and the expected behavior of the device. To understand how these rules apply to multibyte registers in the configuration memory, it is important to understand how the memory is organized. By convention, multibyte registers are arranged in the configuration memory such that the most significant byte of the register is stored in the most significant address of the assigned register space as illustrated in Figure 78. As a result, the byte order of the register content transmitted in the data phase is dependent on the ADDR\_ASCENSION selection. Figure 78. Generic Byte Wide Memory, Multibyte Register Example As indicated in Figure 79, the address counter, by default, automatically decrements (ADDR\_ASCENSION = 0) such that the most significant byte of the multibyte register is accessed first, followed by the remaining byte(s) in that register in ascending order. Conversely, if ADDR\_ASCENSION = 1, the least significant byte of the multibyte register is accessed first followed by most significant byte. As an extension of this concept, when STRICT\_REGISTER\_ACCESS = 1, any SPI frame that accesses a multibyte register as the first entity in the data transfer must correctly set the starting address in the instruction word to correspond to the ADDR\_ASCENSION selection. In the case that the address counter automatically decrements (ADDR\_ASCENSION = 0), the starting address is assigned to the register address for the least significant byte of that multibyte register, and conversely, if configured to increment automatically, the starting address must be set to the register address for the most significant byte. As a result of the change to ADDR\_ASCENSION from automatic address decrement (0) to automatic increment (1), Figure 76 and Figure 77 will change as illustrated in Figure 79 and Figure 80 to accommodate the changes in data phase byte order and instruction phase multibyte register start address. Figure 79. Single Instruction Format, ADDR\_ASCENSION = 0 (Descend), STRICT\_REGISTER\_ACCESS = 1 (Enabled) analog.com Rev. PrA | 46 of 108 Figure 80. Single Instruction Format, ADDR\_ASCENSION = 1 (Increment), STRICT\_REGISTER\_ACCESS = 1 (Enabled) analog.com Rev. PrA | 47 of 108 #### **Status Data Transmission** The Interface Status A register (see the Interface Status A Register section, Address 0x11) and device status register (see the Device Status Register section, Address 0x14) of each channel contain status data pertaining to the communications interface and the device itself, respectively. This data enables troubleshooting of device configuration during development and also provides continuous coverage of potential communication issues between the host and the interface once deployed. The SPI controller can access the data through regular register read operations. However, the channel can be configured to autonomously transmit status data through the SDO line every time while the SPI controller is sending the SPI in- struction phase data over the SDI. This feature is controlled through the SEND\_STATUS bit in the Interface Configuration C register (see the Interface Configuration C Register section, Address 0x10), and it is disabled by default. To enable this bit, set SEND\_STATUS = 1. The status data that is sent is taken from the Interface Status A register and from the device status register, but the content is different depending on the setting of the SHORT\_INSTRUCTION bit in the Interface Configuration B register (see the Interface Configuration B Register section. (Note that the length of the instruction phase also depends on this setting). See Table 15 and Table 16 for a description of the status data sent in each case, where the status data is sent MSB first. Table 15. Device Status Data Sent Through the SDO<sub>ChY</sub> in Long Instruction Mode (SHORT INSTRUCTION = 0) | Bit | Name | Description | |-----|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Not applicable | Bit 15 is always 0. | | 14 | Not applicable | Bit 14 is always 0. | | 13 | FIFO_FULL | Device Status Register Bit 7: FIFO Full Status Flag. | | | | 0: FIFO Not Full. | | | | 1: FIFO Full. | | 12 | FIFO_READ_DONE | Device Status Register Bit 6: FIFO Read Done Flag. | | | | 0: FIFO Read Not Done. | | | | 1: FIFO Read Done. | | 11 | HI_STATUS | Device Status Register Bit 5: High Threshold Detection Status Flag. | | | | 0: High Threshold Event Not Detected. | | | | 1: High Threshold Event Detected. | | 10 | LO_STATUS | Device Status Register Bit 4: Low Threshold Detection Status Flag. | | | | 0: Low Threshold Event Not Detected. | | | | 1: Low Threshold Event Detected. | | 9 | ADC_CNV_ERR | Device Status Register Bit 2: ADC Conversion Error Flag. | | | | 0: ADC Conversion OK. | | | | 1: ADC Conversion Error. A. Conversion period is lower than minimum value for speed grade. B. DSP error. | | 8 | ROM_CRC_ERR | Device Status Register Bit 1: Read Only Memory (ROM) CRC and/or Error Correction Code (ECC) Failure Flag. | | | | 0: ROM CRC Check OK. | | | | 1: ROM CRC and/or ECC Failure. | | 7 | POR_ANA_FLAG | Device Status Register Bit 3: POR Analog Status. Allows user to detect when an analog POR event has occurred. An analog POR | | | | is triggered at power-up or when the logic supply drops to less than some threshold value, when the ADC reference drops to less | | | | than some threshold value, or when the user issues a software reset. | | | | 0: Analog POR Flag Cleared. | | | DOD 5140 | 1: Analog POR Event Detected. | | 6 | POR_FLAG | Device Status Register Bit 0: POR Status. Allows user to detect when a POR event has occurred. A POR is triggered at power-up or when the logic supply drops to less than some threshold value or when the user issues a software reset. | | | | 0: POR Flag Cleared. | | | | 1: POR Event Detected. | | 5 | NOT_READY_ERR | Interface Status A Register Bit 7: Device Not Ready for Transaction. This bit is set if the user attempts to execute an SPI | | J | INOI_ILLADI_ENN | transaction before the completion of digital initialization. | | 4 | CLOCK_COUNT_ERR | Interface Status A Register Bit 4: Clock Count Error. This bit is set when an incorrect number of clocks is detected in a transaction. | | 4 | OLUCK_COUNT_ERR | Inheriace Status A Register Bit 4: Glock Count Error. This bit is set when an incorrect number of clocks is detected in a transact | analog.com Rev. PrA | 48 of 108 Table 15. Device Status Data Sent Through the SDO<sub>ChX</sub> in Long Instruction Mode (SHORT\_INSTRUCTION = 0) (Continued) | Bit | Name | Description | |-----|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | CRC_ERR | Interface Status A Register Bit 3: CRC Error. This bit is set when the SPI controller does not send a CRC value or when the CRC value calculated by the device does not match the value received from the SPI controller. | | 2 | WR_TO_RD_ONLY_REG_ERR | Interface Status A Register Bit 2: Write to Read Only Register Error. Write to Read Only Register Attempted. This bit is set when the user attempts a write to a register that is read-only. | | 1 | REGISTER_PARTIAL_<br>ACCESS_ERR | Interface Status A Register Bit 1: Register Partial Access Error. This bit is set when a fewer than expected number of bytes are read from or written to in a multibyte register access. This bit is only valid when strict register access is enabled. | | 0 | ADDRESS_INVALID_ERR | Interface Status A Register Bit 0: Invalid Address Error. Attempt to read or write nonexistent register address. This bit is set when the user tries to access register addresses outside the allowed memory map space. | Table 16. Device Status Data Sent Through the SDO<sub>ChX</sub> in Short Instruction Mode (SHORT\_INSTRUCTION = 1) | Bit | Name | Description | |-----|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | Not applicable | Bit 7 is always 0. | | 6 | POR_FLAG | Device Status Register Bit 0: POR Status. Allows user to detect when a POR event has occurred. A POR is triggered at power-up or when the logic supply drops to less than some threshold value or when the user issues a software reset. | | | | 0: POR Flag Cleared. | | | | 1: POR Event Detected. | | 5 | NOT_READY_ERR | Interface Status A Register Bit 7: Device Not Ready For Transaction Error. This bit is set if the user attempts to execute an SPI transaction before the completion of digital initialization. | | 4 | CLOCK_COUNT_ERR | Interface Status A Register Bit 4: Clock Count Error. This bit is set when an incorrect number of clocks is detected in a transaction. | | 3 | CRC_ERR | Interface Status A Register Bit 3: CRC Error. This bit is set when the SPI controller does not send a CRC, or when the CRC value calculated by the device does not match the value sent by the SPI controller. | | 2 | WR_TO_RD_ONLY_REG_ERR | Interface Status A Register Bit 2: Write To Read-only Register Error. This bit is set when the user attempts a write to a register that is read only. | | 1 | REGISTER_PARTIAL_<br>ACCESS_ERR | Interface Status A Register Bit 1: Register Partial Access Error. This bit is set when a fewer than expected number of bytes are read from or written to in a multibyte register access. This bit is only valid when strict register access is enabled. | | 0 | ADDRESS_INVALID_ERR | Interface Status A Register Bit 0: Invalid Address Error. This bit is set when the user tries to read from or write to a register address outside the allowed memory map space. | # Configuration Cyclical Redundancy Check (CRC) The AD4880 includes optional configuration error detection based on an 8-bit cyclical redundancy check algorithm. When enabled, an 8-bit checksum is inserted into the serial data output stream (SDO<sub>ChX</sub>) during the data phase after each complete register transaction. Depending on the register access type, that is, read or write, the host is expected to conditionally provide a corresponding checksum to the SDI<sub>ChX</sub> immediately following each register access. The interface controller uses the host supplied checksum to determine if a CRC error has occurred. A mismatch in the checksum values computed by the host and the AD4880 interface results in setting the CRC\_ERR flag (CRC\_ERR = 1) in the Interface Status A register (see the Interface Status A Register section, Address 0x11). During a write access, a CRC error invalidates the most recent register data as well as any subsequent register data writes if in streaming mode (SINGLE\_INST = 0), which prevents loading any potentially corrupted data into the configuration memory. In response to a CRC event, the host controller is required to initiate a new SPI frame to retry configuration of the effected memory locations. In the event the CRC\_ERR is detected during a data read, the host controller must discard the received data and retry the data read in a new SPI frame. Clear the CRC\_ERR flag before any attempt to initiate a repeated read or write to the configuration memory to allow detection of any subsequent errors. The error flag is cleared by writing code 0x08 to the Interface Status A register to set the CRC\_ERR bit to a Logic 1. It is recommended that an immediate read of the Interface Status A register follows any attempt to clear the fault to validate the attempt was successful. The configuration CRC function is disabled by default and can be enabled independently for each channel through two complementary bit fields, CRC\_ENABLE and CRC\_ENABLEB, in their corresponding Interface Configuration C registers (see the Interface Configuration C Register section, Address 0x10). To enable the CRC function, set the CRC\_ENABLE bits to 1 and the CRC\_ENABLEB bits to 10. Each of the complementary CRC bit fields is 2-bit wide, and any combination other than that specified results in the function remaining disabled. It is important to note that once the analog.com Rev. PrA | 49 of 108 CRC function is enabled for an interface, a valid checksum from the host controller is required for all subsequent serial transactions through that interface according to the conditions described in Table 17. If used, enable and validate the CRC function before writing to any of the device configuration registers. To validate the CRC function is enabled, follow the CRC configuration write with a SPI frame consisting of a read of both the Interface Configuration C register and the Interface Status A register using a valid checksum for the read transaction. If enabled, the register contents for the CRC\_EN-ABLE and CRC\_ENABLEB bits must be 1 and 10, respectively, and the CRC\_ERR bit in the Interface Status A register remains cleared (Logic 0). Once confirmed, proceed with programming the remaining configuration registers. Table 17. Host Controller (SDI<sub>ChX</sub>) Conditional Checksum Requirement Summary | Command | SINGLE_INST Bit Value | Check Sum Requirement | |---------|-----------------------------------------|-----------------------------------------------------------------------| | Write | Streaming (0) or single instruction (1) | After each data register payload | | Read | Streaming (0) | After the first register data payload following the instruction phase | | | Single instruction (1) | After each data register payload | The following CRC-8 polynomial is implemented in the AD4880 to compute the checksum for each register transaction: $$x^8 + x^2 + x + 1$$ Each serial transaction is processed through this polynomial to generate the checksum on a per register basis. The data and seed values used for each checksum calculation are a function of the access command (read/write); ADDR\_ASCENSION, STRICT\_REGISTER\_ACCESS, and SINGLE\_INST settings; and the location of the register data in the data stream as summarized in Table 18. All register write access operations, regardless of SINGLE\_INST setting, require a valid CRC checksum to be sent from the host following the data payload for each register. For multibyte registers, if STRICT\_REGISTER\_ACCESS = 1, a valid CRC is appended to the data stream after all bytes of the addressed register are sent. If STRICT\_REGISTER\_ACCESS is cleared (0), each byte transmitted must be followed by a valid checksum using the computation rules that are described as follows. For read access, the computation and transmission of a valid checksum from the host is required to validate the command and starting address only. In streaming mode (SINGLE\_INST = 0), a CRC checksum is sent from the host controller after the first register data payload only. Fill all subsequent register accesses in streaming mode with padding data. The AD4880 continues to produce valid checksum values after each register read to allow validation in the host using the preceding data. As a new instruction phase is required for each register accessed in single instruction mode, a valid host CRC checksum is required for each register accessed. In single instruction mode (SINGLE INST = 1), the polynomial is computed for each register using the default seed value of 0xA5, the instruction phase data, and depending on the access command, the desired register or padding data. In streaming mode (SINGLE INST = 0), the checksum computation for the first register in the data stream is computed as if single instruction mode were selected. Each subsequent register access checksum computation is seeded with the starting address for the current register and the corresponding data. Note that the starting address for multibyte registers changes with the ADDR ASCENSION selection, assuming the register access restriction is enabled (STRICT\_REGISTER\_AC-CESS = 1). As previously described, the memory convention dictates that if ADDR ASCENSION is set to 0, the address for the least significant byte of the multibyte register serves as the starting address. Conversely, if the ADDR ASCENSION bit is set to 1, the address of the most significant byte of the multibyte register is Table 18. Configuration CRC Checksum Source Data Summary vs. SINGLE INST and SPI Command | | Single Instruction Mode (SINGLE_INS Checksum Streaming Mode First CRC | | | T = 1) or<br>Streaming Mode (SINGLE_INST = 0) after first CRC | | | | |---------|-----------------------------------------------------------------------|----------------------------------|------|---------------------------------------------------------------|-----------------------|--|--| | Command | Source | Data Source | Seed | Data Source | Seed | | | | Write | Controller | Instruction and data | 0xA5 | Register data | Current start address | | | | | AD4880 | Instruction and data | | Register data | Current start address | | | | Read | Controller | Instruction and padding data | 0xA5 | Not required, send padding data | | | | | | AD4880 | Instruction and register content | | Register data | Current start address | | | analog.com Rev. PrA | 50 of 108 Figure 81. Streaming Mode Configuration with CRC Enabled, ADDR ASCENSION = 1 Figure 82. Single Instruction Mode Configuration with CRC Enabled, ADDR\_ASCENSION = 1 Figure 83. Streaming Mode Configuration with CRC Enabled, STRICT\_REGISTER\_ACCESS = 0 (Disabled), ADDR\_ASCENSION = 0 ## **Configuration SPI Frame** Figure 84. Short Instruction Mode, Data Status Enabled, CRC not Enabled Figure 85. Short Instruction Mode, Data Status Enabled, CRC Enabled Figure 86. Long Instruction Mode, Data Status Enabled, CRC not Enabled analog.com Rev. PrA | 51 of 108 Figure 87. Long Instruction Mode, Data Status Enabled, CRC Enabled analog.com Rev. PrA | 52 of 108 # **Configuration SPI Timing** ## **Write Data Frame** Figure 88. Configuration SPI Timing, Data Write Frame, 16-Bit Instruction Mode (Default) Figure 89. Configuration SPI Timing, Data Write Frame, 8-Bit Instruction Mode, Single 8-Bit Register analog.com Rev. PrA | 53 of 108 Figure 90. Configuration SPI Timing, Data Write Frame, 8-Bit Instruction Mode, Streaming Mode, Multibyte Register analog.com Rev. PrA | 54 of 108 ## **Read Data Frame** Figure 91. Configuration SPI Timing, Data Read Frame, 16-Bit Instruction Mode (Default) Figure 92. Configuration SPI Timing, Data Read Frame, 8-Bit Instruction Mode analog.com Rev. PrA | 55 of 108 Figure 93. Configuration SPI Timing, Data Read Frame, 8-Bit Instruction Mode, Steaming Mode, Multibyte Register Figure 94. Configuration SPI Timing, Data Read Frame, Continuous SCLK<sub>ChX</sub> #### LVDS DATA INTERFACE # LVDS Data Interface Configuration The LVDS interface of each channel consists of up to five pairs of differential signals. The data clock input pair (CLK+ $_{ChX}$ ) and CLK- $_{ChX}$ ), echoed data clock output pair (DCO+ $_{ChX}$ ), and DCO- $_{ChX}$ ), two data output lanes (DA+ $_{ChX}$ and DA- $_{ChX}$ , DB+ $_{ChX}$ and DB- $_{ChX}$ ), and optionally, the conversion clock can be configured as either an LVDS pair (CNV+ $_{ChX}$ ) and CNV- $_{ChX}$ ) or as a CMOS using CNV+ $_{ChX}$ , where for this case, CNV- $_{ChX}$ is connected to GND. This user selection is configured using the LVDS\_CNV\_EN bit in the ADC Data Interface Configuration B register (see the ADC Data Interface Configuration B Register section, Address 0x16). The data lanes use a DDR scheme, and each scheme can support a throughput of up to 800 (Mbps). By default, LVDS is selected as the primary data interface for accessing conversion results. To achieve maximum channel throughput, it is necessary that while a conversion is performed the result of the previous conversion is read. For this reason, it is critical that both the rising and falling edges of $\text{CNV+}_{\text{ChX}}$ and $\text{CNV-}_{\text{ChX}}$ are closely time aligned to the rising edge of $\text{CLK+}_{\text{ChX}}$ and $\text{CLK-}_{\text{ChX}}$ . To avoid introducing noise into the conversion result, the $\text{CLK+}_{\text{ChX}}$ and $\text{CLK-}_{\text{ChX}}$ edge placement must be aligned to within $\pm 535$ ps $(t_{\text{CCA}})$ of the interface clock $(\text{CLK\pm}_{\text{ChX}})$ , as specified in Table 2. The data interface is highly configurable allowing the customization of the output stream to meet a wide range of applications. Configu- analog.com Rev. PrA | 56 of 108 ration options include the number of active lanes (1, 2), self clocked and echo clock modes, interface test functions, and data encoding. LVDS interface mode is used in applications where continuous conversion at channel rates exceeding 1 MHz is required. Transmission of the result data occurs MSB first and is output after the amount of time specified in detail in the ADC Result Latency and LVDS Interface Alignment section. #### **LVDS Active Data Lane Count** The LVDS interface can be configured to output the result data on either one or two data lanes, which is controlled for each channel by the SPI\_LVDS\_LANES bit in their respective ADC Data Interface Configuration A register (see the ADC Data Interface Configuration A Register section, Address 0x15). By default, this bit is set to 0 (one lane active), and setting SPI\_LVDS\_LANES = 1 uses two data lanes. Note that this bit is also used to configure the number of active data lanes for the SPI. In single lane operation, Data Lane $DA+_{ChX}$ and Data Lane $DA-_{ChX}$ is enabled as the primary data output, and the conversion result is shifted out serially, MSB first, using 10 interface clocks applied to $CLK+_{ChX}$ and $CLK-_{ChX}$ inputs per conversion. The result data is shifted out of the device on each edge of the echo clock outputs, $DCO+_{ChX}$ and $DCO-_{ChX}$ . The result MSB (D19) and all odd numbered data bits are output on the falling edge of the interface clock. Conversely, the even numbered data bits are output on the rising edge of the interface clock. In dual lane configuration, the result data is shifted out in parallel, 2 bits per clock edge, MSBs first. As a result, only five interface clocks are required per conversion. As the data access period is equivalent to the conversion period, the interface clock frequency is reduced by a factor of two relative to the single lane case. As a consequence of the increased interface clock period, see the ADC Result Latency and LVDS Interface Alignment section for the timing and latency implications on both the single lane and dual lane count configurations. analog.com Rev. PrA | 57 of 108 #### **Echo Clock Mode** In LVDS data interface mode, the DCO+<sub>ChX</sub> and DCO-<sub>ChX</sub> pin pair is an echo clock output that provides a buffered and delayed version of CLK+<sub>ChX</sub> and CLK-<sub>ChX</sub> pin pair, facilitating data clocking to the host controller data clocking. This feature is controlled by the LVDS\_SELF\_CLK\_MODE bit in the ADC Data Interface Configuration B register (see the ADC Data Interface Configuration B Register section, Address 0x16). By default, echo clock mode is active (LVDS\_SELF\_CLK\_MODE = 0). Setting LVDS\_SELF\_CLK\_MODE = 1 disables the DCO+ and DCO- output driver, putting the device in self clock mode (see the Self Clock Mode section). When echo clock mode is active, the interface requires a minimum of three LVDS pairs (CLK+ $_{ChX}$ ) and CLK- $_{ChX}$ , DCO+ $_{ChX}$ ) and DCO- $_{ChX}$ , and DA+ $_{ChX}$ and DA- $_{ChX}$ ) to be connected between the host controller and the AD4880. A maximum of five LVDS pairs are required if the CNV+ $_{ChX}$ and CNV- $_{ChX}$ pin pair is configured as an LVDS input and the DB+ $_{ChX}$ and DB- $_{ChX}$ data lane is enabled. The conversion clock (CNV+ $_{ChX}$ ) and CNV- $_{ChX}$ ) and data clock (CLK+ $_{ChX}$ ) and CLK- $_{ChX}$ ) can be shared amongst channels or multiple AD4880 devices as long as care is taken to fanout the clock network, such that the edge placement requirement is satisfied. In echo clock mode, data from enabled lanes is clocked out in sync to both rising and falling edges of DCO+ $_{ChX}$ and DCO- $_{ChX}$ in a DDR scheme. Figure 95 and Figure 96 illustrate the relevant LVDS interface timing with respect to the DCO+ $_{ChX}$ and DCO- $_{ChX}$ echo clock for single lane and dual lane configurations, respectively. Calculation of $t_{MSB\_READ}$ is described in the ADC Result Latency and LVDS Interface Alignment section. Consider matching the data clock (DCO+<sub>ChX</sub> and DCO-<sub>ChX</sub>) and data lane (DA+<sub>ChX</sub> and DA-<sub>ChX</sub>, DB+<sub>ChX</sub> and DB-<sub>ChX</sub>) lane routing from the ADC to the host processor for the physical layout to minimize timing skew, which may affect data recovery in the host. For additional routing suggestions, see the Layout Guidelines section. Figure 95. Continuous Conversion Timing, LVDS Data Interface, Single Data Lane, Echo Clock Mode Figure 96. Continuous Conversion Timing, LVDS Data Interface, Dual Data Lane, Echo Clock Mode analog.com Rev. PrA | 58 of 108 #### **Self Clock Mode** In LVDS data interface mode, it is possible to disable the DCO+<sub>ChX</sub> and DCO-<sub>ChX</sub> echo clock output (see the Echo Clock Mode section) by setting LVDS\_SELF\_CLK\_MODE = 1 in the ADC Data Interface Configuration B register (see the ADC Data Interface Configuration B Register section, Address 0x16). This setting puts the device in self clock mode disabling the DCO+<sub>ChX</sub> and DCO-<sub>ChX</sub> output driver, with the benefit of saving interface power as well as reducing the number of LVDS pairs required to interface with the host controller. In this mode, the DCO+ $_{ChX}$ and DCO- $_{ChX}$ pins can be left disconnected; therefore, in single-lane configurations, a minimum of two LVDS pairs (CLK+ $_{ChX}$ and CLK- $_{ChX}$ , DA+ $_{ChX}$ and DA- $_{ChX}$ ) are required to connect to each AD4880 instance. The interface connectivity can further be simplified by sharing the interface clock (CLK+ $_{ChX}$ and CLK- $_{ChX}$ ) between multiple AD4880 instances. Figure 97. Continuous Conversion Timing, LVDS Data Interface, Single Data Lane, Self Clock Mode Figure 98. Continuous Conversion Timing, LVDS Data Interface, Dual Data Lane, Self Clock Mode analog.com Rev. PrA | 59 of 108 ## LVDS Manchester Encoding Mode This mode is accessed via the ADC\_DATA\_INTF\_CONFIG\_B register (Address 0x16), which produces Manchester encoding of the result data in compliance with IEEE 802.3. This mode can be used in isolated data applications where the converter supplies can be floated and the data outputs capacitively coupled to the host controller. By ensuring that the mean output of each data lane is 0, the receiver side common-mode voltage is not disturbed by the result pattern. Manchester encoding is available in dual lane LVDS mode only so that the maximum data throughput is achievable with the maximum 400 MHz LVDS clock rate. Figure 99 shows an example how this isolation can be implemented. Note that the LVDS 100 $\Omega$ termination resistor prior to the isolation capacitors is required. Figure 99. Isolated LVDS # ADC Result Latency and LVDS Interface Alignment When an AD4880 channel is configured for LVDS interface mode, each conversion result is placed into its LVDS interface output shift register(s). The LVDS\_CNV\_CLK\_CNT bits in the ADC Data Interface Configuration B register (see the ADC Data Interface Configuration B Register section, Address 0x16) are used to configure the point in time when the conversion result data is loaded into the LVDS interface output shift register(s). The total time from the rising edge of a convert pulse to when the MSB of that conversion request is internally available to transfer to the output register is defined as $(t_{\mbox{CYC}} + t_{\mbox{MSB}})$ , both specified in Table 2. Because the transfer of this result data is under the control of the LVDS of CLK+ and CLK-, there is an additional (1.5 $\times$ t<sub>CLK</sub>) that must be allowed to guarantee a fully completed result is transferred to the interface for read back. The user must calculate the correct required LVDS\_CNV\_CLK\_CNT value and configure the ADC Data Interface Configuration B register (see the ADC Data Interface Configuration B Register section) according to the conversion rate and t<sub>CLK</sub> used. For minimum latency, the correct LVDS\_CNV\_CLK\_CNT value to use for a particular conversion rate is calculated as (t<sub>MSB</sub>/t<sub>CLK</sub> + 1.5). This number is rounded down to the nearest integer value. The maximum $t_{MSB}$ time is specified as 22.4 ns with gain error correction enabled (see the Gain Error Correction section). For a 40 MSPS conversion rate in single lane LVDS with a 400 MHz LVDS clock, this is calculated as 22.4 ns/2.5 ns + 1.5, yielding a setting of 10 for the LVDS\_CNV\_CLK\_CNT. Conversion latency is then determined as time, aligned to the falling edge of the CLK signal, described as $t_{MSB\_READ}$ or latency in the timing diagram, which can be calculated as (LVDS\_CNV\_CLK\_CNT + 0.5) × $t_{CLK}$ . For the given example, the single lane latency is calculated as (10 + 0.5) × 2.5 ns + $t_{CYC}$ = 46.25 ns latency. Taking a dual lane example, the same formula is used, again taking a 40 MSPS example, again with gain error correction enabled, the LVDS clock runs at 200 MHz and yields (22.4 ns/5 ns) + 1.5, resulting in an LVDS\_CNV\_CLK\_CNT of 5, and a total result latency of $(5 + 0.5) \times 5$ ns + $t_{CYC} = 52.5$ ns latency. Both of these examples are calculated to achieve the minimum latency, and it is possible to use a higher LVDS\_CNV\_CLK\_CNT value, whereby latency is increased by t<sub>CLK</sub> for each +1 unit increase in the LVDS\_CNV\_CLK\_CNT value. Figure 100 and Figure 101 serve as aids to describe the placement of the ADC result data onto the LVDS interface controlled by the LVDS\_CNV\_CLK\_CNT. Figure 100 shows that a new result is internally completed after ( $t_{CYC}$ + $t_{MSB}$ ), and this result is now available to the interface, signified here also by a notional $t_{MSB\_AVAILABLE}$ (introduced only for the purposes of the Figure 100 explanation). As this example represents a 40 MSPS conversion rate, Figure 100 shows that the LVDS\_CNV\_CLK\_CNT setting of 10 is the earliest the conversion result can be loaded to the LVDS interface. One additional full $t_{CLK}$ cycle is required (a complete cycle being CLK+ $t_{ChX}$ falling edge to next CLK+ $t_{ChX}$ falling edge) is required to move the MSB to the output. This cycle is highlighted within Figure 100 also with a notional $t_{MSB\_READ}$ indicator for illustrative purposes only. analog.com Rev. PrA | 60 of 108 Figure 100. Single Lane LVDS, Echo Clock Mode, LVDS CNV CLK CNT Position Example Figure 101. Dual Lane LVDS, Echo Clock Mode, LVDS CNV CLK CNT Position Example Table 19. Valid LVDS\_CNV\_CLK\_CNT Settings | | | Clock Count Number | |---------------------------|------------------|---------------------| | LVDS_CNV_CLK_CNT Settings | Single Lane Mode | Dual Lane Mode | | 0b0000 | 3 | 3 | | 0b0001 | 4 | 4 | | 0b0010 | 5 | 5 | | 0b0011 | 6 | 1 | | 0b0100 | 7 | 2 | | 0b0101 | 8 | Selection not valid | analog.com Rev. PrA | 61 of 108 Table 19. Valid LVDS CNV CLK CNT Settings (Continued) | | | Clock Count Number | |---------------------------|------------------|---------------------| | LVDS_CNV_CLK_CNT Settings | Single Lane Mode | Dual Lane Mode | | 0b0110 | 9 | Selection not valid | | 0b0111 | 10 | Selection not valid | | 0b1000 | 1 | Selection not valid | | 0b1001 | 2 | Selection not valid | As a overview guide, Table 20 indicates the minimum required LVDS CNV CLK CNT settings for various conversion rates. The maximum $t_{MSB}$ of 22.4 ns, that is with the gain error correction enabled (see the Gain Error Correction section), is used for all calculations in Table 20. On power-up, the value of the gain error correction is 0x200, disabling the correction and allowing for a lower latency result. In this case, $t_{MSB}$ is 18 ns and a latency of 46.25 ns can be achieved. Using this example, the same formula is used, again taking a single lane 40 MSPS example, the LVDS clock runs at 400 MHz and yields (18 ns/2.5 ns) + 1.5, resulting in an LVDS\_CNV\_CLK\_CNT of 8 and a total result latency of $(8 + 0.5) \times 2.5$ ns + $t_{CYC}$ = 46.25 ns latency. To aid alignment of this valid result data position with the digital host of the user, the ADC Data Interface Configuration A register (see the ADC Data Interface Configuration A Register section, Address 0x15) contains access to the interface check feature enabled by setting the INTF\_CHK\_EN bit. When this bit is set, the ADC results are no longer output on the interface, and the output is replaced with a fixed pattern 20b1010 1100 0101 1101 0110 (0xA C5D6). This feature allows the user to align and test the data interface to their digital host. When the INTF\_CHK\_EN bit is unset, the normal conversion results are output to the LVDS interface immediately. This method is useful for alignment, particularly for self clock mode cases where unknown PCB propagation delays may be present between the AD4880 and its digital host controller. Note that this feature was specifically designed to help output LVDS data with the LVDS clock of the digital host by using static data, and the feature does not indicate if the LVDS CNV CLK CNT setting is used. Table 20. LVDS\_CNV\_CLK\_CNT Settings for Various Sample Rates | Sample Rate (MSPS) | LVDS Lanes | f <sub>CLK</sub> (MHz) | t <sub>CLK</sub> (ns) | $(t_{MSB}/t_{CLK}) + 1.5$ | LVDS_CNV_CLK_CNT Setting | |--------------------|------------|------------------------|-----------------------|---------------------------|--------------------------| | 40 | 1 | 400 | 2.500 | 10.46 | 10 | | 35 | 1 | 350 | 2.857 | 9.34 | 9 | | 30 | 1 | 300 | 3.333 | 8.22 | 8 | | 25 | 1 | 250 | 4.000 | 7.1 | 7 | | 20 | 1 | 200 | 5.000 | 5.98 | 6 | | 15 | 1 | 150 | 6.666 | 4.86 | 4 | | 40 | 2 | 200 | 5.000 | 5.98 | 5 | analog.com Rev. PrA | 62 of 108 ## **LVDS Data Transfer Latency** Where the user is concerned in knowing the overall latency from when an individual ADC conversion is initiated to the time when the LSB has reached the host controller, it is important to consider the data transfer latency. The total latency observed is the sum of the ADC latency and the data transfer latency, in this case, the LVDS\_CNV\_CLK\_CNT is set to achieve minimum ADC latency. Additional clock cycles more than the minimum required incur additional LVDS clock cycles of latency to the overall latency, as is shown in Figure 102. The data transfer latency on the LVDS interface depends on the following parameters: - ▶ LVDS clock period, t<sub>CLK</sub> - ▶ Number of active LVDS lanes, N<sub>I ANES</sub> - Number of bits to be read, N<sub>BITS</sub> Calculate the latency as follows: Data Transfer Latency = $$\frac{N_{BITS}}{N_{LANES}} \times t_{CLK}$$ For applications that require extremely low latencies, note that as the data is transferred MSB to LSB in both single and dual lane modes, and that there is no requirement to fully read a result from the interface, the data transfer latency can be reduced for lower resolution results (that is, N<sub>BITS</sub> can be chosen to be smaller than the maximum 20 bits available). Figure 102. LVDS Data Transfer Latency analog.com Rev. PrA | 63 of 108 ## LVDS Output Differential Drive The AD4880 LVDS interfaces support selection of the differential output voltage from one of three predetermined differential amplitudes of $\pm 185$ mV p-p, $\pm 240$ mV p-p, and $\pm 325$ mV p-p, assuming a termination resistance of 100 $\Omega$ across the differential pair. The output common-mode voltage of the LVDS drive is adjusted for each selection automatically to ensure that the peak output voltage remains within the IOVDD\_{ChX} rail. The current default selection sets the differential amplitude at $\pm 240$ mV p-p. The output differential voltage can be independently configured for each channel by writing to the LVDS\_VOD bits of the corresponding ADC Data Interface Configuration C register (see the ADC Data Interface Configuration C Register section, Address 0x17). #### **Data Interface Test Functions** Regardless of the selected output configuration, the AD4880 is equipped with self test functions that enable verification of the integrity of the data interface physical layer, including device pads, PCB interconnect, and the host interface connections. An interface check function is available setting a fixed, 20-bit data pattern mode to output. Selection of this test function is made by writing to the INTF\_CHK\_EN bit in the Data Interface Configuration A register (see the ADC Data Interface Configuration A Register section, Address 0x15). By enabling the built-in test function, access to conversion results is suspended; therefore, only use this function at either power-up or during an idle period when conversion results are not required for normal system function. Refer to the ADC Result Latency and LVDS Interface Alignment section for further information. #### SPI DATA INTERFACE ## **SPI Data Interface Configuration** For applications that do not require the interface bandwidth of the LVDS interface, such as when using asynchronous capture into the result FIFO, the data interface of any channel can be reconfigured into a single or quad lane, SPI data interface. In this configuration, the channel outputs its data on either one or four CMOS data lanes simultaneously at serial clock rates up to 50 MHz. The result data is shifted out serially on the falling edge of the interface clock (DCLK $_{\mbox{ChX}}$ ). In SPI configuration, the channel results can be read at interface rates up to 200 MHz when using four SPI lanes. To select the SPI configuration for a channel, program the DA-TA\_INTF\_MODE bit of its Data Interface Configuration A register (see the ADC Data Interface Configuration A Register section, Address 0x15) with Binary Sequence 1'b1. Once configured for SPI mode, the LVDS drivers are automatically disabled, including the echo clock output (DCO+<sub>ChX</sub> and DCO-<sub>ChX</sub>), preventing contention between LVDS and CMOS functions. As a result, the LVDS\_SELF\_CLK\_MODE and LVDS\_VOD settings no longer effect the operation of the data interface and can be left at their power-on defaults or another convenient value. Because the driver is disabled, the DCO+<sub>ChX</sub> and DCO-<sub>ChX</sub> output pins can, therefore, be left disconnected in the hardware design as these pins are unused. As detailed in Table 21, the following LVDS pins are reconfigured as CMOS input or outputs to realize the SPI data interface. Table 21. LVDS/SPI Data Interface Pins Crossreference | LVDS Pin | CMOS Pin | Function | |---------------------|---------------------|----------------------------------| | CLK+ <sub>ChX</sub> | DCLK <sub>ChX</sub> | Data interface clock input | | CLK- <sub>ChX</sub> | DCS ChX | Data interface chip select input | | DA+ <sub>ChX</sub> | SDOA <sub>ChX</sub> | Serial Data Output A | | DA- <sub>ChX</sub> | SDOB <sub>ChX</sub> | Serial Data Output B | | DB+ <sub>ChX</sub> | SDOC <sub>ChX</sub> | Serial Data Output C | | DB- <sub>ChX</sub> | SDOD <sub>ChX</sub> | Serial Data Output D | As with LVDS configuration mode, SPI configuration selection allows control of the number of active lanes. For SPI data interface configuration, the user has the option to configure single lane SPI or quad lane SPI. #### SPI Active Data Lane Count The SPI data interfaces can be configured to output the result data on either one or four data lanes, which is controlled by the SPI\_LVDS\_LANES bit in the ADC Interface Configuration A register of each channel (see the ADC Data Interface Configuration A Register section, Address 0x15). By default, this bit is set to 0 (one lane active), and can be set to 1 to use four data lanes. Note that this bit also sets the number of active data lanes for the LVDS interface. The data order and pin assignment to the serial data output (SDOx<sub>ChX</sub>) pins is detailed in Table 22, and shown in Figure 109. Table 22. SPI Data Lane(s) Data Order and Pin Assignment | | Output Data Order | | | |------------------------|------------------------------------------|--------------------------------------------|--| | Serial Data Output Pin | One Active SPI Lane (SPI_LVDS_LANES = 0) | Four Active SPI Lanes (SPI_LVDS_LANES = 1) | | | SDOA <sub>ChX</sub> | Not applicable | SDO 3 | | | SDOB <sub>ChX</sub> | SDO 0 | SDO 2 | | | SDOC <sub>ChX</sub> | Not applicable | SDO 1 | | | SDOD <sub>ChX</sub> | Not applicable | SDO 0 | | # **Data Interface CRC** To ensure the integrity of the result data, a CRC is appended to the FIFO results. This CRC is always enabled and appended. The computation of the result checksum is independent of that of the configuration interface. The result is 24 bits in length and is appended to each data result record acquired from the FIFO. analog.com Rev. PrA | 64 of 108 ## Sign Extension When accessing FIFO data with an SPI data interface, the 20-bit resolution of the AD4880 is not a convenient length for interfacing with microcontroller or microprocessor hosts. To make data access and storage simpler, the ADC result is sign extended to 24 bits. In this way, the data format aligns better with their selected host. #### **GPIO PINS** The AD4880 GPIO pins are intended to simplify the development of synchronous data acquisition applications by facilitating a simplified state control interface between the host processor, the data converter, and other related signal chain components. When configured as an output, these GPIO pins can be assigned as an indicator of device status, a digital control for a related signal chain component, or a serial data lane for device configuration. In input mode, the GPIO pins allow pin programming of converter features such as digital filter synchronization (reset) and an external event trigger. Each channel has its own set of GPIO pins that can be separately configured. The desired function for each GPIO is defined by writing to the GPIO Configuration A through GPIO Configuration C registers (Address 0x19 through Address 0x1B), see the GPIO Configuration A Register section through the GPIO Configuration C Register section. The configuration for each GPIO includes an output enable bit, an output data bit, and a function selection. The output data bit determines the logical state of the output when the GPIO data option is selected; otherwise, the output state is determined by the selected function, assuming the output is enabled. By default, ${\rm GPIO0_{ChX}}$ is enabled as an output, and the configuration SPI SDO function is selected. All other GPIO outputs are disabled. Table 24 provides a brief description of the available AD4880 GPIO functions. Each of the GPIO pins can be configured for any of the following functions. Table 23. GPIO Registers Overview | Register | Bits | Contents | |---------------|-------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GPIO_CONFIG_A | GPIO_0_EN,<br>GPIO_1_EN,<br>GPIO_2_EN,<br>GPIO_3_EN | Enable bits for each GPIO. 0: Configures the GPIO as an input. 1: Configures the GPIO as an output. | | GPIO_CONFIG_A | GPIO_0_DATA,<br>GPIO_1_DATA,<br>GPIO_2_DATA,<br>GPIO_3_DATA | The corresponding GPIO_x_SEL bit for each GPIO can be set to 0111b to read or write data to that GPIO. In this mode, GPIO_x_EN selects whether each of these data bits is read only or write only, depending on whether the GPIO is configured as an input or an output. When configured as an output, these bits are write only, the user can set the bits to a logic level that they need to output on the GPIO. When configured as an input, these bits are read only, the user can read the bits to determine the logic level input to on the GPIO If the corresponding GPIO_x_SEL is not set to 0111b, the GPIO_x_DATA is not valid as the GPIO is overridden with the selected GPIO function | | GPIO_CONFIG_B | GPIO_0_SEL,<br>GPIO_1_SEL | Selection for the function mode of GPIO0 and GPIO1. | | GPIO_CONFIG_C | GPIO_2_SEL,<br>GPIO_3_SEL | Selection for the function mode of GPIO2 and GPIO3. | Table 24. GPIO x SEL Function Descriptions | GPIO_x_SEL | Function | Description | |------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0000b | Configuration SPI<br>SDO | Configuration Serial Data Output. This configures the selected GPIO to be the SDO for the configuration SPI. | | 0001b | FIFO full | FIFO Memory Full Indication Output. This configures the selected GPIO to function as an indicator that the channel FIFO is full. The FIFO full indicator is set when the conversion result corresponding to the specified count in the FIFO watermark registers (see the FIFO Watermark Register section, Address 0x1D and Address 0x1E) is loaded into the data FIFO. The FIFO full status bit is cleared by reading data from the FIFO, and it is cleared when the first conversion result is moved from the FIFO to the data interface output shift register. | | 0010b | FIFO read done | FIFO Memory Read Completed Output. This configures the selected GPIO to function as a FIFO read done indicator. The FIFO read done indicator is cleared by default when the channel FIFO is first enabled, and each time the last conversion result is moved from the FIFO into the data interface output shift register. The FIFO read done is cleared when the MSB of the last FIFO result is read on the selected data interface. | analog.com Rev. PrA | 65 of 108 Table 24. GPIO\_x\_SEL Function Descriptions (Continued) | GPIO_x_SEL | Function | Description | |------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0011b | Filter result ready | Filter Result Ready Output. When the digital filter is enabled, this configures the selected GPIO to function as an indicator that new data is available to read on the interface. This active low indication allows synchronization between the host and the AD4880 when utilizing the integrated digital filter to oversample and decimate an incoming signal. The signal is driven low at the end of each filter decimation period and is driven high again before the next decimated output is ready. | | 0100b | HI_DTCT | High Threshold Event Output. With threshold detection enabled, this configures the selected GPIO to indicate when the high level threshold is crossed. The output is active high. | | 0101b | LO_DTCT | Low Threshold Output. With threshold detection enabled, this configures the selected GPIO to indicate when the low level threshold is crossed. The output is active high. | | 0110b | ALERT | Status Alert (Active Low) Output. This configures the selected GPIO to function as the status alert for threshold event detection. | | 0111b | GPIO data | General-Purpose Output Mode. In this mode, the state of the corresponding GPIO_x_DATA bit in the GPIO Configuration A register (see the GPIO Configuration A Register section, Address 0x19) is applied to the configured output. | | 1000b | FILTER_SYNC | Filter Synchronization Input (Active Low). This configures the selected GPIO to function as a synchronization signal for the digital filter. When held low, this input holds the digital filter in reset. | | 1001b | EXT_EVENT | External Event Trigger Input. Event triggers when a logic high is detected on the configured GPIO input. This event can be used to trigger the FIFO. | analog.com Rev. PrA | 66 of 108 #### **OVERVIEW** The AD4880 includes several useful digital features that offer great solution benefits to many applications. These features are independently configured for each channel and can be individually enabled by the user, when required. A brief overview follows for these features, in depth explanation and definition of these features are found in the following sections. - ▶ Event Detection: This feature allows the detection when the ADC input has crossed user-configured thresholds. Such detections can be flagged in the configuration registers, output to a GPIO, or used to trigger the result FIFO. - Result FIFO: This feature allows the acquisition of records of up to 16,384 conversion results into the channel FIFO memory. These acquisitions can be read back to the host controller via LVDS or the SPI data interface. The results stored in the FIFO can be either unprocessed ADC results or those that have been processed through the digital filter feature. - Digital Filter: This feature offers three different digital filter configurations, each with a wide range of decimation rates, allowing oversampling benefits and the close control of the signal bandwidth. - ➤ System Error Correction Coefficients: Although the AD4880 offers excellent factory calibrated precision with minimal offset and gain errors, this feature allows the user to correct for signal chain errors that may be present within their application. ## **EVENT DETECTION** The AD4880 includes an event detection feature, whereby the user can either indicate when a particular ADC input threshold level is crossed or monitor a GPIO configured as an input. An internally generated event can then be used to set a flag in the configuration memory or routed to a configured GPIO output to be used to alert a host controller that a threshold condition is breached. It is also possible for a user to route an external signal to the AD4880 to be used as an external trigger. An internally or externally generated event can also be used to trigger the corresponding channel FIFO (see the Result FIFO section). The mechanism for this is explained in the Event Detection for FIFO section. The threshold detection compares a converted voltage code to a user-configured code because this is done in a sample by sample basis, and events immediately trigger, level hysteresis setting is also configurable to prevent unwanted triggering. Figure 103. Internally Generated Event Detection Signal Path The Figure 103 serves as an aid with detailing the configuration and operation of the event detection of the AD4880. | Table | 25. | Event | Detec | tion | |-------|-----|-------|-------|------| |-------|-----|-------|-------|------| | INT_EVENT_EN Bit<br>(Address 0x1C) | Mode | Trigger Source | Comment | |------------------------------------|----------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | External event | GPIO_x_SEL = 4b1001, that is, configured for EXT_EVENT | Event triggers when a logic high is detected on the selected GPIO input. | | 1 | Internal event | ADC Results threshold detection is enabled. | HI_THRESHOLD (Address 0x21 and Address 0x22) and LO_THRESHOLD (Address 0x23 and Address 0x24) set the upper and lower ADC result (or the digital filter result) code threshold for the event to be triggered. | analog.com Rev. PrA | 67 of 108 ## **Event Detection Timing** When event detection is enabled for a channel in its general configuration register (see the General Configuration Register section), the HI\_DTCT and LO\_DTCT signals indicate the occurrence of an internally generated event. These signals can be routed internally through the following paths: - ► HI\_DTCT and LO\_DTCT are directly accessible via an enabled GPIO with GPIO\_x\_SEL set to 0b100 or 0b101, respectively, a threshold event can be monitored externally by a digital host via the GPIO. Logic 1 on a configured GPIO indicates detection of an event. - ► HI\_DTCT and LO\_DTCT can each be routed by setting the HI\_ROUTE and LO\_ROUTE bits to 1, respectively, in the general configuration register (Address 0x1C) to allow HI\_DTCT and LO\_DTCT to propagate to the LO\_STATUS and HI\_STATUS bits in the device status register (see the Device Status Register section, Address 0x14). These status bits can be monitored by the digital host via the configuration SPI. Logic 1 on a configured GPIO indicates the detection of an event. Each of these two bits are independently cleared when a 1 is written to these bits. Power cycling or device reset also result in the bits clearing. - ► HI\_DTCT and LO\_DTCT can each be routed by setting the HI\_ROUTE and LO\_ROUTE bits to 1, respectively, in the general configuration register (Address 0x1C) to allow HI\_DTCT and LO\_DTCT to propagate to the ALERT signal. Any enabled GPIO set to output a status alert, that is, with GPIO\_x\_SEL set to 0b0110, routes the ALERT signal to the GPIO to indicate when an event occurs. A GPIO configured in this mode is normally high, with a logic low indicating that an event has occurred. As indicated in the Figure 105 section, this GPIO remains low only while the threshold level is crossed, and it returns to logic high as soon as the threshold bound is no longer crossed, and the timing in Figure 104 is satisfied. Event detection is synchronous to the rising edge of the CNV+<sub>ChX</sub>. A latency of two conversion clock cycles exists from the first CNV+<sub>ChX</sub> edge where the analog input crosses a threshold to a detected event that is flagged in the device status register and to any GPIO configured to route ALERT. As is evident in Figure 103, where both the HI\_DTCT flag and ALERT routed to a GPIO are shown, the behavior, once the threshold level is no longer crossed, is different. When a CNV+<sub>ChX</sub> rising edge occurs where the analog input no longer crosses the set threshold, ALERT de-asserts two conversion cycles later, on the rising edge of CNV. Any HI\_DTCT or LO\_DTCT already set is not cleared at this point. These signals are only cleared by writing 1 to the relevant bits in the device status register (Address 0x14) or where a device reset occurred. Figure 104. Event Detection Timing analog.com Rev. PrA | 68 of 108 #### **Threshold Detect Levels** The threshold detection of the AD4880 includes a hysteresis setting. By configuring this setting, the user can ensure that unwanted threshold triggering can be avoided. Figure 105 shows how this can be achieved. A single hysteresis setting is configured, that is then applied to both the HI\_THRESHOLD and LO\_THRESHOLD bits. The high and low detection flags remain set until the hysteresis thresholds are crossed. Figure 105. Threshold Detect Levels [Pin name update pending] ## **Enabling Event Detection** By default, after power on or reset, HI\_ROUTE and LO\_ROUTE are set to Logic 0, masking the threshold level detection from generating any event alert. When enabled, the gated versions of these signals, HI\_DTCT\_GATED and LO\_DTCT\_GATED, are logic NOR'd to generate the ALERT signal. If a user requires the use of the HI\_DTCT, LO\_DTCT, or ALERT signals to flag an event occurrence externally, back to a digital host, the GPIO\_x\_SEL registers can be used to route any, or multiple, of these signals to the GPIO pins. #### **Event Detection for FIFO** Event detection can also be used in a channel to arm its FIFO memory. The event detection for the FIFO can be triggered using either internal or external events as detailed in the Table 25 section. To use the ALERT signal to trigger the FIFO, the HI\_ROUTE and/or the LO\_ROUTE bits must be configured as required, and the INT\_EVENT\_EN bit must be set to 1, to use a combined ALERT output to trigger the FIFO. Alternately, when configured with the INT\_EVENT\_EN bit set to 0, a GPIO EXT\_EVENT input must be configured, and this input triggers the FIFO when a Logic 1 is presented on the GPIO. Because this event was generated externally, there is no ALERT signal generated. The HI\_THRESHOLD (Address 021 and Address 022) and LO\_THRESHOLD (Address 0x23 and Address 0x 24) bits can be used to configure the ADC output code thresholds for the internal event detection. These bits can each be masked using the HI\_ROUTE and LO\_ROUTE bits in the general configuration register (Address 0x1C). Setting these bits logic high, routes the bits to be used for the ALERT flag (that can be monitored using a preconfigured GPIO), it is also enabled as a FIFO event trigger as well as making these available as HI\_STATUS and LO\_STATUS flags in the device status register (Address 0x14). Figure 106. FIFO Event Detection Logic ### **Event Detection ADC Data Result** The ADC data result, as shown in Figure 103, is dependent of the selected data path. As is evident in Figure 117, where the digital filter (see the Digital Filter section) is enabled, the output of the selected filter refers to the ADC data result that is checked by the threshold detection for event detection. ## **RESULT FIFO** Each AD4880 channel has an independent single port data FIFO for applications where a reduced data interface transmission load is required and where asynchronous data capture and access is appropriate. This FIFO can serve to reduce the requirements for the digital host controller and can, for example, enable the AD4880 to be deployed in systems using an MCU digital host. Each data FIFO allows for a record of up to 16,384 data results to be captured per acquisition burst without result loss due to data overflow. As a single port memory, simultaneous data interface read and ADC conversion result write operations are not permitted to the FIFO. To allow synchronization of FIFO access between the host controller and ADC, status flags are included to indicate if the memory is full (FIFO FULL) or if no new data available in the FIFO (FIFO READ DONE), that is, there is no new data since the last trigger was set, or the last FIFO data read back of a result record has already been completed. When N = WATERMARK is reached, that is, when the conversion result corresponding to the specified count in the FIFO WATERMARK register is loaded into the data FIFO, memory is set as full, and the FIFO FULL bit gets asserted in device status register (see the Device Status Register section, Address 0x4). The status bits can be accessed by reading directly from the device status register (Address 0x14) via the configuration SPI, appending the status to the data SPI frame, or by assigning the desired status flags to a GPIO pin by setting the required GPIO x SEL bit. Further details on these GPIO can be found in the GPIO Pins section. The user can also select between various modes of initiating the burst acquisition, which will be described further in the FIFO Mode Selection and Configuration section. analog.com Rev. PrA | 69 of 108 ## **FIFO Mode Selection and Configuration** There are four distinct modes in which each channel data FIFO of the AD4880 can be configured. The active mode is selected by setting the FIFO\_MODE bits in the general configuration register (see the General Configuration Register section, Address 0x1C). By default, the FIFO is disabled (FIFO\_MODE = 00). The modes are designed to fit the use case requirements of different applications., Table 26 provides details about each FIFO mode and their applicable use cases. Table 26. FIFO Configuration Modes (FIFO MODE) | FIFO_MODE Value | E Bit<br>FIFO Mode | Description | Use Case | |-----------------|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 00 | FIFO disabled | FIFO is not used. This value also resets and rearms the event trigger. | Continuous convert mode, and FIFO is not in use. | | 01 | Immediate trigger mode | In this mode, the data capture is initiated immediately after receipt of the first valid converter result and continues until [N = WATERMARK] results are loaded into the FIFO memory. Upon read back from the FIFO, FIFO_READ_DONE indicates when [N = WATERMARK] results are read from the FIFO. | User is interested in burst acquisition(s) of [N = WATERMARK] results, initiated by setting this FIFO_MODE, Bits[1:0] value. | | 10 | Event trigger capture, read latest WATERMARK | The data capture into the FIFO memory is initiated by the user-selected event method. The result counter initiates by the event, and data captures to the FIFO stop once [N = WATERMARK] results are captured. | User is interested in burst acquisition(s) of [N = WATERMARK] results, initiated by an event. Only result data after the event is of interest. | | | | Upon read back from the FIFO, FIFO_READ_DONE indicates when [N = WATERMARK] results have been read from the FIFO. | | | 11 | Event trigger capture mode, read all FIFO | The data capture immediately initiates after the receipt of the first valid converter result. The FIFO continuously fills until an event is detected. If no event is detected before the FIFO fills (that is, 16,384 results are written to memory), the memory continues to fill with the oldest results discarded on a first in, first out basis. | User is interested in burst acquisition(s) of [N = WATERMARK] results initiated by an event. The full FIFO contents are read in this mode. In this mode, the user can read [N = WATERMARK] results after the ever and (16,384 – [N = WATERMARK]) before the event. Only WATERMARK values that are multiples of four are valid in this mode. | | | | Upon receipt of the selected event method, a result counter counts up to [N = WATERMARK]. Data capture stops once the WATERMARK is reached. In this mode, once the FIFO is filled, the position in the FIFO memory at which the event occurred gets automatically stored in the FIFO_WATERMARK register. The value read back from FIFO_WATERMARK allows the user to distinguish which of the stored results captured before the event from those that were captured after the event. Further details can be seen in the example given in the Event Trigger Capture Mode, Read All FIFO section. | | | | | Upon read back from the FIFO, FIFO_READ_DONE indicates when 16,384 results are read from the FIFO. The full memory read back contains [N = WATERMARK] results after the event. If N in this case is less than 16,384, the remaining contents of the FIFO contain the conversion results prior to the event. | | analog.com Rev. PrA | 70 of 108 #### **FIFO Event Detection** The FIFO is configured for capture in event detection mode (FIFO\_MODE = 10 or FIFO\_MODE = 11), the following event detection options (see the Table 25 section) are available. The general configuration register of the channel (Address 0x1C) contains the internal event enable bit (INT\_EVENT\_EN) which determines whether the FIFO is to respond to an external or internal event trigger. The default state of this bit on power on and reset is INT\_EVENT\_EN = 0, which is configured for an external event. ## **Asynchronous Data Capture** To use the FIFO for asynchronous capture, first write to the FIFO watermark register (see the FIFO Watermark Register section, Address 0x1D) with the number of conversions to be captured in each burst; any integer between 1 and 16,384 can be entered. If using GPIO to pass the FIFO status bits to the host controller, program those selections into the GPIO configuration registers prior to initiating the capture. Refer to the GPIO Pins sections for further detail on GPIO configuration. The final steps in initiating an asynchronous capture into the data FIFO include enabling the FIFO and then starting the conversion clock. To enable the data FIFO in the general configuration register (see the General Configuration Register section, Address 0x1C), the FIFO\_MODE bits must be set to immediate trigger mode (01). In this mode, the FIFO stores the results of the most recent FIFO\_WATERMARK samples and then automatically disables capture into the memory. The results can then be accessed through the SPI data interface or LVDS interface. When the FIFO is enabled, each conversion result is loaded on the rising edge of the convert start signal, CNV. Internal timing dictates that FIFO\_WATERMARK + three conversion clocks are required to write FIFO\_WATERMARK sample results into the FIFO memory. See Figure 108 and Figure 109 for additional information. The Figure 107 timing diagram shows an example where FIFO\_WATERMARK is set to 1000, and the first ADC result after the event occurred is captured by the FIFO after the third CNV. After N = 1000, that is, it has reached the FIFO\_WATERMARK value, FIFO\_FULL is asserted, and data stops being loaded into the FIFO. Figure 107. FIFO Data Capture Example, WATERMARK = 1000 analog.com Rev. PrA | 71 of 108 ## **Asynchronous Read Access** Access to the FIFO data is made through either a LVDS configuration (single lane only) or the multioutput SPI configuration of the data interface after the capture has completed. As a result, access is asynchronous to the capture process, and there are no specific timing restrictions between the conversion and interface clocks. Synchronization between the data FIFO and the data interface clock domain requires each read access to begin with a header followed by a transfer of M bytes of conversion data; where M equals the product of the total number of results specified in the FIFO\_WATERMARK register (Address 0x1D and Address 0x1E) and the integer length in bytes (for SPI data interface) of a single conversion result. Note that the number of active data lanes reduces the access period by a factor of 2 for each doubling of the number of active lanes. Figure 108. Asynchronous Capture Read Timing, Data FIFO Enabled, Single Data Lane Figure 109. Asynchronous Capture Read Timing, Data FIFO Enabled, Quad Data Lane Configuration analog.com Rev. PrA | 72 of 108 Figure 110. Asynchronous Capture Read Timing, Data FIFO Enabled, LVDS Configuration analog.com Rev. PrA | 73 of 108 #### **FIFO Timing Considerations** # **Immediate Trigger Mode** Figure 112 illustrates the timing relationship between the command to arm the channel FIFO for data write access and the point at which the FIFO is armed. Figure 112 shows an example of where single lane SPI data access is configured and FIFO\_FULL and FIFO\_READ\_DONE are output to GPIO. Because a capture has not yet been initiated, FIFO\_FULL and FIFO\_READ\_DONE are driven low. A free running CNV clock is shown in this example. Upon receipt of the update to the general configuration register (Address 0x1C), the FIFO controller advances to an idle state on the next rising edge of CNV. The FIFO then advances to the writing state after two further CNV clock edges and begins filling the FIFO until WATERMARK results are loaded and FIFO\_FULL is generated. Upon completion of reading the FIFO data, a rearming event for immediate mode capture involves disabling the FIFO by writing 00 to FIFO\_MODE then re-enabling by writing 01 to the FIFO mode to arm the FIFO for a new capture. As is the case with the initial arming, the FIFO advances to the idle state upon receipt of the first rising edge of CNV after the configure instruction to arm the FIFO is issued. The sequence and timing is the same as for the initial FIFO arming. See Figure 112. Figure 111. Immediate Trigger Mode Arming Figure 112. Immediate Trigger Mode Rearming analog.com Rev. PrA | 74 of 108 # **Event Triggered Capture, Read Latest WATERMARK** Event triggered (read latest) mode is used where there is interest only in the ADC data after an event occurs. This event can be an internally generated event, where the AD4880 channel is running continuously, and the threshold detection is enabled to trigger an event as soon as an ADC input threshold is crossed. Or, the user can be independently monitoring the system or ADC input for an event, and an external event trigger is user-issued via a configured GPIO. As in all cases of arming the FIFO, the first rising edge after a FIFO\_MODE write command arms the FIFO for data capture; however, no data is written to the FIFO until an event of the selected method occurs. Rearming the trigger involves a similar process to the immediate mode rearming. The FIFO is firstly disabled by writing 00 to the FIFO\_MODE bits before, and then rearmed by again enabling the required capture mode. Figure 113. Event Triggered Capture, Read Latest WATERMARK Arming analog.com Rev. PrA | 75 of 108 #### **Event Trigger Capture Mode, Read All FIFO** Event triggered mode can be used where ADC results immediately prior to the event, as well as those after, are of interest to the user. Once armed, the channel FIFO continuously fills with new ADC results, storing up to, at most, 16,384 of the most recent results, wrapping around and overwriting the oldest results in FIFO memory once 16,384 captures are made. Once a trigger event occurs, the FIFO continues to capture WA-TERMARK number of results after the event. Only multiples of four are valid values to set the FIFO WATERMARK register when using this mode. After an event has occurred, and the WATERMARK number of results has been captured in the FIFO, no further new results are captured until the FIFO is rearmed. The user must read back all 16,384 FIFO results, and the value set for FIFO WATER-MARK allows the user to determine where in the FIFO result data that the event occurred and also to distinguish between results that occurred before the event and those which occurred after the event as shown in Figure 115 and Figure 114. In the full FIFO read back, the first result after the event triggered is located at 16384 -(FIFO WATERMARK - 1), where FIFO WATERMARK is the value set prior to arming the capture. If this capture mode is armed and an event occurs before the FIFO wraps around once, the FIFO results before the event contain either results from previous FIFO use or, when used for the first time after power cycling the device, the FIFO contains random data in the FIFO data locations before the event. FIFO\_WATERMARK WAS SET TO 8192 1 TO 8192 IN FIFO CONTAINS RESULTS BEFORE TO EVENT (OLDEST FIRST) 8193 TO 16384 IN FIFO CONTAINS RESULTS AFTER EVENT (LATEST LAST) LATEST RESULT IN FIFO 16384 | 1 OLDEST RESULT IN FIFO 8193 IS FIRST RESULT AFTER EVENT 8193 \$\frac{1}{8193}\$ \$\frac{1}{8192}\$ \$\frac{1}{8194}\$ \$\frac{1}{8195}\$ \$\frac{1}{8192}\$ \$\frac{1}{8194}\$ \$\frac{1}{8194}\$ \$\frac{1}{8195}\$ \$\frac{1}{8192}\$ \$\frac{1}{8194}\$ \$\frac{1}{8194}\$ \$\frac{1}{8195}\$ \$\ Figure 114. Event Capture Mode Read All FIFO Mode Example, FIFO Filling Figure 115. FIFO Event Capture Mode Read All FIFO Mode Example, Locating Event Position in FIFO Figure 116. Event Trigger Capture Mode, Read All FIFO Rearming analog.com Rev. PrA | 76 of 108 #### **DIGITAL FILTER** Each AD4880 channel includes the option of enabling its integrated digital filter for applications where noise rejection by bandwidth limiting is desired. As shown in Figure 117 and detailed as follows, there are four paths available by which to route digital data: no digital filtering, a sinc1 filter, a sinc5 filter, or a sinc5 compensated filter. Further details on each of these filters are described in the following sections. To ensure the first filter result produces the correct data, when a user makes a change to the filter selection, a reset must be issued via the GPIO pin configured for filter synchronization (FILTER\_SYNC). Figure 117. Digital Filter Selection Options # **Benefits of Digital Filtering** The ADC result path of each channel can be configured to use the integrated digital filter feature. The filter configuration register (see the Filter Configuration Register section, Address 0x29) contains the FILTER\_SEL bits that allow the user to bypass (default register setting) the digital filter or select from one of three filter options. Each filter has unique bandwidth profile properties, which allows high flexibility in allowing selection to be made depending on the end application requirements. Table 27 shows the -3 dB bandwidths achievable for each user-selectable filter type. The SINC\_DEC\_RATE bits controls the bandwidth and the data decimation factor. These filters allow the user to programmatically control the noise bandwidth of their signal chain and also can offer benefits by reducing the amount of filtering required in the analog front end, while offering dynamic range improvement without the need for additional components. The digital filter response sections have additional details on the different filter profiles that include the following: - Sinc1 has a wider bandwidth but is not optimized for pass-band flatness. - Sinc5 has a flatter pass-band response; however, with a reduced bandwidth. - ▶ Sinc5 + compensation is a filter highly optimized to give excellent pass-band flatness with a ripple within ±0.1 dB. Table 27. Filter Bandwidth | Filter Type | SINC_DEC_RATE | Decimation | −3 dB Bandwidth | |----------------------|---------------|------------|-------------------------| | Sinc1 | 0000 | 2 | 0.25 × f <sub>S</sub> | | Sinc1 | 0001 | 4 | 0.114 × f <sub>S</sub> | | Sinc1 | 0010 | 8 | 0.056 × f <sub>S</sub> | | Sinc1 | 0011 | 16 | 0.028 × f <sub>S</sub> | | Sinc1 | 0100 | 32 | 0.014 × f <sub>S</sub> | | Sinc1 | 0101 | 64 | 0.007 × f <sub>S</sub> | | Sinc1 | 0110 | 128 | 0.0035 × f <sub>S</sub> | | Sinc1 | 0111 | 256 | 0.0017 × f <sub>s</sub> | | Sinc1 | 1000 | 512 | 0.0009 × f <sub>S</sub> | | Sinc1 | 1001 | 1024 | 0.0004 × f <sub>S</sub> | | Sinc5 | 0000 | 2 | 0.117 × f <sub>S</sub> | | Sinc5 | 0001 | 4 | 0.0525 × f <sub>S</sub> | | Sinc5 | 0010 | 8 | 0.0256 × f <sub>S</sub> | | Sinc5 | 0011 | 16 | 0.0127 × f <sub>S</sub> | | Sinc5 | 0100 | 32 | 0.0064 × f <sub>S</sub> | | Sinc5 | 0101 | 64 | 0.0032 × f <sub>S</sub> | | Sinc5 | 0110 | 128 | 0.0016 × f <sub>S</sub> | | Sinc5 | 0111 | 256 | 0.0008 × f <sub>S</sub> | | Sinc5 + Compensation | 0000 | 4 | 0.1015 × f <sub>S</sub> | | Sinc5 + Compensation | 0001 | 8 | 0.0506 × f <sub>S</sub> | | Sinc5 + Compensation | 0010 | 16 | 0.0253 × f <sub>S</sub> | analog.com Rev. PrA | 77 of 108 # Table 27. Filter Bandwidth (Continued) | Filter Type | SINC_DEC_RATE | Decimation | -3 dB Bandwidth | |----------------------|---------------|------------|-------------------------| | Sinc5 + Compensation | 0011 | 32 | 0.0127 × f <sub>S</sub> | | Sinc5 + Compensation | 0100 | 64 | 0.0063 × f <sub>S</sub> | | Sinc5 + Compensation | 0101 | 128 | 0.0032 × f <sub>S</sub> | | Sinc5 + Compensation | 0110 | 256 | 0.0016 × f <sub>S</sub> | | Sinc5 + Compensation | 0111 | 512 | 0.0008 × f <sub>S</sub> | analog.com Rev. PrA | 78 of 108 # **Filter Decimation Configuration** Configuration of the digital filter of each channel is done through the corresponding filter configuration register (see the Filter Configuration Register section, Address 0x29). The FILTER\_SEL bits select the active filtering path (that is, what filters are active), with each path having different allowed decimation rates (see Table 28). Table 28. Digital Filters Decimation Options According to FILTER\_SEL Bits Value | FILTER_SEL<br>Bits Value | Active Filter | Allowed Decimation Rates | |--------------------------|-----------------------------|------------------------------------------| | 0b00 | No filtering (default) | No decimation | | 0b01 | SINC1 filter | 2, 4, 8, 16, 32, 64, 128, 256, 512, 1024 | | 0b10 | SINC5 filter | 2, 4, 8, 16, 32, 64, 128, 256 | | 0b11 | SINC5 + compensation filter | 4, 8, 16, 32, 64, 128, 256, 512 | The decimation factor is set via the SINC\_DEC\_RATE bits in the filter configuration register (see Table 61 for the encoding). The readiness of new filter data can be indicated to the host controller via a GPIO pin by setting one of GPIO\_x\_SEL bits in either GPIO Configuration B register (see the GPIO Configuration B Register section, Address 0x1A) or GPIO Configuration C register (see the GPIO Configuration C Register section, Address 0x1B) to 0011 (filter result ready (active low)). Until new data is available to the interface, the data from the previous result remains in the output shift register. The user must ensure that the same LVDS clock rate is maintained, and the user can either reread or disregard the repeated result data, which is shown in Figure 118, where a decimate by 4 example is used. Figure 118. Digital Filter Decimate by 4 Frame Overview analog.com Rev. PrA | 79 of 108 #### **Filter Reset Conditions** #### **Direct LVDS** When accessing the filtered data directly via the LVDS interface, the AD4880 resets the filter by the following two methods: - ▶ By configuring the filter, by issuing a write to the filter configuration register, Bits[7:0] (see the Filter Configuration Register section, Address 0x29). - By asserting a GPIO that is configured for FILTER\_SYNC operation. #### With FIFO When the channel FIFO is enabled, the user must use a GPIO configured as FILTER\_SYNC to reset the filter for each FIFO acquisition. # Filter Synchronization Set GPIO\_x\_SEL to FILTER\_SYNC to configure this input providing synchronization to the controller of the user, which can be used to synchronize the filters across both channels of AD4880 or across multiple AD4880 devices. The FILTER\_SYNC signal timing requirements for a filter reset are shown in Figure 119. Figure 119. Filter Reset Timing analog.com Rev. PrA | 80 of 108 #### Filter Result Ready Indicator Setting the GPIO\_x\_SEL bits to 0011 configures the GPIO to output the FILTER\_RESULT\_RDY signal, which is an active low logic signal that indicates to the host controller when each new filter result from the channel is complete. When LVDS is used to directly read out the filter results, this indicator can alert the user when each new filtered conversion result is available to read via the interface. # **Filter Interface Timing Considerations** Continuous access to filtered data results of a channel is available only through its LVDS data interface. SPI data interface access to filtered results is only made via the FIFO. The timing considerations, in this case, are described in the Filter Interface Timing Considerations when Using the FIFO section. For use with the LVDS data interface, it is recommended to use a GPIO, configured with the appropriate GPIO\_x\_SEL (0011) to output the filter result ready (active low) signal, as is shown in the example Figure 118 timing diagram. # Filter Interface Timing Considerations when Using the FIFO Figure 120 serves as an example to illustrate the sequence of events in this mode of operation. This example illustrates a sinc1 filter with a decimate by 2 setting, where three results (that is, WATERMARK = 3) are configured to be stored in the FIFO. When using the integrated digital filters with the FIFO, the filter must be reset prior to each FIFO acquisition record. This reset must be given on the first CNV rising edge, where the FILTER SYNC signal must be brought low at least 15 ns prior to the CNV edge and then released at least 5 ns before the next rising edge. The first ADC result is ready t<sub>MSB</sub> after the second CNV rising edge. This first ADC result is latched into the filter on the third CNV rising edge. The fourth CNV rising edge latches the second ADC result into the digital filter. On the fifth rising edge, the first decimate by 2 result is complete, which is indicated by the FILTER READY signal going active on the fifth rising edge. This first filtered result is loaded into the FIFO on the sixth CNV rising edge. Because this example uses WATERMARK = 3, when three filtered (that is, six core ADC results, decimated by 2) results are loaded to the FIFO, the WATERMARK is reached, and FIFO FULL is asserted to indicate to the user that a FIFO record is available to read via the configured data interface (that is, the LVDS data lane(s) of the SPI data lane(s)). To initiate a subsequent FIFO record acquisition of the filtered ADC results, the user must start the whole sequence over, beginning again with the reset of the digital filter by bringing the FILTER SYNC signal low on the first rising edge of CNV. Figure 120. Description of Filter Timing with FIFO [Pin name update pending] analog.com Rev. PrA | 81 of 108 #### **Digital Filter Conversion Pulses** The total number of CNV<sub>ChX</sub> pulses required for a single filter decimated result (sinc1 settling clocks) can be calculated using the following formula: Settling CNV Pulses<sub>SINC1</sub> = $$2 + (D + 1)$$ Note that each of the three filter types has a unique formula to determine the number of clocks required. For the sinc5 settling clocks, the equation is as follows: Settling CNV Pulses<sub>SINC5</sub> = $$2 + (5 \times D + 4)$$ For the sinc5 with compensation settling clocks, the equation is as follows: Settling CNV Pulses<sub>SINC5 + COMP</sub> = $$2 + (35 \times D + 10)$$ Where D equals the decimation rate 2, 4, 8 ... # **Digital Filtering Settling Time** The settling time for the selected filter is the number of settling clocks times $t_{CONV}$ , as follows: Filter Settling Time = (Settling CNV Pulses<sub>FILTERTYPE</sub>) $$\times$$ $t_{CONV}$ # **Digital Filtering Settling Time when Using FIFO** When using the FIFO with filtered data, it is important to note that each new FIFO record of results must begin by issuing a FILTER\_SYNC signal on the first CNV<sub>ChX</sub> to reset and initialize the filter and to prevent unflushed data from being contained in the first FIFO record result. The minimum total number of conversion pulses required to fill a full FIFO record can be calculated as follows: Total Required CNVs = ( D×WATERMARK ) + Settling CNV Pulses<sub>FILTERTYPE</sub> Where D equals the decimation rate 2, 4, 8 ... # **Digital Filter Response** #### Sinc1 Filter Figure 121. Sinc1 Filter Response, Decimate by 2 Figure 122. Sinc1 Filter Response, Decimate by 4 Figure 123. Sinc1 Filter Response, Decimate by 8 analog.com Rev. PrA | 82 of 108 Sinc5 Filter Figure 124. Sinc1 Filter Response, All Decimation Rates #### 0 -5 -10 -15 -20 DEC ×2 DEC ×4 -25 DEC ×8 DEC ×16 -30 DEC ×32 DEC ×64 -35 **DEC ×128** -40 DEC ×256 -45 └ 100 -3dB FREQUENCY (Hz) Figure 125. Sinc5 Filter Response, All Decimation Rates 100k 10M 20M 600 # Filter Sinc5 + Compensation Filter 10k 1k Figure 126. Sinc5 + Compensation Filter Response, Decimate by 2 Figure 127. Sinc5 + Compensation Filter Response, Decimate by 2, Pass-Band Ripple Figure 128. Sinc5 + Compensation Filter Response analog.com Rev. PrA | 83 of 108 # SYSTEM ERROR CORRECTION COEFFICIENTS Systematic gain and offset errors exist in all practical data acquisition circuits, and thus, the need for correction is essential to maximize the precision of the measurement channel. While these quantities can be corrected for in the host processor, implementation can be inefficient and consume more power than if integrated within the data converter. To minimize these challenges for the end user, the AD4880 has integrated both gain and offset correction on a per sample basis. To describe the available error corrections, consider that the transfer function of an ideal ADC can be described by the straight line equation. $$y = mx + c \tag{1}$$ This equation can be applied to the ADC transfer function where: *y* is the corrected ADC result. *m* is the gain or slope of the line. *x* is the uncorrected ADC result. *c* is the offset. The gain or slop of the line can be described as follows: $$m = (y2 - y1)/(x2 - x1)$$ where the following are in volts: y2 is the input voltage at close to the positive full-scale input. y1 is the input voltage at close to the negative full-scale input. x2 is the converted voltage with the y2 voltage applied at the input. x1 is the converted voltage with the y1 voltage applied at the input. The ideal slope or gain is m = 1 V/V The system error correction coefficients in the Offset Error Correction and Gain Error Correction sections detail how signal chain errors in offset (c) and gain (m) can be corrected using the configuration registers of each AD4880 channel. #### **Offset Error Correction** The AD4880 is factory calibrated to give low zero error. To account for system offset errors that may be present in a users application signal chain, an offset error correction function was included, which allows users to correct for system offsets in each channel in their application by applying a code to the OFFSET bit field in the corresponding offset Register at Address 0x24 and Address 0x25, Bits[11:0]. This bit field is a 12-bit value in a two's complement data format. The bit field is a 12-bit value in a two's complement data format and OFFSET LSB represents the value of the ADC LSB as defined in the Transfer Function section. The range of offset error correction is therefore defined as $-2048 \times LSB$ (0x800) to $+2047 \times LSB$ (0x7FF). This represents a voltage range of $\pm 11.71$ mV for the specified $V_{REFIN} = 3.0$ V. The default value for this register, after power on, or after a software reset, is 0x000, which represents the zero offset correction applied. #### **Gain Error Correction** The AD4880 is a high precision ADC with factory calibrated, gain error correction. To allow a user to correct for any signal chain gain error within their application, the GAIN register of the corresponding channel (see the Gain Correction Register, Address 0x27 and Address 0x28) can be used. The GAIN bit field is a 10-bit value that allows a nominal gain error correction of ±1.5594% of full scale. The 10-bit register is coded in a straight binary data format, where the default value after power on, or software reset, is 0x200. This value represents no gain error correction being applied to the ADC results. With the GAIN register first set to the default 0x200 value, the user can perform a two-point voltage measurement, preferably close to positive and negative full-scale inputs, and use the slope or gain equation in the System Error Correction Coefficients section to determine their system gain error. This system error can then be adjusted with a resolution of 1.5594%/512 = 0.00305%. The required correction calculated can be input to the GAIN register. analog.com Rev. PrA | 84 of 108 #### LAYOUT GUIDELINES The AD4880 includes all critical bypass capacitors within the device package, which along with the integration of the FDAs greatly reduces the layout challenge for a precision, high-speed converter. The integrated capacitors are optimally placed within the device package to ensure that maximum performance is easily obtained. However, as with any precision mixed signal device, care must be taken in system device placement to ensure that there is proper partitioning of the critical analog signal chain component routing and routing of the high-speed digital signals to prevent unwanted coupling effects. Note the following layout considerations: The AD4880 contains internal decoupling on all power supplies, AVDD33 (0.47 μF), VDD11<sub>ChA</sub> and VDD11<sub>ChB</sub> (1.88 μF each), IOVDD<sub>ChA</sub> and IOVDD<sub>ChB</sub>(0.22 μF each), VDDLDO (0.22 μF), +V<sub>S</sub> (0.44 μF) and -V<sub>S</sub> (0.44 μF). Therefore, no external bypass capacitors are required, saving board space and reducing bill of material (BOM) count and sensitivity. - Ensure good partitioning of analog and digital domain signals within the design by, for example, having all analog signals in from the left-hand side and keeping dynamic digital signals on the right-hand side. - Have a solid ground plane under the AD4880 and connect all analog ground (GND) pins, reference ground (REFGND), and digital ground (IOGND) pins to this shared plane. - ▶ Recommended connections of ground (GND), reference ground (REFGND), and digital ground (IOGND) connections are shown in Figure 129. It is recommended not to keep the current return path of the reference IC in the same current loop as the current return loop from other circuitry on the PCB. Connect the reference local star point to the ADC star point ground on the top layer of the PCB as shown in Figure 129. - See Figure 130 for the side view cross-section of the PCB board showing the ground planes distribution . Note that Figure 130 only shows the ground planes but does not include the signal tracks. Figure 129. AD4880 External Reference Ground Connections Figure 130. Recommended PCB Ground Planes Layout analog.com Rev. PrA | 85 of 108 The features of the AD4880 family have been designed to simplify the application of low latency data capture to a broad array of measurement applications. This simplification is achieved through customization of the data interface, data path, and data access method for each channel, to satisfy both measurement and the host processor interface requirements via the available configuration registers. Each channel has its own independent configuration memory, accessible through its separate configuration SPI interface. The register space of each channel is organized in contiguous regions by function to streamline device configuration as described in Table 29. As a result, the interface streaming functions (see Instruction Mode Selection) can be leveraged to simplify device configuration to a single SPI frame consisting of an instruction word and associated data. For most applications, modifications to the register space address range of Address 0x15 to Address 0x29 are sufficient. Modification of content in the configuration interface and product ID space (Address 0x00 to Address 0x11) is only necessary to initiate a software reset or to change the configuration access method. Note that changes to the configuration access method are outside the scope of this document. For assistance with these options, contact your local Analog Devices sales representative or submit a request for technical assistance through the **Precision ADCs** page on the *ADI Engineer Zone* at https://ez.analog.com/data\_converters/precision\_adcs/. Table 29. Register Map Organization | Address Range | Function | |---------------|----------------------------------------| | 0x00 to 0x11 | Configuration interface and Product ID | | 0x14 | Device status | | 0x15 to 0x17 | Interface configuration | | 0x18 to 0x1B | Power and GPIO configuration | | 0x1C | General configuration | | 0x1C to 0x1E | FIFO configuration | | 0x1F to 0x24 | Internal event detection | | 0x25 to 0x28 | System error correction | | 0x29 | Digital filter configuration | Table 30. Configuration Register Summary—Configuration Interface Functions (Address 0x00 to Address 0x11) | Addr | Name | Bits | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset | R/W | |------|------------------------|-------|-----------------|-----------------------|--------------------------------------------|----------------|----------------------------|-------------|-----------------|---------------|-------|-----| | 0x00 | INTERFACE_<br>CONFIG_A | [7:0] | SW_<br>RESET | RE-<br>SERVED | ADDR_<br>ASCENSION | SDO_<br>ENABLE | | RESERVED | | SW_<br>RESETX | 0x10 | R/W | | 0x01 | INTERFACE_<br>CONFIG_B | [7:0] | SINGLE_<br>INST | | RESERVED | | SHORT_<br>INSTRUC-<br>TION | | RESERVED | | 0x00 | R/W | | 0x02 | DEVICE_<br>CONFIG | [7:0] | | | RE | SERVED | | | OPERATING_MODES | | | R/W | | 0x03 | CHIP_TYPE | [7:0] | | RE | ESERVED | | | CHIP | _TYPE | | 0x07 | R | | 0x04 | PRODUCT_<br>ID_L | [7:0] | | PRODUCT_ID[7:0] | | | | | 0x50<br>[TBC] | R | | | | 0x05 | PRODUCT_<br>ID_H | [7:0] | | PRODUCT_ID[15:8] | | | | | 0x00<br>[TBC] | R | | | | 0x06 | CHIP_GRADE | [7:0] | | GRADE DEVICE_REVISION | | | | | 0x02 | R | | | | 0x0A | SCRATCH_<br>PAD | [7:0] | | SCRATCH_VALUE | | | | | | 0x00 | R/W | | | 0x0B | SPI_<br>REVISION | [7:0] | SPI_ | TYPE | | | VI | ERSION | | | 0x83 | R | | 0x0C | VENDOR_L | [7:0] | | | | | VID[7:0] | | | | 0x56 | R | | 0x0D | VENDOR_H | [7:0] | | | | | VID[15:8] | | | | 0x04 | R | | 0x0E | STREAM_<br>MODE | [7:0] | | LOOP_COUNT | | | | | 0x00 | R/W | | | | 0x0F | TRANSFER_<br>CONFIG | [7:0] | | | RESERVED KEEP_ RESERVED STREAM_ LENGTH_VAL | | | | 0x00 | R/W | | | | 0x10 | INTERFACE_ | [7:0] | CRC_E | NABLE | STRICT_ | SEND_ | ACTIVE_INT | ERFACE_MODE | CRC_ENA | BLEB | 0x23 | R/W | analog.com Rev. PrA | 86 of 108 Table 30. Configuration Register Summary—Configuration Interface Functions (Address 0x00 to Address 0x11) (Continued) | Addr | Name | Bits | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset | R/W | |------|--------------------------------|--------|-----------------------|--------------------------------------------------------------------|---------------------|---------------------------|--------------------|-------------------------------|-------------------------------------|----------------------------------|-------|-----| | | CONFIG_C | | | | REGISTER_<br>ACCESS | STATUS | | | | | | | | 0x11 | INTERFACE_<br>STATUS_A | [7:0] | NOT_<br>READY_<br>ERR | RE: | SERVED | CLOCK_<br>COUNT_<br>ERR | CRC_ERR | WR_TO_RD_<br>ONLY_REG_<br>ERR | REGISTER_<br>PARTIAL_<br>ACCESS_ERR | ADD-<br>RESS_<br>INVALID_<br>ERR | 0x00 | R/W | | 0x14 | DEVICE_<br>STATUS | [7:0] | FIFO_<br>FULL | FIFO_<br>READ_<br>DONE | HI_STATUS | LO_STATUS | POR_ANA_<br>FLAG | ADC_<br>CNV_ERR | ROM_CRC_ERR | POR_<br>FLAG | 0x09 | R/W | | 0x15 | ADC_DATA_<br>INTF_<br>CONFIG_A | [7:0] | RE-<br>SERVED | RE-<br>SERVED | RESERVED | INTF_<br>CHK_EN | RESERVED | SPI_LVDS_<br>LANES | RESERVED | DATA_<br>INTF_<br>MODE | 0x40 | R/W | | 0x16 | ADC_DATA_<br>INTF_<br>CONFIG_B | [7:0] | | LVDS_CNV_CLK_CNT LVDS_ LVDS_ RESERVED LVDS_ SELF_CLK_ MNC_EN LVDS_ | | | | LVDS_<br>CNV_EN | 0x00 | R/W | | | | 0x17 | ADC_DATA_<br>INTF_<br>CONFIG_C | [7:0] | LVDS_RX_<br>CURRENT | VDS_RX_ LVDS_VOD RESERVED | | | | | 0x20 | R/W | | | | 0x18 | PWR_CTRL | [7:0] | | | RE | SERVED | | | ANA_DIG_<br>LDO_PD | INTF_<br>LDO_<br>PD | 0x00 | R/W | | 0x19 | GPIO_<br>CONFIG_A | [7:0] | GPIO_3_<br>DATA | GPIO_2_<br>DATA | GPIO_1_<br>DATA | GPIO_0_<br>DATA | GPO_3_EN | GPO_2_EN | GPO_1_EN | GPO_0_<br>EN | 0x01 | R/W | | 0x1A | GPIO_<br>CONFIG_B | [7:0] | | GP | IO_1_SEL | | | GPIO_0_SEL | | | | R/W | | 0x1B | GPIO_<br>CONFIG_C | [7:0] | | GP | IO_3_SEL | | | GPIO_2_SEL | | | | R/W | | 0x1C | GENERAL_<br>CONFIG | [7:0] | INT_<br>EVENT_<br>EN | HI_<br>ROUTE | LO_ROUTE | ADC_CNV_<br>ERR_<br>ROUTE | RES | ERVED | FIFO_M | ODE | 0x00 | R/W | | 0x1D | | [7:0] | | | | FIFO_V | VATERMARK[7: | 0] | | | 0x00 | R/W | | 0x1E | WATERMARK | [15:8] | RE-<br>SERVED | | | F | IFO_WATERMA | ARK[14:8] | | | 0x40 | R/W | | 0x1F | EVENT_ | [7:0] | | | | HYS | STERESIS[7:0] | | | | 0x00 | R/W | | 0x20 | HYSTERESIS | [15:8] | | | RESERVED | | | | HYSTERESIS[10:8] | | 0x00 | R/W | | 0x21 | EVENT_ | [7:0] | | | | HI_TH | HRESHOLD[7:0] | | | | 0x00 | R/W | | 0x22 | DETECTION_<br>HI | [15:8] | | RE | SERVED | | | HI_THRESHOLD[11:8] | | | 0x00 | R/W | | 0x23 | EVENT_ | [7:0] | | | | LO_TI | HRESHOLD[7:0] | | | | 0x00 | R/W | | 0x24 | DETECTION_<br>LO | [15:8] | | RESERVED | | | LO_THRESHOLD[11:8] | | | | 0x00 | R/W | | 0x25 | OFFSET | [7:0] | | | | 0 | FFSET[7:0] | | | | 0x00 | R/W | | 0x26 | | [15:8] | | RE | SERVED | | | OFFS | SET[11:8] | | 0x00 | R/W | | 0x27 | GAIN | [7:0] | | | | | GAIN[7:0] | | | | 0x00 | R/W | | 0x28 | | [15:8] | | | RE | SERVED | | | GAIN[9 | :8] | 0x02 | R/W | | 0x29 | FILTER_<br>CONFIG | [7:0] | RE-<br>SERVED | | SINC_D | EC_RATE | | RESERVED | FILTER_ | SEL | 0x00 | R/W | analog.com Rev. PrA | 87 of 108 #### **REGISTER DETAILS** # **Interface Configuration A Register** Address: 0x00, Reset: 0x10, Name: INTERFACE\_CONFIG\_A Figure 131. Interface Configuration A Settings Table 31. Bit Descriptions for INTERFACE\_CONFIG\_A | Bits | Bit Name | Description | Reset | Access | |-------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------| | 7 | SW_RESET | First of the Two SW_RESET Bits. This bit appears in two locations in this register. Both locations must be written to at the same time to trigger a software reset of the device. This action returns any previously configured registers to their default settings, except for the ADDR_ASCENSION bit from the Interface Configuration A Register, which keeps its previous value. | 0x0 | R/W | | | | Only use this reset method once the channel is in an idle state, where conversions are not being clocked, and any existing conversions are completed. | | | | 6 | RESERVED | Reserved. Write 0 to this bit. | 0x0 | R | | 5 | ADDR_ASCENSION | Determines Sequential Addressing Behavior. | 0x0 | R/W | | | | 0: Address is decremented by one when streaming. | | | | | | 1: Address is Incremented by one when streaming. | | | | 4 | SDO_ENABLE | SDO Pin Enable. | 0x1 | R | | [3:1] | RESERVED | Reserved. Write 000 to these bits. | 0x0 | R | | 0 | SW_RESETX | Second of the Two SW_RESET Bits. This bit appears in two locations in this register. Both locations must be written to at the same time to trigger a software reset of the device. This action returns any previously configured registers to their default settings, except for the ADDR_ASCENSION bit from the Interface Configuration A Register, which keeps its previous value. | 0x0 | R/W | | | | Only use this reset method once the channel is in an idle state, where conversions are not being clocked, and any existing conversion are completed. | | | analog.com Rev. PrA | 88 of 108 # **Interface Configuration B Register** Address: 0x01, Reset: 0x00, Name: INTERFACE\_CONFIG\_B Figure 132. Additional Interface Configuration B Settings Table 32. Bit Descriptions for INTERFACE\_CONFIG\_B | Bits | Bit Name | Description | Reset | Access | |------|-------------------|-----------------------------------------------------------------------------------------------------------|-------|--------| | 7 | SINGLE_INST | Select Streaming or Single Instruction Mode. | 0x0 | R/W | | | | 0: Streaming mode is enabled. The address increments or decrements as successive data bytes are received. | | | | | | 1: Single instruction mode is enabled. | | | | 6:4] | RESERVED | Reserved. Write 0b000 to these bits. | 0x0 | R | | } | SHORT_INSTRUCTION | Set the Instruction Phase Address to 7 or 15 bits. | 0x0 | R/W | | | | 0: 15-Bit Addressing. | | | | | | 1: 7-Bit Addressing. | | | | 2:0] | RESERVED | Reserved. Write 0b000 to these bits. | 0x0 | R | # **Device Configuration Register** Address: 0x02, Reset: 0x00, Name: DEVICE\_CONFIG Figure 133. Device Configuration Register Table 33. Bit Descriptions for DEVICE\_CONFIG | Bits | Bit Name | Description | Reset | Access | |-------|-----------------|-----------------------------------------|-------|--------| | [7:2] | RESERVED | Reserved. Write 0b000000 to these bits. | 0x0 | R | | [1:0] | OPERATING_MODES | Channel Power Mode. | 0x0 | R/W | | | | 00: Normal Operating Mode. | | | | | | 10: Standby Operating Mode. | | | | | | 11: Sleep Mode. | | | analog.com Rev. PrA | 89 of 108 # **Chip Type Register** Address: 0x03, Reset: 0x07, Name: CHIP\_TYPE The chip type is used to identify the family of Analog Devices devices a given device belongs to. CHIP\_TYPE must be used in conjunction with the Product ID to uniquely identify a given product. Figure 134. Chip Type Register Table 34. Bit Descriptions for CHIP TYPE | Bits | Bit Name | Description | Reset | Access | |-------|-----------|----------------|-------|--------| | [7:4] | RESERVED | Reserved. | 0x0 | R | | [3:0] | CHIP_TYPE | Precision ADC. | 0x7 | R | #### **Product ID Low Register** Address: 0x04, Reset: 0x50, Name: PRODUCT\_ID\_L This register is the low byte of the Product ID. Figure 135. Product ID Low Register #### Table 35. Bit Descriptions for PRODUCT\_ID\_L | Bits | Bit Name | Description | Reset | Access | |-------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------| | [7:0] | PRODUCT_ID[7:0] | Product Identification. These bits are the device chip type/family. The PRODUCT_ID must be used in conjunction with CHIP_TYPE to identify a product. | 0x50<br>[TBC] | R | analog.com Rev. PrA | 90 of 108 # **Product ID High Register** Address: 0x05, Reset: 0x00, Name: PRODUCT\_ID\_H This register is the high byte of the Product ID. Figure 136. Product ID High Register Table 36. Bit Descriptions for PRODUCT ID H | Bits | Bit Name | Description | Reset | Access | |-------|------------------|--------------------------------------------------------------------------------------------------------|-------|--------| | [7:0] | PRODUCT_ID[15:8] | Product Identification. These bits are the device chip type and family. The PRODUCT_ID must be used in | 0x0 | R | | | | conjunction with CHIP_TYPE to identify a product. | [TBC] | | # **Chip Grade Register** Address: 0x06, Reset: 0x02, Name: CHIP\_GRADE This register identifies product variations and device revisions. Figure 137. Chip Grade Register Table 37. Bit Descriptions for CHIP\_GRADE | Bits | Bit Name | Description | Reset | Access | |-------|-----------------|---------------------------------------------------------------|-------|--------| | [7:4] | GRADE | Device Grade. These bits are the device performance grade. | 0x0 | R | | [3:0] | DEVICE_REVISION | Device Revision. These bits are the device hardware revision. | 0x2 | R | #### **Scratch Pad Register** Address: 0x0A, Reset: 0x00, Name: SCRATCH\_PAD This register can be used to test writes and reads. Figure 138. Scratch Pad Register Table 38. Bit Descriptions for SCRATCH\_PAD | Bits | Bit Name | Description | Reset | Access | |-------|---------------|---------------------------------------------------------------------------------------------------------|-------|--------| | [7:0] | SCRATCH_VALUE | Software Scratchpad. Software can write to and read from this location without any device side effects. | 0x0 | R/W | analog.com Rev. PrA | 91 of 108 # **SPI Revision Register** Address: 0x0B, Reset: 0x83, Name: SPI\_REVISION This register indicates the SPI revision. Figure 139. SPI Revision Register #### Table 39. Bit Descriptions for SPI\_REVISION | Bits | Bit Name | Description | Reset | Access | |-------|----------|------------------------------------------|-------|--------| | [7:6] | SPI_TYPE | SPI Type. These bits always read as 0x2. | 0x2 | R | | [5:0] | VERSION | SPI Version. | 0x3 | R | | | | 11: Revision 1.1. | | | #### **Vendor ID Low Register** Address: 0x0C, Reset: 0x56, Name: VENDOR\_L This register is the low byte of the Vendor ID. Figure 140. Vendor ID Low Register Table 40. Bit Descriptions for VENDOR\_L | Bits | Bit Name | Description | Reset | Access | |-------|----------|---------------------------|-------|--------| | [7:0] | VID[7:0] | Analog Devices Vendor ID. | 0x56 | R | # Vendor ID High Register Address: 0x0D, Reset: 0x04, Name: VENDOR\_H This register is the high byte of the Vendor ID. Figure 141. Vendor ID High Register Table 41. Bit Descriptions for VENDOR\_H | Bits | Bit Name | Description | Reset | Access | |-------|-----------|---------------------------|-------|--------| | [7:0] | VID[15:8] | Analog Devices Vendor ID. | 0x4 | R | analog.com Rev. PrA | 92 of 108 # **Stream Mode Register** Address: 0x0E, Reset: 0x00, Name: STREAM\_MODE This mode is not supported. Figure 142. Stream Mode Register Table 42. Bit Descriptions for STREAM\_MODE | Bits | Bit Name | Description | Reset | Access | |-------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------| | [7:0] | LOOP_COUNT | Stream Mode Loop Counter. These bits set the data byte count before looping to the start address. When streaming data, a nonzero value sets the number of data bytes written before the address loops back to the start address. A maximum of 255 bytes can be written using this approach. A value of 0x00 disables the loop back so that addressing wraps around at the upper and lower limits of the memory. After writing to this register, the loop value applies only to the next SPI instruction and auto clears upon the end of that instruction. | 0x0 | R/W | #### **Transfer Configuration Register** Address: 0x0F, Reset: 0x00, Name: TRANSFER\_CONFIG This register controls how data moves between the controller and the target registers. Figure 143. Transfer Configuration Register Table 43. Bit Descriptions for TRANSFER\_CONFIG | Bits | Bit Name | Description | Reset | Access | |-------|------------------------|----------------------------------------------------------------------------------------------------------|-------|--------| | [7:3] | RESERVED | Reserved. Write 0b00000 to these bits. | 0x0 | R | | 2 | KEEP_STREAM_LENGTH_VAL | Keep Stream Length. When set, the loop counter does not reset on the $\overline{\text{CS}}$ rising edge. | 0x0 | R/W | | [1:0] | RESERVED | Reserved. Write 0b00 to these bits. | 0x0 | R | analog.com Rev. PrA | 93 of 108 # **Interface Configuration C Register** Address: 0x10, Reset: 0x23, Name: INTERFACE\_CONFIG\_C This register contains additional interface configuration settings. Figure 144. Interface Configuration C Register Table 44. Bit Descriptions for INTERFACE\_CONFIG\_C | Bits | Bit Name | Description | Reset | Access | |-------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------| | [7:6] | CRC_ENABLE | CRC Enable. These bits are written to enable or disable the use of CRC on the interface. The CRC_ENABLE bits must also be written to with the inverted value of these bits for the CRC to be enabled. | 0x0 | R/W | | | | 0: CRC Disabled. | | | | | | 1: CRC Enabled. | | | | 5 | STRICT_REGISTER_ACCESS | Multibyte Registers Must Be Read/Written in Full. When this mode is enabled, all bytes of a multibyte register must be read/written in full. | 0x1 | R/W | | | | 0: Normal Mode. No access restrictions. | | | | | | 1: Strict Mode. Multibyte registers require all bytes accessed. | | | | 4 | SEND_STATUS | Enables Sending of Status in 4-Wire Mode. When set, status information is sent by the device on SDO <sub>ChX</sub> during the instruction phase. When clear, no status is sent during the instruction phase. | 0x0 | R/W | | [3:2] | ACTIVE_INTERFACE_MODE | Configuration SPI Mode. These bits are the active mode the SPI operates in. | 0x0 | R | | [1:0] | CRC_ENABLE | Inverted CRC Enable. These bits must be written to with the inverted value of the CRC_ENABLE. | 0x3 | R/W | analog.com Rev. PrA | 94 of 108 # **Interface Status A Register** Address: 0x11, Reset: 0x00, Name: INTERFACE\_STATUS\_A Status bits are set to 1 to indicate an active condition. These bits can be cleared by writing a 1 to the corresponding bit location. Figure 145. Interface Status A Register Table 45. Bit Descriptions for INTERFACE\_STATUS\_A | Bits | Bit Name | Description | Reset | Access | |-------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------| | 7 | NOT_READY_ERR | Channel Not Ready for Transaction. This bit is set if the user attempts to execute an SPI transaction before the completion of digital initialization. | 0x0 | R/W1C | | [6:5] | RESERVED | Reserved. Write 0b00 to these bits. | 0x0 | R | | 4 | CLOCK_COUNT_ERR | Clock Count Error. This bit is set when an incorrect number of clocks is detected in a transaction. | 0x0 | R/W1C | | 3 | CRC_ERR | CRC Error. This bit is set when the SPI controller does not send a CRC or when the CRC value calculated by the device does not match the value sent by the SPI controller. | 0x0 | R/W1C | | 2 | WR_TO_RD_ONLY_REG_ERR | Write to Read Only Register Error. This bit is set when the user attempts a write to a register that is read only. | 0x0 | R/W1C | | 1 | REGISTER_PARTIAL_ACCESS_ERR | Register Partial Access Error. This bit is set when a fewer than expected number of bytes are read from or written to in a multibyte register access. This bit is only valid when strict register access is enabled. | 0x0 | R/W1C | | 0 | ADDRESS_INVALID_ERR | Invalid Address Error. This bit is set when the user tries to read from or write to a register address outside of the allowed memory map space. | 0x0 | R/W1C | analog.com Rev. PrA | 95 of 108 # **Device Status Register** Address: 0x14, Reset: 0x09, Name: DEVICE\_STATUS Figure 146. Device Status Register Table 46. Bit Descriptions for DEVICE STATUS | 3its | Bit Name | Description | Reset | Access | |------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------| | , | FIFO_FULL | FIFO Full Status Flag. | 0x0 | R | | | | 0: FIFO Not Full. | | | | | | 1: FIFO Full. | | | | 6 | FIFO_READ_DONE | FIFO Read Done Flag. | 0x0 | R | | | | 0: FIFO Read Not Done. | | | | | | 1: FIFO Read Done. | | | | | HI_STATUS | High Threshold Detection Status Flag. Writing 1 to this bit clears it. | 0x0 | R/W1C | | | | 0: High Threshold Event Not Detected. | | | | | | 1: High Threshold Event Detected. | | | | 4 | LO_STATUS | Low Threshold Detection Status Flag. Writing 1 to this bit clears it. | 0x0 | R/W1C | | | | 0: Low Threshold Event Not Detected. | | | | | | 1: Low Threshold Event Detected. | | | | | POR_ANA_FLAG | POR Analog Status. Allows user to detect when an analog POR event occurs. An analog POR is triggered at power-up or when the 1.1 V logic supply or ADC reference drops to less than the 2.7 threshold value or when the user issues a software reset. Writing 1 to this bit clears it. | 0x1 | R/W1C | | | | 0: Analog POR Flag Cleared. | | | | | | 1: Analog POR Event Detected. | | | | | ADC_CNV_ERR | ADC Conversion Error Flag. Writing 1 to this bit clears it. | 0x0 | R/W1C | | | | 0: ADC Conversion Okay. | | | | | | 1: ADC Conversion Error. The user has breached the minimum t <sub>CONV</sub> specification, and the conversion results are invalid. The user must ensure that the correct clock timing specifications are met. | | | | | ROM_CRC_ERR | ROM CRC/ECC Failure Flag. | 0x0 | R | | | | 0: ROM CRC Check Okay. | | | | | | 1: ROM CRC/ECC Failure. | | | | | POR_FLAG | POR Status. Allows user to detect when a POR event occurs. A POR is triggered at power-up or when the 1.1 V logic supply drops to less than the 0.93 V threshold value or when the user issues a software reset. Writing 1 to this bit clears it. | 0x1 | R/W1C | | | | 0: POR Flag Cleared. | | | | | | 1: POR Event Detected. | | | analog.com Rev. PrA | 96 of 108 # **ADC Data Interface Configuration A Register** Address: 0x15, Reset: 0x40, Name: ADC\_DATA\_INTF\_CONFIG\_A Figure 147. ADC Data Interface Configuration A Register Table 47. Bit Descriptions for ADC DATA INTF CONFIG A | Bits | Bit Name | Description | Reset | Access | |------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------| | 7 | RESERVED | Reserved. Write 0b0 to this bit. | 0x0 | R | | ; | RESERVED | Reserved. Always set this bit to 1. | 0x1 | R/W | | 5 | RESERVED | Reserved. Write 0b0 to this bit. | 0x0 | R | | 4 | INTF_CHK_EN | Output Fixed Test Pattern on the Data Interface of the channel (LVDS Only). ADC output is not available when this mode is enabled. Fixed pattern = 20'b1010 1100 0101 1101 0110 (0xAC5D6). | 0x0 | R/W | | | | 0: Test Pattern Disabled. | | | | | | 1: Test Pattern Enabled. | | | | | RESERVED | Reserved. Write 0b0 to this bit. | 0x0 | R | | | SPI_LVDS_LANES | LVDS/SPI Lane Control. Determines the number of lanes that the conversion data of the channel is clocked out | 0x0 | R/W | | | | on. | | | | | | 0: One Lane Active. | | | | | | 1: Multiple Lanes Active (Two for LVDS and Four for the SPI Data Interface). | | | | | RESERVED | Reserved. Write 0b0 to this bit. | 0x0 | R | | | DATA_INTF_MODE | Read Conversion Data Over SPI or LVDS. Acts as global LVDS enable, setting this bit to 1 powers down the LVDS transmitters/receivers. | 0x0 | R/W | | | | 0: Data Read Back Over LVDS. | | | | | | 1: Data Read Back Over SPI Data Interface ( $\overline{DCS}_{ChX}/DCLK_{ChX}$ ). CLK+ <sub>ChX</sub> is repurposed as the SPI data interface clock ( $DCLK_{ChX}$ ) for reading FIFO data, and CLK- <sub>ChX</sub> is repurposed as the SPI chip select ( $\overline{DCS}_{ChX}$ ) for reading FIFO data. | | | analog.com Rev. PrA | 97 of 108 # **ADC Data Interface Configuration B Register** Address: 0x16, Reset: 0x00, Name: ADC\_DATA\_INTF\_CONFIG\_B Figure 148. ADC Data Interface Configuration B Register Table 48. Bit Descriptions for ADC DATA INTF CONFIG B | Bits | Bit Name | Description | Reset | Access | |-------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------| | [7:4] | LVDS_CNV_CLK_CNT | LVDS Clock Data Capture. Determines the negative edge of the LVDS clock that the MSB of the conversion result is available in during conversion mode. Refer to the ADC Result Latency and LVDS Interface Alignment section of further information on setting this value. | 0x0 | R/W | | 3 | LVDS_SELF_CLK_MODE | Enable/Disable LVDS Self Clock Mode. | 0x0 | R/W | | | | 0: Echo Clock Mode Enabled. LVDS DCO transmitter is powered up. | | | | | | 1: Self Clock Mode Enabled. LVDS DCO transmitter is powered down. | | | | 2 | LVDS_MNC_EN | Enable LVDS Manchester Encoding. Manchester encoding is only applied for LVDS read during conversion mode in dual lane mode. This mode only operates with FILTER_SEL = 0, digital filter disabled. | 0x0 | R/W | | | | 0: Manchester Encoding Disabled. | | | | | | 1: Manchester Encoding Enabled. | | | | 1 | RESERVED | Reserved. Write 0b0 to this bit. | 0x0 | R | | 0 | LVDS_CNV_EN | Configure CNV in LVDS Mode. Only applicable when LVDS interface is selected. | 0x0 | R/W | | | | 0: CNV Pin Configured in CMOS Mode. | | | | | | 1: CNV Pin Configured in LVDS Mode. | | | #### **ADC Data Interface Configuration C Register** Address: 0x17, Reset: 0x20, Name: ADC\_DATA\_INTF\_CONFIG\_C Figure 149. ADC Data Interface Configuration C Register Table 49. Bit Descriptions for ADC\_DATA\_INTF\_CONFIG\_C | Bits | Bit Name | Description | Reset | Access | |------|-----------------|--------------------------------------------------------------------|-------|--------| | 7 | LVDS_RX_CURRENT | LVDS Receivers Current Mode. 1'b0 - 1× current. 1'b1 - 2x current. | 0x0 | R/W | analog.com Rev. PrA | 98 of 108 #### Table 49. Bit Descriptions for ADC\_DATA\_INTF\_CONFIG\_C (Continued) | Bits | Bit Name | Description | Reset | Access | |-------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------| | [6:4] | LVDS_VOD | LVDS Differential Output Voltage. The valid entries are 0b001, 0b010, and 0b100 for the differential voltages of ~185 mV, ~240 mV, and ~325 mV, respectively. Writing an invalid value resets the differential voltage to its default setting of ~240 mV. However, user can read back the value written to these bits. | 0x2 | R/W | | [3:0] | RESERVED | Reserved. Write 0b0000 to these bits. | 0x0 | R | # **Power Control Register** Address: 0x18, Reset: 0x00, Name: PWR\_CTRL It is not recommended to write to this register. Figure 150. Power Control Register #### Table 50. Bit Descriptions for PWR CTRL | Bits | Bit Name | Description | Reset | Access | |-------|----------------|-------------------------------------------------------------------------------------------------------------------------------------|-------|--------| | [7:2] | RESERVED | Reserved. Write 0b000000 to these bits. | 0x0 | R | | 1 | ANA_DIG_LDO_PD | VDD11 LDO Disable. Enable or disable the LDO that powers the VDD11 <sub>ChX</sub> rail. It is not recommended to write to this bit. | 0x0 | R/W | | | | 0: LDO Enabled. | | | | | | 1: LDO Disabled. | | | | 0 | INTF_LDO_PD | IOVDD LDO Disable. Enable or disable the LDO that powers the IOVDD <sub>ChX</sub> rail. It is not recommended to write to this bit. | 0x0 | R/W | | | | 0: LDO Enabled. | | | | | | 1: LDO Disabled. | | | analog.com Rev. PrA | 99 of 108 # **GPIO Configuration A Register** Address: 0x19, Reset: 0x01, Name: GPIO\_CONFIG\_A Figure 151. GPIO Configuration A Register Table 51. Bit Descriptions for GPIO CONFIG A | Bits | Bit Name | Description | Reset | Access | |------|-------------|------------------------------------|-------|--------| | , | GPIO_3_DATA | GPIO 3 Readback or Write Data. | 0x0 | R/W | | | | 0: Write 0 to GPIO 3. | | | | | | 1: Write 1 to GPIO 3. | | | | 3 | GPIO_2_DATA | GPIO 2 Readback or Write Data. | 0x0 | R/W | | | | 0: Write 0 to GPIO 2. | | | | | | 1: Write 1 to GPIO 2. | | | | , | GPIO_1_DATA | GPIO 1 Readback or Write Data. | 0x0 | R/W | | | | 0: Write 0 to GPIO 1. | | | | | | 1: Write 1 to GPIO 1. | | | | 4 | GPIO_0_DATA | GPIO 0 Readback or Write Data. | 0x0 | R/W | | | | 0: Write 0 to GPIO 0. | | | | | | 1: Write 1 to GPIO 0. | | | | 3 | GPO_3_EN | GPIO 3 Output Enable. | 0x0 | R/W | | | | 0: GPIO 3 Configured as an Input. | | | | | | 1: GPIO 3 Configured as an Output. | | | | ) | GPO_2_EN | GPIO 2 Output Enable. | 0x0 | R/W | | | | 0: GPIO 2 Configured as an Input. | | | | | | 1: GPIO 2 Configured as an Output. | | | | | GPO_1_EN | GPIO 1 Output Enable. | 0x0 | R/W | | | | 0: GPIO 1 Configured as an Input. | | | | | | 1: GPIO 1 Configured as an Output. | | | | ) | GPO_0_EN | GPIO 0 Output Enable. | 0x1 | R/W | | | | 0: GPIO 0 Configured as an Input. | | | | | | 1: GPIO 0 Configured as an Output. | | | analog.com Rev. PrA | 100 of 108 # **GPIO Configuration B Register** Address: 0x1A, Reset: 0x00, Name: GPIO\_CONFIG\_B Figure 152. GPIO Configuration B Register Table 52. Bit Descriptions for GPIO\_CONFIG\_B | Bits | Bit Name | Description | Reset | Access | |-------|------------|--------------------------------------------------|-------|--------| | [7:4] | GPIO_1_SEL | GPIO 1 Write Select. | 0x0 | R/W | | | | 0000: Configuration SPI SDO Data. | | | | | | 0001: FIFO Full Flag. | | | | | | 0010: FIFO Read Done Flag. | | | | | | 0011: Filter Result Ready (Active Low). | | | | | | 0100: High Threshold Detect. | | | | | | 0101: Low Threshold Detect. | | | | | | 0110: Status Alert (Active Low). | | | | | | 0111: GPIO Data. | | | | | | 1000: Filter Synchronization Input (Active Low). | | | | | | 1001: External Event Trigger Input for FIFO. | | | | | | 1010: Do not use this setting. | | | | [3:0] | GPIO_0_SEL | GPIO 0 Write Select. | 0x0 | R/W | | | | 0000: Configuration SPI SDO Data. | | | | | | 0001: FIFO Full Flag. | | | | | | 0010: FIFO Read Done Flag. | | | | | | 0011: Filter Result Ready (Active Low). | | | | | | 0100: High Threshold Detect. | | | | | | 0101: Low Threshold Detect. | | | | | | 0110: Status Alert (Active Low). | | | | | | 0111: GPIO Data. | | | | | | 1000: Filter Synchronization Input (Active Low). | | | | | | 1001: External Event Trigger Input for FIFO. | | | | | | 1010: Do not use this setting. | | | analog.com Rev. PrA | 101 of 108 # **GPIO Configuration C Register** Address: 0x1B, Reset: 0x00, Name: GPIO\_CONFIG\_C Figure 153. GPIO Configuration C Register Table 53. Bit Descriptions for GPIO\_CONFIG\_C | Bits | Bit Name | Description | Reset | Access | |-------|------------|--------------------------------------------------|-------|--------| | [7:4] | GPIO_3_SEL | GPIO 3 Write Select. | 0x0 | R/W | | | | 0000: Configuration SPI SDO Data. | | | | | | 0001: FIFO Full Flag. | | | | | | 0010: FIFO Read Done Flag. | | | | | | 0011: Filter Result Ready (Active Low). | | | | | | 0100: High Threshold Detect. | | | | | | 0101: Low Threshold Detect. | | | | | | 0110: Status Alert (Active Low). | | | | | | 0111: GPIO Data. | | | | | | 1000: Filter Synchronization Input (Active Low). | | | | | | 1001: External Event Trigger Input for FIFO. | | | | | | 1010: Do not use this setting. | | | | [3:0] | GPIO_2_SEL | GPIO 2 Write Select. | 0x0 | R/W | | | | 0000: Configuration SPI SDO Data. | | | | | | 0001: FIFO Full Flag. | | | | | | 0010: FIFO Read Done Flag. | | | | | | 0011: Filter Result Ready (Active Low). | | | | | | 0100: High Threshold Detect. | | | | | | 0101: Low Threshold Detect. | | | | | | 0110: Status Alert (Active Low). | | | | | | 0111: GPIO Data. | | | | | | 1000: Filter Synchronization Input (Active Low). | | | | | | 1001: External Event Trigger Input for FIFO. | | | | | | 1010: Do not use this setting. | | | analog.com Rev. PrA | 102 of 108 # **General Configuration Register** Address: 0x1C, Reset: 0x00, Name: GENERAL\_CONFIG Figure 154. General Configuration Register #### Table 54. Bit Descriptions for GENERAL\_CONFIG | Bits | Bit Name | Description | Reset | Access | |-------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-------|--------| | 7 | INT_EVENT_EN | Internal Event Detection Enable. ADC result or filtered data is only used for internal event detection after this bit is set to 1. | 0x0 | R/W | | | | 0: Internal event detection is disabled. | | | | | | 1: Internal event detection is enabled. | | | | 6 | HI_ROUTE | High Detection Route. Allows high detection status to be used for FIFO event detection, status register, and alert function (via the GPIO). | 0x0 | R/W | | | | 0: Mask High Detection. | | | | | | 1: Route High Detection to Alert Pin, Status Register, and FIFO. | | | | 5 | LO_ROUTE | Low Detection Route. Allows low detection status to be used for FIFO event detection, status register, and alert function (via the GPIO). | 0x0 | R/W | | | | 0: Mask Low Detection. | | | | | | 1: Route Low Detection to Alert Pin, Status Register, and FIFO. | | | | | ADC_CNV_ERR_ROUTE | ADC Conversion Error Route. Allows ADC conversion error status to be routed to the status register and alert function (via the GPIO). | 0x0 | R/W | | | | 0: Mask ADC Conversion Error. | | | | | | 1: Route ADC Conversion Error to Alert Pin and Status Register. | | | | 3:2] | RESERVED | Reserved. Write 0b0 to these bits. | 0x0 | R | | [1:0] | FIFO_MODE | Conversion Data FIFO Mode. | 0x0 | R/W | | | | 00: FIFO Disabled. | | | | | | 01: Immediate Trigger Mode. | | | | | | 10: Event Trigger Capture, Read Latest WATERMARK. | | | | | | 11: Event Trigger Capture Mode, Read All FIFO. | | | analog.com Rev. PrA | 103 of 108 # **FIFO Watermark Register** Address: 0x1D and Address: 0x1E, Reset: 0x4000, Name: FIFO\_WATERMARK In event trigger capture mode, read all FIFO, the FIFO event address can be read. Otherwise, it is the watermark value. If the user writes a value <1, it is clipped at 1. If >16,384, clipped at 16,384. Figure 155. FIFO Watermark Register #### Table 55. Bit Descriptions for FIFO WATERMARK | Bits | Bit Name | Description | Reset | Access | |--------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------| | 15 | RESERVED | Reserved. Write 0b0 to this bit. | 0x0 | R | | [14:0] | FIFO_WATERMARK | Number of Conversion to Capture in FIFO. In event trigger capture mode, read all FIFO, this value must be set as a multiple of four only. In this mode, once a WATERMARK number of results have been written to the FIFO, these bits contain the location in the FIFO where the event occurred. | 0x4000 | R/W | #### **Event Detection Hysteresis Configuration Register** Address: 0x20 and Address: 0x1F, Reset: 0x0000, Name: EVENT\_HYSTERESIS Figure 156. Event Detection Hysteresis Configuration Register #### Table 56. Bit Descriptions for EVENT HYSTERESIS | Bits | Bit Name | Description | Reset | Access | |---------|------------|---------------------------------------------------------------------------------------------------------------------------|-------|--------| | [15:11] | RESERVED | Reserved. Write 0b00000 to these bits. | 0x0 | R | | [10:0] | HYSTERESIS | Hysteresis Value. Unsigned data format where LSB = 1.46484 mV. 0x000 represents 0 × LSB, and 0x7FF represents 2047 × LSB. | 0x0 | R/W | analog.com Rev. PrA | 104 of 108 # **Event Detection High Threshold Configuration Register** Address: 0x21 and Address: 0x22, Reset: 0x0000, Name: EVENT\_DETECTION\_HI Figure 157. Event Detection High Threshold Configuration Register #### Table 57. Bit Descriptions for EVENT\_DETECTION\_HI | Bits | Bit Name | Description | Reset | Access | |---------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------|-------|--------| | [15:12] | RESERVED | Reserved. Write 0b0000 to these bits. | 0x0 | R | | [11:0] | HI_THRESHOLD | High Threshold Value. Twos complement data format where LSB = 1.46484 mV. 0x800 represents −2048 × LSB, and 0x7FF represents +2047 × LSB. | 0x0 | R/W | #### **Event Detection Low Threshold Configuration Register** Address: 0x23 and Address: 0x24, Reset: 0x0000, Name: EVENT\_DETECTION\_LO Figure 158. Event Detection Low Threshold Configuration Register #### Table 58. Bit Descriptions for EVENT DETECTION LO | Bits | Bit Name | Description | Reset | Access | |---------|--------------|------------------------------------------------------------------------------------------------------------------------------------------|-------|--------| | [15:12] | RESERVED | Reserved. Write 0b0000 to these bits. | 0x0 | R | | [11:0] | LO_THRESHOLD | Low Threshold Value. Twos complement data format where LSB = 1.46484 mV. 0x800 represents -2048 × LSB, and 0x7FF represents +2047 × LSB. | 0x0 | R/W | # **Offset Correction Register** Address: 0x25 and Address: 0x26, Reset: 0x0000, Name: OFFSET Figure 159. Offset Correction Register Table 59. Bit Descriptions for OFFSET | Bits | Bit Name | Description | Reset | Access | |---------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------| | [15:12] | RESERVED | Reserved. Write 0b0000 to this bit field. | 0x0 | R | | [11:0] | OFFSET | Offset Correction Coefficient. Twos complement data format where LSB = 0.00572 mV. 0x800 represents -2048 × LSB, and 0x7FF represents +2047 × LSB. | 0x0 | R/W | analog.com Rev. PrA | 105 of 108 # **Gain Correction Register** Address: 0x27 and Address: 0x28, Reset: 0x0200, Name: GAIN Figure 160. Gain Correction Register #### Table 60. Bit Descriptions for GAIN | Bits | Bit Name | Description | Reset | Access | |---------|----------|--------------------------------------------------------------------------------------------|-------|--------| | [15:10] | RESERVED | Reserved. Write 0b000000 to these bits. | 0x0 | R | | [9:0] | GAIN | Gain Correction Coefficient | 0x200 | R/W | | | | GAIN = 0x3FF results in an overall system gain of 1.0 + 0.015594. | | | | | | GAIN = 0x200 disables the gain correction function and allows for lower latency operation. | | | | | | GAIN = 0x001 results in an overall system gain of 1.0 - 0.015594. | | | analog.com Rev. PrA | 106 of 108 # **Filter Configuration Register** Address: 0x29, Reset: 0x00, Name: FILTER\_CONFIG Figure 161. Filter Configuration Register Table 61. Bit Descriptions for FILTER CONFIG | 3its | Bit Name | Description | Reset | Access | |-------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------| | 7 | RESERVED | Reserved. Write 0b0 to this bit field. | 0x0 | R | | [6:3] | SINC_DEC_RATE | Decimation Factor. These bits set the Sinc Decimation Factor N. The filter compensation block incurs an additional 2× decimation. The total decimation for a selected filter is sinc1 = N, sinc5 = N, or sinc5 + compensation = N × 2. | 0x0 | R/W | | | | For a selected filter, setting invalid values, outside of those specified here, will set the filter at the maximum decimation rate | | | | | | 0000: N = 2. | | | | | | 0001: N = 4. | | | | | | 0010: N = 8. | | | | | | 0011: N = 16. | | | | | | 0100: N = 32. | | | | | | 0101: N = 64. | | | | | | 0110: N = 128. | | | | | | 0111: N = 256. | | | | | | 1000: N = 512 (sinc1 only). | | | | | | 1001: N = 1024 (sinc1 only). | | | | | RESERVED | Reserved. | 0x0 | R | | [1:0] | FILTER_SEL | Filter Selection. To ensure the first filter result produces the correct data, when a user makes a change to the filter selection, a reset must be issued via the GPIO pin configured for filter synchronization (FILTER_SYNC). | 0x0 | R/W | | | | 00: Filter Disabled. | | | | | | 01: Sinc1 Filter Selected. | | | | | | 10: Sinc5 Filter Selected. | | | | | | 11: Sinc5 + Compensation Filter Selected. | | | analog.com Rev. PrA | 107 of 108 #### **OUTLINE DIMENSIONS** 12-16-2021-A Figure 162. 196-Ball Chip Scale Package Ball Grid Array [CSP\_BGA] (BC-196-19) Dimensions shown in millimeters