#### **TMC4330A DATASHEET** TMC4330A Document Revision 1.02 • 2019-AUG-22 The S-ramp and SixPoint™ ramp motion controller for stepper motors is optimized for high velocities, allowing on-the-fly changes. TMC4330A offers Step/Dir interfaces, as well as an encoder interface for closed-loop operation. Figure 1: Sample Image TMC4330A Closed-Loop Drive \*Marking details are explained on page 163. #### **Features** - SPI Interfaces for µC with easy-to-use protocol - Encoder interface for incremental or serial encoders - Closed-loop operation for Step drivers - Internal ramp generator generating S-shaped ramps or SixPoint™ ramps supporting on-the-fly changes - Controlled PWM output - Reference switch handling - Hardware and virtual stop switches #### **Applications** - Textile, sewing machines - CCTV, security - Printers, scanners - ATM, cash recycler - Office automation - POS - Factory automation - Lab automation - Pumps and valves - Heliostat controllers - CNC machines - Robotics #### **Block Diagram: TMC4330A Interfaces & Features** Figure 2: Block Diagram © 2019 TRINAMIC Motion Control GmbH & Co. KG, Hamburg, Germany — Terms of delivery and rights to technical change reserved. Download newest version at: <a href="https://www.trinamic.com">www.trinamic.com</a>. Read entire documentation; especially the Supplemental Directives in chapter 17 (page 164). #### **Functional Scope of TMC4330A** TMC4330A is a miniaturized high-performance motion controller for stepper motor drivers, particularly designed for fast and jerk-limited motion profile applications with a wide range of ramp profiles. The S-shaped or SixPoint™ velocity profile, closed-loop and open-loop features offer many configuration options to suit the user's specifications, as presented below: S-Shaped Velocity Profile S-shaped ramp profiles are jerk-free. Seven ramp segments form the S-shaped ramp that can be optimally adapted to suit the user's requirements. High torque with high velocities can be reached by calibrating the bows of the ramp, as explained in this user manual. Figure 3: S-shaped Velocity Profile i More information on ramp configurations and other velocity profiles, e.g. SixPoint™ ramps, are provided in chapter 6 (Page 25). #### Closed-loop Operation Feature A typical hardware setup for closed-loop operation with a TMC220x/222x stepper motor driver is shown in the figure below. Figure 4: Hardware Set-up for Closed-loop Operation with TMC220x/222x #### Reference Switch Support A typical hardware setup for open-loop operation with enhanced modifications, by use of external stop switches with the TMC2100 motor stepper driver is shown below. Home switches with different configurations are also supported. Figure 5: Hardware Set-up for Open-loop Operation with TMC2100 supporting External Stop Switches #### **Order Codes** | Order code | Description | Size | |---------------|----------------------------------------------------------|-----------------------| | TMC4330A-LA | Motion controller with closed-loop features, QFN32, Tray | 4 x 4 mm <sup>2</sup> | | TMC4330A-LA-T | Motion controller with closed-loop features, OFN32, Tape | 4 x 4 mm <sup>2</sup> | Table 1: TMC4330A Order Codes © 2019 TRINAMIC Motion Control GmbH & Co. KG, Hamburg, Germany — Terms of delivery and rights to technical change reserved. Download newest version at: $\underline{www.trinamic.com}$ . ### **TABLE OF CONTENTS** | TM | IC4330 | A DATASHEET | 1 | |-----|------------------|--------------------------------------------------------------------------------------------------------|----| | SH | ORT SP | PEC | 1 | | Fe | atures . | | 1 | | Аp | plicatio | ns | 1 | | Blo | ock Diag | gram: TMC4330A Interfaces & Features | 1 | | Fu | nctiona | I Scope of TMC4330A | 2 | | Or | der Cod | les | 2 | | TA | BLE OF | CONTENTS | 3 | | | | NUAL | | | 1. | | ng and Design-In Process Information | | | | 1.1. | Pin Assignment: Top View | | | | 1.2. | Pin Description | | | | 1.3. | System Overview | | | 2. | | ration Circuits | | | ۷. | | | | | | 2.1.<br>2.2. | TMC4330A Standard Connection: VCC=3.3V | | | | 2.2. | TMC4330A with TMC2100 Stepper Connection and Encoder feedback TMC4330A with TMC22xx Stepper Connection | | | 2 | | terfacing | | | Э. | | _ | | | | 3.1.<br>3.1.1. | SPI Datagram Structure | | | | _ | | | | 4. | - | Filtering | | | | 4.1. | Input Filtering Examples | | | 5. | Status | s Flags and Events | 21 | | | 5.1. | Status Event Description | 22 | | | 5.2. | SPI Status Bit Transfer | | | | 5.3. | Generation of Interrupts | | | | 5.4. | Connection of Multiple INTR Pins | 24 | | 6. | Ramp | Configurations for different Motion Profiles | 25 | | | 6.1. | Step/Dir Output Configuration | | | | 6.1.1. | Step/Dir Output Configuration Steps | | | | 6.1.2. | STPOUT: Changing Polarity | | | | 6.2. | Configuration Details for Operation Modes and Motion Profiles | | | | 6.2.1. | Starting Point: Choose Operation Mode | | | | 6.2.2. | Stop during Motion | | | | 6.2.3. | Motion Profile Configuration | | | | 6.2.4.<br>6.2.5. | No Ramp Motion ProfileTrapezoidal 4-Point Ramp without Break Point | | | | 6.2.5.<br>6.2.6. | Trapezoidal Ramp with Break Point | | | | 6.2.7. | Position Mode combined with Trapezoidal Ramps | | | | 6.2.8. | Configuration of S-Shaped Ramps | | | | 6.2.9. | Changing Ramp Parameters during S-shaped Motion or Switching to Positiong Mode | | | | - | <u> </u> | | © 2019 TRINAMIC Motion Control GmbH & Co. KG, Hamburg, Germany $\,-\,$ Terms of delivery and rights to technical change reserved. Download newest version at: $\underline{\text{www.trinamic.com}}$ . | | 6.2.10. | Configuration of S-shaped Ramp with ASTART and DFINAL | | |----|---------|-----------------------------------------------------------------|----| | | 6.2.11. | S-shaped Mode and Positioning: Fast Motion | | | | 6.3. | Start Velocity VSTART and Stop Velocity VSTOP | | | | 6.3.1. | S-shaped Ramps with Start and Stop Velocity | | | | 6.3.2. | Combined Use of VSTART and ASTART for S-shaped Ramps | | | | 6.4. | SixPoint Ramps | | | | 6.5. | U-Turn Behavior | | | | 6.5.1. | Continuous Velocity Motion Profile for S-shaped Ramps | | | | 6.6. | Internal Ramp Generator Units | 45 | | | 6.6.1. | Clock Frequency | 45 | | | 6.6.2. | Velocity Value Units | 45 | | | 6.6.3. | Acceleration Value Units | 45 | | | 6.6.4. | Bow Value Units | 46 | | | 6.6.5. | Overview of Minimum and Maximum Values: | 46 | | 7. | Extern | nal Step Control and Electronic Gearing | 47 | | | 7.1. | Description of Electronic Gearing | 48 | | | 7.2. | Adapting VACTUAL during direct external step control | 48 | | | 7.3. | Indirect External Control | 49 | | | 7.4. | Switching from External to Internal Control | 49 | | 8. | Refere | ence Switches | 51 | | | 8.1. | Hardware Switch Support | 52 | | | 8.1.1. | Stop Slope Configuration for Hard or Linear Stop Slopes | 52 | | | 8.1.2. | How Active Stops are indicated and reset to Free Motion | | | | 8.1.3. | How to latch Internal Position on Switch Events | | | | 8.2. | Virtual Stop Switches | | | | 8.2.1. | Enabling Virtual Stop Switches | | | | 8.2.2. | Virtual Stop Slope Configuration | | | | 8.2.3. | How Active Virtual Stops are indicated and reset to Free Motion | | | | 8.3. | Home Reference Configuration | | | | 8.3.1. | Home Event Selection | | | | 8.3.2. | HOME_REF Monitoring | | | | 8.3.3. | Detection of current HOMING_REF pin polarity | | | | 8.3.4. | Homing with STOPL or STOPR | | | | 8.4. | Target Reached / Position Comparison | | | | 8.4.1. | Connecting several Target-reached Pins | | | | 8.4.2. | Use of TARGET REACHED Output | | | | 8.4.3. | Position Comparison of Internal Values | | | | | · | | | | 8.5. | Repetitive and Circular Motion | | | | 8.5.1. | Repetitive Motion to XTARGET | | | | 8.5.2. | Activating Circular Motion | | | | 8.5.3. | Uneven or Noninteger Microsteps per Revolution | | | | 8.5.4. | Release of the Revolution Counter | | | | 8.6. | Blocking Zones | | | | 8.6.1. | Activating Blocking Zones during Circular Motion | | | | 8.6.2. | Circular Motion with and without Blocking Zone | | | 9. | - | Timing and Synchronization | | | | 9.1. | Basic Synchronization Settings | | | | 911 | Start Signal Trigger Selection | 67 | © 2019 TRINAMIC Motion Control GmbH & Co. KG, Hamburg, Germany $\,-\,$ Terms of delivery and rights to technical change reserved. Download newest version at: $\underline{\text{www.trinamic.com}}$ . | | 9.1.2. | User-specified Impact Configuration of Timing Procedure | 67 | |-----|------------------|------------------------------------------------------------------------|----| | | 9.1.3. | Delay Definition between Trigger and internally generated Start Signal | | | | 9.1.4. | Active START Pin Output Configuration | | | | 9.1.5. | Ramp Timing Examples | 69 | | | 9.2. | Shadow Register Settings | 72 | | | 9.2.1. | Shadow Register Configuration Options | 73 | | | 9.2.2. | Delayed Shadow Transfer | | | | 9.3. | Pipelining Internal Parameters | | | | 9.3.1. | Configuration and Activation of Target Pipeline | 78 | | | 9.3.2. | Using the Pipeline for different internal Registers | 79 | | | 9.3.3. | Pipeline Mapping Overview | 80 | | | 9.3.4. | Cyclic Pipelining | 81 | | | 9.3.5. | Pipeline Examples | 81 | | | 9.4. | Masterless Synchronization of Several Motion Controllers via START Pin | 83 | | 10. | Contro | lled PWM Output | 84 | | | 10.1.1. | How to change Motion Direction | | | | 10.1.2. | Change of Microstep Resolution | | | | 10.2. | PWM Output Generation and Scaling Possibilities | | | | 10.2.1. | PWM Scale Example | | | | 10.3. | Microstep Lookup Tables | | | | 10.3.1. | Actual Microstep Values Output | | | | 10.3.2. | How to Program the Internal MSLUT | | | | 10.3.3. | Setup of MSLUT Segments | | | | 10.3.4. | Microstep Waves Start Values | | | | 10.3.5. | Default MSLUT | | | | 10.3.6. | Explanatory Notes for Base Wave Inclinations | | | 11. | Decode | er Unit: Connecting ABN, SSI, or SPI Encoders correctly | | | | 11.1.1. | Selecting the correct Encoder | | | | 11.1.2. | Disabling digital differential Encoder Signals | | | | 11.1.3. | Inverting of Encoder Direction | | | | 11.1.4. | | | | | 11.2. | Incremental ABN Encoder Settings | | | | 11.2.1. | Automatic Constant Configuration of Incremental ABN Encoder | | | | 11.2.2. | Manual Constant Configuration of Incremental ABN Encoder | | | | 11.3. | Incremental Encoders: Index Signal: N resp. Z | | | | 11.3.1. | Setup of Active Polarity for Index Channel | | | | 11.3.2. | Configuration of N Event | | | | 11.3.3. | Detecting the N Event | | | | 11.3.4. | External Position Counter <i>ENC_POS</i> Clearing | | | | 11.3.5. | Latching External Position | | | | 11.3.6. | Latching Internal Position | | | | 11.4. | Absolute Encoder Settings | | | | 11.4.1. | Singleturn or Multiturn Data | | | | 11.4.2. | Automatic Constant Configuration of Absolute Encoder | | | | 11.4.3. | Manual Constant Configuration of incremental ABN Encoder | | | | 11.4.4. | Absolute Encoder Data Setup | | | | 11.4.5. | Emitting Encoder Data Variation | | | | 11.4.6. | SSI Clock Generation | | | | · <del>-</del> - | | | | | 11.4.7. | Enabling Multicycle SSI request | 107 | |-----|----------------|------------------------------------------------------------|-----| | | 11.4.8. | Gray-encoded SSI Data Streams | 107 | | | 11.4.9. | SPI Encoder Data Evaluation | 108 | | | | SPI Encoder Mode Selection | | | | 11.4.11. | SPI Encoder Configuration via TMC4330A | 110 | | 12. | Possib | le Regulation Options with Encoder Feedback | 111 | | | 12.1. | Feedback Monitoring | 111 | | | 12.1.1. | Target-Reached during Regulation | 111 | | | 12.2. | PID-based Control of XACTUAL | 112 | | | 12.2.1. | PID Control Parameters and Clipping Values | 112 | | | 12.2.2. | Enabling PID Regulation | 113 | | | 12.3. | Closed-Loop Operation | 114 | | | 12.3.1. | Basic Closed-Loop Parameters | | | | 12.3.2. | Enabling and calibrating Closed-Loop Operation | 116 | | | 12.3.3. | Limiting Closed-Loop Catch-Up Velocity | 117 | | | 12.3.4. | Enabling the Limitation of the Catch-Up Velocity | 117 | | | 12.3.5. | Enabling Closed-Loop Velocity Mode | 118 | | | 12.3.6. | Back-EMF Compensation during Closed-loop Operation | 119 | | | 12.3.7. | Encoder Velocity Readout Parameters | 120 | | | 12.3.8. | Encoder Velocity Filter Configuration | 120 | | | 12.3.9. | Encoder Velocity equals 0 Event | 120 | | 13. | Reset a | and Clock Gating | 121 | | | 13.1. | Manual Hardware Reset | | | | 13.2. | Manual Software Reset | | | | 13.3. | Reset Indication | | | | 13.4. | Activating Clock Gating manually | | | | 13.5. | Clock Gating Wake-up | | | | 13.6. | Automatic Clock Gating Procedure | | | TFC | CHNTCA | L SPECIFICATIONS | | | | | - L. B. J. L | 104 | | 14. | - | _ | | | | 14.1.<br>14.2. | General Configuration Register GENERAL_CONF 0x00 | | | | 14.2. | Start Switch Configuration Register START_CONF 0x02 | | | | 14.3.<br>14.4. | | | | | 14.4.<br>14.5. | Input Filter Configuration Register INPUT_FILT_CONF 0x03 | | | | | Scaling Configuration Register SCALE_CONF 0x05 | | | | 14.6.<br>14.7. | Encoder Signal Configuration (0x07) | | | | | , , , | | | | 14.8. | Microstep Settings Register STEP_CONF 0x0A | | | | 14.9. | Event Selection Registers 0x0B0X0D | | | | 14.10. | Status Event Register (0x0E) | | | | 14.11. | Status Flag Register (0x0F) | | | | 14.12. | Various Configuration Registers: Synchronization, PWM, etc | | | | 14.13. | Ramp Generator Registers | | | | 14.14. | External Clock Frequency Register | | | | 14.15. | Target and Compare Registers | | | | 14.16. | Pipeline Registers | | | | 14.17. | Shadow Register | 148 | © 2019 TRINAMIC Motion Control GmbH & Co. KG, Hamburg, Germany $\,-\,$ Terms of delivery and rights to technical change reserved. Download newest version at: $\underline{\text{www.trinamic.com}}$ . | | | | ., | | | | |-----|-----------------------|--------------------------------------------------|-----|--|--|--| | | 14.18. | Reset and Clock Gating Register | 149 | | | | | | 14.19. | Encoder Registers | | | | | | | 14.20. | PID & Closed-Loop Registers | | | | | | | 14.21. | Transfer Registers | | | | | | | 14.22. | MSLUT Registers | | | | | | | 14.23. | TMC Version Register | | | | | | 15. | Absolu | ıte Maximum Ratings | | | | | | 16 | Electri | cal Characteristics | 157 | | | | | | 16.1. | Power Dissipation | 157 | | | | | | 16.2. | General IO Timing Parameters | 158 | | | | | | 16.3. | Layout Examples | 159 | | | | | | 16.3.1. | Internal Cirucit Diagram for Layout Example | 159 | | | | | | 16.3.2. | Components Assembly for Application with Encoder | 160 | | | | | | 16.3.3. | Top Layer: Assembly Side | 160 | | | | | | 16.3.4. | Inner Layer (GND) | 161 | | | | | | 16.3.5. | Inner Layer (Supply VS) | 161 | | | | | | 16.4. | Package Dimensions | 162 | | | | | | 16.5. | Package Material Information | 163 | | | | | | 16.6. | Marking Details provided on Single Chip | 163 | | | | | AP | PENDIC | ŒS | 164 | | | | | 17 | Supple | emental Directives | 164 | | | | | | ESD-DE | VICE INSTRUCTIONS | 164 | | | | | 18 | Tables | S Index | 166 | | | | | 19 | Figure | s Index | 168 | | | | | 20 | . Revision History170 | | | | | | #### MAIN MANUAL #### 1. Pinning and Design-In Process Information In this chapter you are provided with a list of all pin names and a functional description of each. #### 1.1. Pin Assignment: Top View Figure 6: Package Outline: Pin Assignments Top View ### 1.2. Pin Description | | | P | in Names and Descriptions | | |---------------------------------------------------------------------------------|-------------------------|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|--| | Pin | in Number Type Function | | | | | Supply Pins | | | | | | GND | 6, 13,<br>22, 28 | GND | Digital ground pin for IOs and digital circuitry. | | | VCC | 5, 23, 29 | VCC | Digital power supply for IOs and digital circuitry (3.3V 5V). | | | VDD1V8 | 14, 27 | VDD | Connection of internal generated core voltage of 1.8V. | | | CLK_EXT | 30 | I | Clock input to provide a clock with the frequency fCLK for all internal operations. | | | NRST | 31 | I (PU) | Low active reset. If not connected, Power-on-Reset and internal pull-up resistor is active. | | | TEST_MODE | 26 | I | Test mode input. Tie to low for normal operation. | | | | | | Interface Pins for μC | | | NSCSIN | 2 | I | Low active chip selects input of SPI interface to $\mu$ C. | | | SCKIN | 3 | I | Serial clock for SPI interface to μC. | | | SDIIN | 4 | I | Serial data input of SPI interface to μC. | | | SDOIN | 7 | 0 | Serial data output of SPI interface to μC (Z if NSCSIN=1). | | | INTR | 25 | 0 | Interrupt output, programmable PD/PU for wired-and/or. | | | TARGET_REACHED 24 O Target reached output, programmable PD/PU for wired-and/or. | | Target reached output, programmable PD/PU for wired-and/or. | | | | | | | Reference Pins | | | STOPL | 10 | I (PD) | Left stop switch. External signal to stop a ramp. If not connected, internal pull-down resistor is active. | | | HOME_REF | 11 | I (PD) | Home reference signal input. External signal for reference search. If not connected, internal pull-down resistor is active. | | | STOPR | 12 | I (PD) | Right stop switch. External signal to stop a ramp. If not connected, internal pull-down resistor is active. | | | STPIN | 15 | I (PD) | Step input for external step control. If not connected, internal pull-down resistor is active. | | | DIRIN | 16 | I (PD) | Direction input for external step control. If not connected, internal pull-down resistor is active. | | | START | 17 | IO | Start signal input/output. (Default: Output) | | | | , | | S/D Output Pins | | | STPOUT<br>PWMA | 21 | 0 | Step output. First PWM signal (Sine). | | | DIROUT<br>PWMB | 20 | 0 | Direction output. Second PWM signal (Cosine). | | •→ Continued on next page! | | Pin Names and Descriptions | | | | | |---------------------------|----------------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Pin Number Type Function | | Function | | | | | | | | Encoder Interface Pins | | | | N | 18 | I (PD) | N signal input of incremental encoder input interface.<br>If not connected, internal pull-down resistor will be active. | | | | NNEG | 19 | I (PD) | Negated N signal input of incremental encoder input interface. If not connected, internal pull-down resistor will be active. | | | | B<br>SDI | 8 | I (PD) | B signal input of incremental encoder input interface. Serial data input signal of serial encoder interface (SSI/SPI). If not connected, internal pull-down resistor is active. | | | | BNEG<br>NSDI<br>SDO_ENC | 9 | 10 | Negated B signal input of incremental encoder interface (default). Negated serial data input signal of SSI encoder input interface. Serial data output of SPI encoder input interface. | | | | A<br>SCLK | 32 | <b>I</b> O | A signal input of incremental encoder interface <b>(default)</b> . Serial clock output signal of serial encoder interface (SSI/SPI). | | | | ANEG<br>NSCLK<br>NSCS_ENC | 1 | IO | Negated A signal input of incremental encoder interface ( <b>default</b> ) Negated serial clock output signal of serial encoder interface. Low active chip select output of SPI encoder input interface. | | | Table 2: Pin Names and Descriptions #### 1.3. System Overview Figure 7: System Overview #### 2. Application Circuits In this chapter application circuit examples are provided that show how external components can be connected. 2.1. TMC4330A Standard Connection: VCC=3.3V Figure 8: TMC4330A Connection: VCC=3.3V 2.2. TMC4330A with TMC2100 Stepper Connection and Encoder feedback Figure 9: TMC4330A with TMC2100 Stepper Driver in stealthChop Mode 2.3. TMC4330A with TMC22xx Stepper Connection Figure 10: TMC4330A with TMC22xx Stepper Driver (32 microsteps settings) #### 3. SPI Interfacing TMC4330A uses 40-bit SPI datagrams for communication with a microcontroller. The bitserial interface is synchronous to a bus clock. For every bit sent from the bus master to the bus slave, another bit is sent simultaneously from the slave to the master. In the following chapter information is provided about the SPI control interface, SPI datagram structure and SPI transaction process. | SPI Input Control Interface Pins | | | | |-----------------------------------------------------|-----------------------------------------------------------|--|--| | Pin Name Type Remarks | | | | | NSCSIN | NSCSIN Input Chip Select of SPI-µC interface (low active) | | | | SCKIN | SCKIN Input Serial clock of SPI-µC interface | | | | SDIIN | SDIIN Input Serial data input of SPI-µC interface | | | | SDOIN Output Serial data output of SPI-µC interface | | | | Table 3: SPI Input Control Interface Pins #### 3.1. SPI Datagram Structure - Microcontrollers that are equipped with hardware SPI are typically able to communicate using integer multiples of 8 bit. - The NSCSIN line of the TMC4330A has to stay active (low) for the complete duration of the datagram transmission. - Each datagram that is sent to TMC4330A is composed of an address byte followed by four data bytes. This allows direct 32-bit data word communication with the register set of TMC4330A. Each register is accessed via 32 data bits; even if it uses less than 32 data bits. - **i** Each register is specified by a one-byte address: or read access the most significant bit of the address byte is 0. For write access the most significant bit of the address byte is 1. #### **NOTE:** → Some registers are write only registers. Most registers can be read also; and there are also some read only registers. | | TMC4330A SPI Datagram Structure | | | | | | | | |---------------------------------------------------------------------|---------------------------------|--------------------------|--------------------------|-----------------------|--|--|--|--| | MSB (transmitted fi | irst) | 40 bits | LS | BB (transmitted last) | | | | | | 39 | | | | 0 | | | | | | → 8-bit address<br>← 8-bit SPI status | ← → 32-bit data | | | | | | | | | 39 32 | 31 0 | | | | | | | | | → to TMC4330A: RW + 7-bit address ← from TMC4330A: 8-bit SPI status | 8-bit data | 8-bit data | 8-bit data | 8-bit data | | | | | | 39 / 38 32 | 31 24 | 23 16 | 15 8 | 7 0 | | | | | | w 3832 | 3128 2724 | 2320 1916 | 1512 118 | 74 30 | | | | | | 39 38 37 36 35 34 33 32 | 31 30 29 28 27 26 25 2 | 4 23 22 21 20 19 18 17 1 | 16 15 14 13 12 11 10 9 8 | 7 6 5 4 3 2 1 0 | | | | | Figure 11: TMC4330A SPI Datagram Structure Read/Write Selection Principles and Process Read and write selection is controlled by the MSB of the address byte (bit 39 of the SPI datagram). This bit is 0 for read access and 1 for write access. Consequently, the bit named W is a WRITE notREAD control bit. The active high write bit is the MSB of the address byte. Consequently, 0x80 must be added to the address for a write access. The SPI interface always delivers data back to the master, independent of the Write bit W. | Difference between Read and Write Access | | | | | |------------------------------------------|---------------------------------------------------------------------------------------------------------------|--|--|--| | If | Then | | | | | The previous access was a read access. | The data transferred back is the data read from the address which was transmitted with the previous datagram. | | | | | The previous access was a write access | The data read back mirrors the previously received write data. | | | | Figure 12: Difference between Read and Write Access #### **Conclusion:** Consequently, the difference between a read and a write access is that the read access does not transfer data to the addressed register but it transfers the address only; and its 32 data bits are dummies. #### **NOTE:** → Please note that the following read delivers back data read from the address transmitted in the preceding read cycle. The data is latched immediately after the read request. ## AREAS OF SPECIAL CONCERN #### Use of Dummy Write Data ### A read access request datagram uses dummy write data. Read data is transferred back to the master with the subsequent read or write access. i Reading multiple registers can be done in a pipelined fashion. Data that is delivered is latched immediately after the initiated data transfer. #### Read and Write Access Examples For read access to register *XACTUAL* with the address 0x21, the address byte must be set to 0x21 in the access preceding the read access. For write access to register VACTUAL, the address byte must be set to 0x80 + 0x22 = 0xA2. For read access, the data bit can have any value, e.g., 0. | Read and Write Access Examples | | | | | | | |------------------------------------|------------------|------------------------------------|--|--|--|--| | Action | Data sent to TMC | Data received from TMC | | | | | | read XACTUAL | → 0x2100000000 | ← 0xSS <sup>1)</sup> & unused data | | | | | | read XACTUAL | → 0x2100000000 | ← 0xSS & XACTUAL | | | | | | write VACTUAL:= 0x00ABCDEF | → 0xA200ABCDEF | ← 0xSS & XACTUAL | | | | | | write <i>VACTUAL</i> := 0x00123456 | → 0xA200123456 | ← 0xSS00ABCDEF | | | | | Table 4: Read and Write Access Examples <sup>1)</sup> SS is a placeholder for the status bits SPI\_STATUS. #### **Data Alignment** All data is right-aligned. Some registers represent unsigned (positive) values; others represent integer values (signed) as two's complement numbers. Some registers consist of switches that are represented as bits or bit vectors. #### **SPI Transaction Process** The SPI transaction process is as follows: - The slave is enabled for SPI transaction by a transition to low level on the chip select input NSCSIN. - Bit transfer is synchronous to the bus clock SCKIN, with the slave latching the data from SDIIN on the rising edge of SCKIN and driving data to SDOIN following the falling edge. - The most significant bit is sent first. - A minimum of 40 SCKIN clock cycles is required for a bus transaction with TMC4330A. #### **AREAS OF SPECIAL CONCERN** System Behavior **Specifics** #### Take the following aspects into consideration: - Whenever data is read from or written to the TMC4330A, the first eight bits that are delivered back contain the SPI status SPI STATUS that consists of eight user-selected event bits. The selection of these bits are explained in chapter <u>5.2.</u> (Page <u>23</u>). - If less than 40 clock cycles are transmitted, the transfer is not valid; even for read access. However, sending only eight clock cycles can be useful to obtain the SPI status because it sends the status information back first. - If more than 40 clocks cycles are transmitted, the additional bits shifted into SDIIN are shifted out on SDOIN after a 40-clock delay through an internal shift register. This can be used for daisy chaining multiple chips. - NSCSIN must be low during the whole bus transaction. When NSCSIN goes high, the contents of the internal shift register are latched into the internal control register and recognized as a command from the master to the slave. If more than 40 bits are sent, only the last 40 bits received - before the rising edge of NSCSIN - are recognized as the command. Figure 13: SPI Timing Datagram #### 3.1.1. SPI Timing Description The SPI interface is synchronized to the internal system clock, which limits SPI bus clock SCKIN to a quarter of the system clock frequency. The signal processing of SPI inputs is supported with internal Schmitt Trigger, but not with RC elements. #### **NOTE:** → In order to avoid glitches at the inputs of the SPI interface between µC and TMC4330A, external RC elements have to be provided. Figure $\underline{14}$ shows the timing parameters of an SPI bus transaction, and the table below specifies the parameter values. | SPI Interface Timing | | | | | | | | |---------------------------------------------------------------------------|-----------------------------------------|----------------------------------------------------------------------------------------------|------------------|-------------------------|--------------------------|------|--| | SPI Interface Timing | External clock period: t <sub>CLK</sub> | | | | | | | | Parameter | Symbol | Conditions | Min | Туре | Max | Unit | | | SCKIN valid before or after change of NSCSIN | t <sub>cc</sub> | | 10 | | | ns | | | NSCSIN high time | t <sub>CSH</sub> | Min. time is for synchronous CLK with SCKIN high one t <sub>CH</sub> before SCSIN high only. | t <sub>CLK</sub> | >2·t <sub>CLK</sub> +10 | | ns | | | SCKIN low time | t <sub>CL</sub> | Min. time is for synchronous CLK only. | t <sub>CLK</sub> | >t <sub>CLK</sub> +10 | | ns | | | SCKIN high time | t <sub>CH</sub> | Min. time is for synchronous CLK only. | t <sub>CLK</sub> | >t <sub>CLK</sub> +10 | | ns | | | SCKIN frequency using external clock (Example: f <sub>CLK</sub> = 16 MHz) | f <sub>SCK</sub> | Assumes synchronous CLK. | | | f <sub>CLK</sub> / 4 (4) | MHz | | | SDIIN setup time before rising edge of SCKIN | t <sub>DU</sub> | | 10 | | | ns | | | SDIIN hold time after rising edge of SCKIN | t <sub>DH</sub> | | 10 | | | ns | | | Data out valid time after falling SCKIN clock edge | t <sub>DO</sub> | No capacitive load on SDOIN. | | | t <sub>FILT</sub> +5 | ns | | Table 5: SPI Interface Timing $i \quad t_{CLK} = 1/f_{CLK}$ #### 4. Input Filtering Input signals can be noisy due to long cables and circuit paths. To prevent jamming, every input pin provides a Schmitt trigger. Additionally, several signals are passed through a digital filter. Particular input pins are separated into four filtering groups. Each group can be programmed individually according to its filter characteristics. In this chapter informed on the digital filtering feature of TMC4330A is provided; and how to separately set up the digital filter for input pins. | Input Filtering Groups | | | | | | |------------------------------------------|--------|-------------------------------|--|--|--| | Pin Names | Туре | Remarks | | | | | A_SCLK B_SDI N ANEG_NSCLK BNEG_NSDI NNEG | Inputs | Encoder interface input pins. | | | | | STOPL<br>HOME_REF<br>STOPR | Inputs | Reference input pins. | | | | | START | Input | START input pin. | | | | | STPIN<br>DIRIN | Inputs | Step/Dir interface inputs. | | | | Table 6: Input Filtering Groups (Assigned Pins) | Register Names | | | | | | |-----------------------------------------|---------|--|-------------------------------------------------|--|--| | Register Names Register Address Remarks | | | | | | | INPUT_FILT_CONF | 0x03 RW | | Filter configuration for all four input groups. | | | Table 7: Input Filtering (Assigned Register) ## **Input Filter Assignment** Every filtering group can be configured separately with regard to input sample rate and digital filter length. The following groups exist: - Encoder interface input pins. - Reference input pins. - Start input pin. - Step/Dir input pins. #### **NOTE:** → For the correct set-up of the INPUT\_FILT\_CONF register 0x03, please check section <u>14.4.</u>, page <u>132</u>. ## Input Sample Rate (SR) Input sample rate = $f_{CLK} 1/2^{SR}$ where: $^{\rm SR}$ (extended with a particular name extension) is in [0... 7]. i This means that the next input value is considered after 2<sup>SR</sup> clock cycles. **Sample Rate Configuration** Digital Filter Length (FILT\_L) Digital Filter Length Configuration Table | | Sample Rate Configuration | | | | | | |----------|-----------------------------------------|--|--|--|--|--| | SR Value | Sample Rate | | | | | | | 0 | f <sub>CLK</sub> | | | | | | | 1 | f <sub>CLK</sub> /2 | | | | | | | 2 | f <sub>CLK</sub> /4 | | | | | | | 3 | f <sub>CLK</sub> /8 | | | | | | | 4 | f <sub>CLN</sub> /16 | | | | | | | 5 | f <sub>CLN</sub> /32 | | | | | | | 6 | $f_{CLN}/32$ $f_{CLN}/64$ $f_{CLN}/128$ | | | | | | | 7 | f <sub>CLK</sub> /128 | | | | | | Table 8: Sample Rate Configuration - i The filter length *FILT\_L* can be set within the range [0... 7]. - i The filter length *FILT\_L* specifies the number of sampled bits that must have the same voltage level to set a new input bit voltage level. | Configuration of Digital Filter Length | | | | | | |----------------------------------------|---------------|--|--|--|--| | FILT_L value | Filter Length | | | | | | 0 | No filtering. | | | | | | 1 | 2 equal bits. | | | | | | 2 | 3 equal bits. | | | | | | 3 | 4 equal bits. | | | | | | 4 | 5 equal bits. | | | | | | 5 | 6 equal bits. | | | | | | 6 | 7 equal bits. | | | | | | 7 | 8 equal bits. | | | | | Table 9: Configuration of Digital Filter Length #### 4.1. Input Filtering Examples The following three examples depict input pin filtering of three different input filtering groups. - i After passing Schmitt trigger, voltage levels are compared to internal signals, which are processed by the motion controller. - i The sample points are depicted as green dashed lines. #### Example 1: Reference Input Pins In this example every second clock cycle is sampled. Two sampled input bits must be equal to receive a valid input voltage. Figure 14: Reference Input Pins: SR\_REF = 1, FILT\_L\_REF = 1 ## **Example 2: START Input Pin** #### This example shows the START input pattern at every fourth clock cycle: Figure 15: START Input Pin: SR\_S = 2, FILT\_L\_S = 0 Example 3: Encoder Interface Input Pins This example shows every clock cycle bit. Eight sampled input bits must be equal to receive a valid input voltage. Figure 16: Encoder Interface Input Pins: SR ENC IN = 0, FILT L ENC IN = 7 #### 5. Status Flags and Events TMC4330A provides several status flags and status events to obtain short information on the internal status or motor driver status. These flags and events can be read out from dedicated registers. In the following chapter, you are informed about the generation of interrupts based on status events. Status events can also be assigned to the first eight SPI status bits, which are sent within each SPI datagram. | Pin Names: Status Events | | | | | | |--------------------------|--------|---------------------------------------------|--|--|--| | Pin Names | Туре | Remarks | | | | | INTR | Output | Interrupt output to indicate status events. | | | | Table 10: Pins Names: Status Events | Register Names: Status Flags and Events | | | | | | |-----------------------------------------|------|----------|----------------------------------------------------------------------|--|--| | Register Name Register Address Remarks | | | | | | | GENERAL_CONF | 0X00 | RW | Bits: 15, 29, 30. | | | | STATUS_FLAGS | 0X0F | R | 32 status flags of TMC4330A and the connected TMC motor driver chip. | | | | EVENTS | 0X0E | R+C<br>W | 32 events triggered by altered TMC4330A status bits. | | | | SPI_STATUS_SELECTION | 0X0B | RW | Selection of 8 out of 32 events for SPI status bits. | | | | EVENT_CLEAR_CONF | 0X0C | RW | Exceptions for cleared event bits. | | | | INTR_CONF | 0X0D | RW | Selection of 32 events for INTR output. | | | Table 11:Register Names: Status Flags and Events #### **5.1. Status Event Description** Status events are based on status bits. If the status bits change, related events are triggered from inactive to active level. Resetting events back to inactive must be carried out manually. #### Association of Status Bits Status bits and status events are associated in different ways: - Status flags reflect the as-is-condition, whereas status events indicate that the dedicated information has changed since the last read request of the EVENTS register. Several status events are associated with one status bit. - Some status events show the status transition of one or more status bits out of a status bit group. - In case a flag consists of more than one bit, the number of associated events that can be triggered corresponds to the valid combinations. The *VEL\_STATE* flag, e.g., has two bit but three associated velocity state events (b'00/b'01/b'10). Such an event is triggered if the associated combination switches from inactive to active. #### **NOTE:** → Some events have no equivalence in the STATUS\_FLAGS register 0x0F. ## Automatic Clearance of EVENTS The *EVENTS* register 0x0E is automatically cleared after reading the register; subsequent to an SPI datagram request. Events are important for interrupt generation and SPI status monitoring. #### **NOTE:** → It is recommended to clear EVENTS register 0x0E by read request before regular operation. #### AREAS OF SPECIAL CONCERN Recognition of a status event can fail; in case it is triggered right before or during *EVENTS* register 0x0E becomes cleared. How to Avoid Lack of Information In order to prevent events from being cleared, assign *EVENT\_CLEAR\_CONF* register 0x0C according to the particular event in the EVENTS register: #### **Action:** ➤ Set related EVENT\_CLEAR\_CONF register bit position to 1. #### **Result:** The related event is not cleared when EVENTS register is read out. In order to clear these events, do the following, if necessary: #### Action: > Set related *EVENTS* register 0x0E bit position to 1. #### **Result:** The related event is cleared by writing to the *EVENTS* register. #### 5.2. SPI Status Bit Transfer Up to eight events can be selected for permanent SPI status report. Consequently, these events are always transferred at the most significant transfer bits within each TMC4330A SPI response. ### Assign an Event to a Status Bit In order to select an event for the SPI status bits, assign the SPI\_STATUS\_SELECTION register 0x0B according to the particular event in the EVENTS register: #### Action: > Set the related SPI\_STATUS\_SELECTION register bit position to 1. #### **Result:** The related event is transferred with every SPI datagram response as SPI\_STATUS. #### NOTE: → The bit positions are sorted according to the event bit positions in the EVENTS register 0x0E. In case more than eight events are selected, the first eight bits (starting from index 0 = LSB) are forwarded as SPI\_STATUS. #### **5.3. Generation of Interrupts** Similar to *EVENT\_CLEAR\_CONF* register and *SPI\_STATUS\_SELECTION* register, events can be selected for forwarding via INTR output. The selected events are ORed to one signal which means that INTR output switches active as soon as one of the selected events triggers. ## **Generate Interrupts** In order to select an event for the INTR output pin, assign the *INTR\_CONF* register 0x0D according to the particular event in the EVENTS register: #### Action: > Set the related *INTR\_CONF* register bit position to 1. #### Result: The related event is forwarded at the INTR output. If more than one event is requested, INTR becomes active as soon as one of the selected events is active. ## INTR Output Polarity Per default, the INTR output is low active. In order to change the INTR polarity to high active, do the following: #### Action: > Set intr\_pol = 1 (GENERAL\_CONF register 0x00). #### Result: INTR is high active. #### **5.4. Connection of Multiple INTR Pins** INTR pin can be configured for a shared interrupt signal line of several TMC4330A interrupt signals to the microcontroller. Connecting several Interrupt Pins In order to make use of a Wired-Or or Wired-And behavior, the below described actions must be taken: #### Action: > **Step 1:** Set *intr\_tr\_pu\_pd\_en* = 1 (*GENERAL\_CONF* register 0x00). #### **OPTION 1: WIRED-OR** #### Action: > **Step 2:** Set *intr\_as\_wired\_and* = 0 (*GENERAL\_CONF* register 0x00). #### **Result:** The INTR pin works efficiently as Wired-Or (default configuration). i In case INTR pin is inactive, the pin drive has a weak inactive polarity output. If one of the connected pins is activated, the whole line is set to active polarity. #### **OPTION 2: WIRED-AND** #### **Action:** > **Step 2:** Set *intr\_as\_wired\_and* = 1 of the *GENERAL\_CONF* register 0x00. #### Recult: In case no interrupt is active, the INTR pin has a strong inactive polarity output. During the active state, the pin drive has a weak active polarity output. Consequently, the whole signal line is activated in case all pins are forwarding the active polarity. #### 6. Ramp Configurations for different Motion Profiles Step generation is one of the main tasks of a stepper motor motion controller. The internal ramp generator of TMC4330A provides several step generation configurations with different motion profiles. They can be configured in combination with the velocity or positioning mode. | Pin Names: Ramp Generator | | | | |---------------------------|--------|--------------------------|--| | Pin Names Type Remarks | | | | | STPOUT_PWMA | Output | Step output signal. | | | DIROUT_PWMB | Output | Direction output signal. | | Table 12: Pin Names: Ramp Generator | Register Names: Ramp Generator | | | | | | |--------------------------------|---------------------|----|--------------------------------------------------------------------------------------------------------------------|--|--| | Register Name | Register<br>Address | | Remarks | | | | GENERAL_CONF | 0x00 | RW | Ramp generator affecting bits 5:0. | | | | STP_LENGTH_ADD | | | Additional step length in clock cycles; 16 bits. | | | | DIR_SETUP_TIME | 0x10 | RW | Additional time in clock cycles when no steps will occur after a direction change; 16 bits. | | | | RAMPMODE | 0x20 | RW | Requested motion profile and operation mode; 3 bits. | | | | XACTUAL | 0x21 | RW | Current internal microstep position; signed; 32 bits. | | | | VACTUAL | 0x22 | R | Current step velocity; 24 bits; signed; no decimals. | | | | AACTUAL | 0x23 | R | Current step acceleration; 24 bits; signed; no decimals. | | | | VMAX | 0x24 | RW | Maximum permitted or target velocity; signed; 32 bits= 24+8 (24 bits integer part, 8 bits decimal places). | | | | VSTART | 0x25 | RW | Velocity at ramp start; unsigned; 31 bits=23+8. | | | | VSTOP | 0x26 | RW | Velocity at ramp end; unsigned; 31 bits=23+8. | | | | VBREAK | 0x27 | RW | At this velocity value, the aceleration/deceleration will change during trapezoidal ramps; unsigned; 31 bits=23+8. | | | | AMAX | 0x28 | RW | Maximum permitted or target acceleration; unsigned; 24 bits=22+2 (22 bits integer part, 2 bits decimal places). | | | | DMAX | 0x29 | RW | Maximum permitted or target deceleration; unsigned; 24 bits=22+2. | | | | ASTART | 0x2A | RW | Acceleration at ramp start or below VBREAK; unsigned; 24 bits=22+2. | | | | DFINAL | 0x2B | RW | Deceleration at ramp end or below VBREAK; unsigned; 24 bits=22+2. | | | | BOW1 | 0x2D | RW | First bow value of a complete velocity ramp; unsigned; 24 bits=24+0 (24 bits integer part, no decimal places). | | | | BOW2 | 0x2E | RW | Second bow value of a complete velocity ramp; unsigned; 24bits=24+0. | | | | BOW3 | 0x2F | RW | Third bow value of a complete velocity ramp; unsigned; 24 bits=24+0. | | | | BOW4 | 0x30 | RW | Fourth bow value of a complete velocity ramp; unsigned; 24 bits=24+0. | | | | CLK_FREQ | 0x31 | RW | External clock frequency f <sub>CLK</sub> ; unsigned; 25 bits. | | | | XTARGET | 0x37 | RW | Target position; signed; 32 bits. | | | Table 13: Register Names: Ramp Generator #### 6.1. Step/Dir Output Configuration #### This section focuses on the description of the Step/Dir output configuration. #### 6.1.1. **Step/Dir Output Configuration** Steps Step/Dir output signals can be configured for the driver circuit. #### If step signals must be longer than one clock cycle, do as follows: #### **Action:** Set proper STP\_LENGTH\_ADD register 0x10 (bit 15:0). #### Result: The resulting step length is equal to STP LENGTH ADD+1 clock cycles. This is how the step length is assigned within a range of up to 1-up-to-2<sup>16</sup> clock cycles. > Set proper *DIR\_SETUP\_TIME* register 0x10 (bit 31:16). #### Result: The delay period between DIROUT and STPOUT voltage level transitions last DIR\_SETUP\_TIME clock cycles. No steps are sent via STPOUT for DIR\_SETUP\_TIME clock cycles after a level change at DIROUT. #### **PRINCIPLE:** DIROUT does not change the level: - During active step pulse signal - For (STP\_LENGTH\_ADD+1) clock cycles after the step signal returns to inactive level #### 6.1.2. STPOUT: Changing **Polarity** #### STPOUT characteristics can be set differently, as follows: Per default, the step output is high active because a rising edge at STPOUT indicates #### In order to change the polarity, do as follows: #### **Action:** Set step\_inactive\_pol = 1 (bit3 of GENERAL\_CONF register 0x00). #### Result: Each falling edge indicates a step. #### **How to prompt Level Change** with every Step #### In order to prompt a step at every level change, do as follows: #### Action: Set toggle step =1 (bit4 of GENERAL CONF register 0x00). Every level change indicates a step. #### **DIROUT:** Changing the **Polarity** Per default, voltage level 1 at DIROUT indicates a negative step direction. DIROUT characteristics can be set differently, as shown below. #### In order to change polarity, do as follows: #### Action: > Set pol dir out =0 (bit5 of GENERAL CONF register 0x00). #### **Result:** A high voltage level at DIROUT indicates a positive step direction. #### 6.2. Configuration Details for Operation Modes and Motion Profiles This section provides information on the two available operation modes (velocity mode and positioning mode), and on the four possible motion profiles (no ramp, trapezoidal ramp including SixPoint™ ramp, and S-shaped ramp). Different combinations are possible. Each one of them has specific advantages. The choice of configuration depends on the user's design specification to best suit his design needs. Description of Internal Ramp Generator With proper configuration, the internal ramp generator of the TMC4330A is able to generate various ramps with the related step outputs for STPOUT. In order to configure the internal ramp generator successfully – i.e. to make it fit as best as possible with your specific use case – information about the scope of each possible combination is provided in the table below and on the following pages. | | Ramp Generator Configuration Options | | | | | | | | |---------------------|--------------------------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Operation<br>Mode | <b>Motion Profile</b> | RAMPMODE(2:0) | Description | | | | | | | | No ramp | b'000 | Follows VMAX request only. | | | | | | | | Trapezoidal ramp | b'001 | Follows <i>VMAX</i> request and considers acceleration and deceleration values. | | | | | | | Velocity<br>Mode | SixPoint ramp | b′001 | Follows VMAX request and considers acceleration / deceleration values and start and stop velocity values. | | | | | | | | S-shaped ramp | b′010 | Follows VMAX request and considers maximum acceleration / deceleration values and adapts these values with 4 different bow values. | | | | | | | | No Ramp | b′100 | Follows XTARGET and VMAX requests only. | | | | | | | | Trapezoidal ramp | b′101 | Follows XTARGET request and a maximum velocity VMAX request and considers acceleration and deceleration values. | | | | | | | Positioning<br>Mode | SixPoint ramp | b′101 | Follows XTARGET request and a maximum velocity VMAX request and considers acceleration / deceleration values and start and stop velocity values. | | | | | | | | S-shaped ramp | b′110 | Follows XTARGET request and a maximum velocity VMAX request and considers maximum acceleration / deceleration values and adapts these values with 4 different bow values. | | | | | | Table 14: Overview of General and Basic Ramp Configuration Options #### **6.2.1. Starting Point: Choose Operation Mode** Two operation modes are available: velocity mode and positioning mode. #### BEFORE YOU BEGIN #### **Before setting any parameters:** - First select: - Operation mode and - Motion profile It is not advisable to change operation mode nor motion profile during motion. ## Operation Mode: Velocity Mode The *RAMPMODE* register provides a choice of two operation modes. Either velocity mode or positioning mode can be chosen. #### In order to use the velocity mode, do as follows: #### **Action:** $\triangleright$ Set *RAMPMODE*(2) =0 (*RAMPMODE* register 0x20). #### Result: Velocity mode is selected. The target velocity VMAX is reached with the selected motion profile. #### Operation Mode: Positioning Mode #### In order to make use of the positioning mode, do as follows: #### Action: ➤ Set *RAMPMODE*(2)=1 (*RAMPMODE* register 0x20). #### **Result:** Positioning mode is selected. *VMAX* is the maximum velocity value of this motion profile that is based on the condition that the ramp stops at target position *XTARGET*. #### **NOTE:** → The sign of VMAX is not relevant during positioning. The direction of the steps depends on XACTUAL, XTARGET, and the current ramp motion profile status. #### **NOTE:** → Do NOT exceed VMAX $\leq f_{CLK}$ ¼ pulses for positioning mode. #### 6.2.2. Stop during Motion #### In order to stop the motion during positioning, do as follows: #### **Action:** $\rightarrow$ Set VMAX = 0 (register 0x24). #### Result The velocity ramp directs to VACTUAL = 0, using the actual ramp parameters. i Motion is proceeded with $VMAX \neq 0$ . 6.2.3. Motion Profile Configuration Three basic motion profiles are provided. Each one of them has a different velocity value development during the drive. See table below. #### For configuration of the motion profiles, do as follows: #### **Action:** ➤ Use the bits 1 and 0 of the *RAMPMODE* register 0x20. #### Results As specified in the table below. You can choose different configuration options from the list below: - No Ramp motion profile - Trapezoidal Ramp motion profile (including SixPoint Ramp) - S-shaped Ramp motion profiles | TMC4330A Motion Profile | | | | | | |-------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | RAMPMODE (1:0) | Function | | | | | | b′00 | No Ramp | Follow VMAX only (rectangular velocity shape). | | | | | Tr | Trapezoidal<br>Ramp | Consideration of acceleration and deceleration values without adaptation of these acceleration values. | | | | | b′01 | SixPoint<br>Ramp | Consideration of acceleration and deceleration values without adaptation of these acceleration values. Usage of start and stop velocity values. (see section 6.5., Page 42) | | | | | b′10 | S-shaped<br>Ramp | Use all ramp values (including bow values). | | | | Table 15: Description of TMC4330A Motion Profiles ## **6.2.4. No Ramp Motion Profile** Figure 17: No Ramp Motion Profile ### In order to make use of the no ramp motion profile, which is rectangular, do as follows: #### **Action:** - ➤ Set *RAMPMODE*(1:0) =b'00 (register 0x20). - ➤ Set proper *VMAX* register 0x24. #### **Result:** The internal velocity VACTUAL is immediately set to VMAX. Positioning Mode combined with No Ramp Motion Profile Combining positioning mode with the no ramp motion profile determines that the ramp holds *VMAX* until *XTARGET* is reached. The motion direction depends on *XTARGET*. #### In order to make use of the no ramp motion profile in combination with the positioning mode, do as follows: #### **Action:** - ➤ Set *RAMPMODE*(2:0) =b'100. - ➤ Set proper *VMAX* register 0x24. - ➤ Set proper *XTARGET* register 0x37. #### Result VACTUAL is set instantly to 0 in case the target position is reached. #### **NOTE:** → Do NOT exceed VMAX $\leq f_{CLK}/4$ pulses for positioning mode. #### 6.2.5. Trapezoidal 4-Point Ramp without Break Point ### In order to make use of a trapezoidal 4-point ramp motion profile without break velocity, do as follows: #### **Action:** - ➤ Set *RAMPMODE*(1:0) =b'01 (register 0x20). - ➤ Set *VBREAK* =0 (register 0x27). - ➤ Set proper *AMAX* register 0x28 and *DMAX* register 0x29. - Set proper VMAX register 0x24. #### Result The internal velocity *VACTUAL* is changed successively to *VMAX* with a linear ramp. Only *AMAX* and *DMAX* define the acceleration/deceleration slopes. #### NOTE: - → AMAX determines the rising slope from absolute low to absolute high velocities, whereas DMAX determines the falling slope from absolute high to absolute low velocities. - → Acceleration slope and deceleration slopes have only one acceleration and deceleration value each. V(t) VMAX VBREAK VBREAK Figure 18: Trapezoidal Ramp without Break Point Figure 19: Trapezoidal Ramp with Break Point #### 6.2.6. Trapezoidal Ramp with Break Point ## In order to make use of a trapezoidal ramp motion profile with break velocity, do as follows: #### Action: - > Set *RAMPMODE*(1:0)=b'01 (register 0x20). - > Set proper *VBREAK* register 0x27. - ➤ Set proper *AMAX* register 0x28 and *DMAX* register 0x29. - > Set proper ASTART register 0x2A and DFINAL register 0x2B. - > Set proper VMAX register 0x24. #### **Result:** The internal velocity *VACTUAL* is changed successively to *VMAX* with a linear ramp. In addition to *AMAX* and *DMAX*, *ASTART* and *DFINAL* define the acceleration or deceleration slopes (see Figure above). #### **NOTES:** - → AMAX and ASTART determines the rising slope from absolute low to absolute high velocities. - → DMAX and DFINAL determines the falling slope from absolute high to absolute low velocities. - → The acceleration/deceleration factor alters at VBREAK. ASTART and DFINAL are valid below VBREAK, whereas AMAX and DMAX are valid beyond VBREAK. 6.2.7. Position Mode combined with Trapezoidal Ramps #### Motion direction depends on XTARGET. In order to use a 4-point or SixPoint ramps during positioning mode, do as follows: #### **Action:** - > Set *RAMPMODE*(2:0) =b'101 (register 0x20). - > Set Trapezoidal ramp type accordingly, as explained above. - ➤ Set proper *XTARGET* register 0x37. #### **Result:** The ramp finishes exactly at the target position XTARGET by keeping |VACTUAL| = VMAX as long as possible. # AACTUAL Assignments for Trapezoidal Ramps #### AACTUAL assignments apply both for 4-point and SixPoint ramps. The acceleration/deceleration factor *AACTUAL* register depends on the current ramp phase and the velocity that needs to be reached. The related sign assignment for different ramp phases is given in the following table: | AACTUAL ASSIGNMENTS for Trapezoidal Ramps | | | | | | | | |------------------------------------------------------------------------------------------|---------|-------|---|-------|---------|--|--| | Ramp phase: A <sub>1L</sub> A <sub>1</sub> A <sub>2</sub> A <sub>3</sub> A <sub>3L</sub> | | | | | | | | | v>0: AACTUAL= | ASTART | AMAX | 0 | -DMAX | -DFINAL | | | | <i>∨&lt;0:</i> AACTUAL <i>=</i> | -ASTART | -AMAX | 0 | DMAX | DFINAL | | | Table 16: Trapezoidal Ramps: AACTUAL Assignments during Motion ## 6.2.8. Configuration of S-Shaped Ramps #### In order to make use of S-shaped ramps, do as follows: #### **Action:** - ➤ Set *RAMPMODE*(1:0)=b'10 (register 0x20). - ➤ Set proper *BOW1* ... *BOW4* registers 0x2C...0x30. - > Set proper AMAX register 0x28 and DMAX register 0x29. - $\rightarrow$ Set ASTART = 0 (register 0x2A). - $\rightarrow$ Set *DFINAL* = 0 (register 0x2B). - > Set proper VMAX register 0x24. #### **Result:** The internal velocity *VACTUAL* is changed successively to *VMAX* with S-shaped ramps. The acceleration/deceleration values are altered on the basis of the bow values. Figure 20: S-shaped Ramp without initial and final Acceleration/Deceleration Values Definition of Rising Slope for S-shaped Ramps #### Rising slope (absolute lower velocities to absolute higher velocities): - BOW1 determines the value which increases the absolute acceleration value. - BOW2 determines the value which decreases the absolute acceleration value. - AMAX determines the maximum acceleration value. Definition of Falling Slope for S-shaped Ramps #### Falling slope (absolute higher velocities to absolute lower velocities): - BOW3 determines the value which increases the absolute deceleration value. - BOW4 determines the value which decreases the absolute deceleration value. - DMAX determines the maximum absolute deceleration value. - → Description is continued on next page. Changing ramp parameters and/or operation mode during motion is not advised. However, if this is necessary, the following applies: ### NOTICE #### Avoid unintended system behavior during positioning mode! Ramp parameter value changes during ramp progress can lead to: - A temporary overshooting of XTARGET or mechanical stop positions. - A temporary overshooting of VACTUAL beyond VMAX because the bows B1, B2, B3, and B4 are maintained during the ramp progress. #### This will ensure smooth operation during positioning mode. <sup>1</sup> Exceptions are XTARGET and VMAX. These Parameters can be changed during motion. #### 6.2.9. **Changing Ramp Parameters** during S-shaped **Motion or Switching to Positiong Mode** However, if it is necessary to change ramp parameters for S-shaped ramps during motion or to swtich from velocity to positioning mode, do as follows: #### Action: - > Set or set again proper BOW3 registers 0x2F, regardless of wether the value changes or not. - Set this parameter after all other parameters have been set. #### Result: Internal ramp calculations are reset through which the velocity ramp operates at safe mode. During this mode, the target velocity is set to 0. In case the internal ramp calculations are up-to-date, the ramp, which is configured by the actual ramp parameters, is continued. #### 6.2.10. **Configuration of** S-shaped Ramp with ASTART and **DFINAL** In order to configure S-shaped ramps with starting and finishing values for acceleration or deceleration, do as follows: #### Action: - $\rightarrow$ Set *RAMPMODE*(1:0)=b'10 (register 0x20). - Set S-Shaped ramp as explained above (BOW1 ... BOW4, AMAX, DMAX). - Set proper ASTART register 0x2A. - > Set proper *DFINAL* register 0x2B. - > Set proper VMAX register 0x24. The internal velocity VACTUAL is changed successively to VMAX with S-Shaped ramps. Figure 21: S-shaped Ramp with initial and final Acceleration/Deceleration Values → Description is continued on next page. © 2019 TRINAMIC Motion Control GmbH & Co. KG, Hamburg, Germany — Terms of delivery and rights ## **Definitions for S-shaped Ramps** - The acceleration/deceleration values are altered, based on the bow values. - The start phase and the end phase of an S-shaped ramp is accelerated/decelerated by ASTART and DFINAL. - The ramp starts with ASTART and stops with DFINAL. - DFINAL becomes valid when AACTUAL reaches the chosen DFINAL value. - i The parameter *DFINAL* is not considered during positioning mode. # AACTUAL Assignments for S-shaped Ramps AACTUAL assignments and current bow value selection for S-shaped ramps. The acceleration/deceleration factor depends on the current ramp phase and alters every 64 clock cycles during the bow phases B1, B2, B3, and B4. Details are provided in the table below: | S-shaped Ramps: Assignments for AACTUAL and Internal Bow Value | | | | | | | | |----------------------------------------------------------------|----------------|-----------------|-----------------|-----------------|----------------|-----------------|----------------| | Ramp phase: | B <sub>1</sub> | B <sub>12</sub> | B <sub>2</sub> | B <sub>23</sub> | B <sub>3</sub> | B <sub>34</sub> | B <sub>4</sub> | | v>0: AACTUAL= | ASTART→AMAX | AMAX | <i>AMAX</i> →0 | 0 | 0→-DMAX | -DMAX | -DMAX→-DFINAL | | BOW <sub>ACTUAL</sub> = | BOW1 | 0 | -BOW2 | 0 | -BOW3 | 0 | BOW4 | | v<0: AACTUAL= | -ASTART→-AMAX | -AMAX | <i>-AMAX</i> →0 | 0 | 0→ <i>DMAX</i> | DMAX | DMAX→ DFINAL | | BOW <sub>ACTUAL</sub> = | -BOW1 | 0 | BOW2 | 0 | BOW3 | 0 | -BOW4 | Table 17: Parameter Assignments for S-shaped Ramps # 6.2.11. S-shaped Mode and Positioning: Fast Motion #### RAMPMODE(2:0) = b'110 - The ramp finishes exactly on target position; keeping | VACTUAL| = VMAX as long as possible until the ramp falls to reach XTARGET exactly. - It is possible that the phases B12, B23, and B34 are left out due to given values. Therefore, the highest speed performance is possible due to a maximum speed positioning ramp. - The fastest possible slopes are always performed if the phases B12 and/or B34 are not reached during a rising and/or falling S-shaped slope. - The ramp maintains the maximum velocity *VMAX* as long as possible in positioning mode until the falling slope finishes the ramp to reach *XTARGET* exactly. The result is the fastest possible positioning ramp in matters of time. #### 6.3. Start Velocity VSTART and Stop Velocity VSTOP S-shaped and trapezoidal velocity ramps can be configured with unsigned start and stop velocity values: V*START*, or *VSTOP*. Per default, *VSTART* and *VSTOP* are set to 0. The sign is selected automatically, depending on the current ramp status and the target velocity, or target position. This section explains how to set up the respective values correctly. Starting Ramps with initial Velocity S-shaped and trapezoidal velocity ramps can be started with an initial velocity value, if you set the *VSTART* value higher than zero (see Figure below). In order to use trapezoidal ramps with an initial start velocity, do as follows: #### **Action:** - > Set *RAMPMODE*(1:0)=b'01 (register 0x20). - > Set Trapezoidal ramp type accordingly, as explained before. - > Set proper *VSTART* > 0 (register 0x25). - $\triangleright$ Set *VSTOP* = 0 (register 0x26). #### **Result:** The trapezoidal ramp starts with initial velocity. #### **NOTE:** → The initial acceleration value is AMAX if VBREAK < VSTART, otherwise the starting acceleration value is ASTART. Figure 22: Trapezoidal Ramp with initial Velocity #### If trapezoidal ramp with initial velocity *VSTART* is selected: #### Avoid unintended system behavior during positioning mode! Use VSTART without setting VSTOP > VSTART only in positioning mode if there is enough distance between the current position XACTUAL and the target position XTARGET. #### This will ensure smooth operation during positioning mode. • → Turn page for information on how to configure S-shaped ramps with initial start velocity. # S-shaped Ramps with initial Start Velocity #### In order to use S-shaped ramps with initial start velocity, do as follows: #### **Action:** - ➤ Set *RAMPMODE*(1:0)=b'10 (register 0x20). - > Set S-shaped ramp type accordingly, as explained before. - ➤ Set proper *VSTART* > 0 (register 0x25). - $\triangleright$ Set *VSTOP* = 0 (register 0x26). #### Result: The S-shaped ramp starts with initial velocity. #### **PRINCIPLE:** → The initial acceleration value is equal to AMAX. The parameter ASTART is not considered. Consequently, ramp phase B1 is not performed. Figure 23: S-shaped Ramp with initial Start Velocity #### If S-shaped ramp with initial velocity *VSTART* is selected: #### **NOTICE** #### Avoid unintended system behavior during positioning mode! - Keep in mind that the S-shaped character of the curve is maintained. Because *AMAX* is the start acceleration value, the ramp will always execute phase B2 which could result in positioning overshoots. - Use *VSTART* only in positioning mode if there is enough distance between the current position *XACTUAL* and the target position *XTARGET*. #### This will ensure smooth operation during positioning mode. • → Turn page for information on how to configure finishing ramps with stop velocity. # Finishing Ramps with Stop Velocity S-shaped and trapezoidal velocity ramps can be finished with a stop velocity value if you set *VSTOP* value higher than zero (see figure below). #### In order to configure trapezoidal ramps with stop velocity, do as follows: #### **Action:** - ➤ Set *RAMPMODE*(1:0)=b'01 (register 0x20). - > Set Trapezoidal ramp type accordingly, as explained before. - $\rightarrow$ Set *VSTART* = 0 (register 0x25). - > Set proper *VSTOP* > 0 (register 0x26). #### **Result:** The trapezoidal ramp stops with defined velocity. Figure 20: Trapezoidal Ramp with Stop Velocity #### If trapezoidal ramps are selected (VBREAK > 0): #### Avoid unintended system behavior during positioning mode! - Set VBREAK > VSTOP. - Set VSTART < VSTOP.</li> This will ensure smooth operation during positioning mode. • Turn page for configuration information on S-shaped ramps with stop velocity. #### S-shaped Ramps with Stop Velocity #### In order to use S-shaped ramps with stop velocity, do as follows: #### **Action:** - ➤ Set *RAMPMODE*(1:0)=b'10 (register 0x20). - > Set S-shaped ramp type accordingly, as explained before. - $\triangleright$ Set *VSTART* = 0 (register 0x25). - ➤ Set proper *VSTOP* > 0 (register 0x26). #### **Result:** The S-shaped ramp finishes with stop velocity. #### **NOTE:** → The final deceleration value is equal to DMAX. The parameter DFINAL is not considered. Consequently, ramp phase B4 is not performed. Figure 24: S-shaped Ramp with Stop Velocity #### Interaction of VSTART, VSTOP, VACTUAL and VMAX: - VSTOP can be used in positioning mode, if the target position is reached. In velocity mode, VSTOP is also used if VACTUAL ≠ 0 and the target velocity VMAX is assigned to 0. - VSTART and VSTOP are not only used to start or end a velocity ramp. If the velocity direction alters due to register assignments while a velocity ramp is in progress, the velocity values develop according to the current velocity ramp type, using VSTART or VSTOP. - The unsigned values *VSTART* and *VSTOP* are valid for both velocity directions. - Every register value change is assigned immediately. • → Turn page for information on how to configure S-shaped ramps with start and stop velocity. 6.3.1. S-shaped Ramps with Start and Stop Velocity S-shaped ramps can be configured with a combination of *VSTART* and *VSTOP*. It is possible to include both processes in one S-Shaped ramp to decrease the time between start and stop of the ramp. In order to use S-Shaped ramps with a combination of start and stop velocity, do as follows: #### **Action:** - ➤ Set *RAMPMODE*(1:0)=b'10. - Set S-shaped ramp type accordingly, as explained before, but with BOW2 ≠ BOW4. - > Set proper *VSTART* > 0 (register 0x25). - > Set proper *VSTOP* > 0 (register 0x26). #### Result: The S-shaped ramp starts with initial velocity and stops with defined velocity. Figure 25: S-shaped Ramp with Start and Stop Velocity #### If S-shaped ramp with initial velocity VSTART and stop velocity VSTOP is selected: #### NOTICE #### Avoid unintended system behavior during positioning mode! - Keep in mind that the S-shaped character of the curve is maintained. Because AMAX is the start acceleration value, the ramp will always execute phase B2, which could result in positioning overshoots. - Use *VSTART* in positioning mode, if there is enough distance between the current position *XACTUAL* and the target position *XTARGET*. #### This will ensure smooth operation during positioning mode. 6.3.2. Combined Use of VSTART and ASTART for S-shaped Ramps For some S-shaped ramp applications it can be useful to start with a defined velocity value (VSTART > 0); but not with the maximum acceleration value AMAX. #### In order to start with a defined velocity value, do as follows: #### **Action:** - ➤ Set *RAMPMODE*(1:0) =b'10 (register 0x20). - > Set S-shaped ramp type accordingly, as explained before. - ➤ Set proper *VSTART* > 0 (register 0x25). - > Set proper *VSTOP* > 0 (register 0x26). - > Set use\_astart\_and\_vstart = 1 (bit0 of the GENERAL\_CONF register 0x00). #### Result: The following special ramp types can be generated in this way, as shown below. i Section B1 is passed through although VSTART is used. ### Using VSTART and starting acceleration of 0 for S-shaped ramps Using VSTART and starting acceleration, which is smaller than AMAX for S-shaped ramps Figure 26: S-shaped Ramps with combined VSTART and ASTART Parameters #### If S-shaped ramp with VSTART, ASTART, and VSTOP is selected: #### **NOTICE** #### Avoid unintended system behavior during positioning mode! - Keep in mind that the S-shaped character of the curve is maintained. Because *ASTART* is the start acceleration value, the ramp will always execute phase B2, which could result in positioning overshoots. - Use VSTART and ASTART > 0 without setting VSTOP > VSTART only in positioning mode, if there is enough distance between the current position XACTUAL and the target position XTARGET. This will ensure smooth operation during positioning mode. #### 6.4. SixPoint Ramps SixPoint ramps are trapezoidal ramps with initial and stop velocity values that also make use of two acceleration and two deceleration values. #### Configuration of SixPoint Ramps SixPoint ramps are trapezoidal velocity ramps that can be configured with a combination of *VSTART* and *VSTOP*. In order to use trapezoidal ramps with a combination of start and stop velocity, do as follows: #### **Action:** - $\rightarrow$ Set *RAMPMODE*(1:0)=b'01 (register 0x20). - $\triangleright$ Set a Trapezoidal ramp type appropriately as explained in section <u>6.2.6</u>, page <u>31</u>. - > Set proper *VSTART* > 0 (register 0x25). - > Set proper *VSTOP* > 0 (register 0x26). - ➤ Set proper *VBREAK* > 0 (register 0x27). #### Result: The SixPoint ramp starts with an initial velocity and stops with a defined velocity. ## Diagram of SixPoint Ramp Figure 27: SixPoint Ramp: Trapezoidal Ramp with Start and Stop Velocity #### If a SixPoint ramp is used: #### Avoid unintended system behavior during positioning mode! - Set VBREAK > VSTOP. - Set VSTART < VSTOP.</li> This will ensure smooth operation during positioning mode. #### 6.5. U-Turn Behavior ### The process that is triggered when motion direction changes during motion, is described below, and applies to all ramp types. #### **U-Turn Behavior** In case the motion direction is changed during motion in velocity mode (by direct assignment of *VMAX*) or in positioning mode (due to *XTARGET* reassignment), the following process is triggered: - 1. Motion is directed to VACTUAL = 0. - i If VSTOP is used $(\neq 0)$ , motion terminates at VSTOP. - 2. A standstill phase of *TZEROWAIT* clock cycles (register 0x7B) occurs. - i It is recommended to assign *TZEROWAIT* > 0, if *VSTOP* and/or a trapezoidal ramp type are used, because motor oscillations can occur that must peter out. - 3. Motion continues to the actual *XTARGET* (positioning mode), or to the newly assigned *VMAX* (velocity mode). - i If VSTART is used ( $\neq$ 0), motion begins with VSTART if TZEROWAIT > 0. #### Example: U-Turn for SixPoint Ramps After reaching *VSTOP*, *TZEROWAIT* clock cycles are waited until motion continues to peter out motor oscillations. Figure 28: Example for U-Turn Behavior of SixPoint Ramp •→ Turn page for information on U-Turn for S-shaped ramps. Example: U-Turn for S-shaped Ramps When VACTUAL = 0 is reached, motion immediately continues. In most S-shaped ramp applications that do not use VSTOP, a standstill phase is not required. If ASTART > 0 and/or DFINAL > 0, these parameters are also used during U-Turn. Figure 29: Example for U-Turn Behavior of S-shaped Ramp 6.5.1. Continuous Velocity Motion Profile for S-shaped Ramps There is one exception to the above explained U-Turn process: In case **BOW2** equals **BOW4**, the S-shaped ramp is not stopped at VACTUAL = 0. While passing VACTUAL = 0, motion acceleration does not equal 0. Thus, the fastest possible U-Turn behavior for this ramp is created. In the figure below, this velocity ramp behavior is depicted as bold black line, whereas the velocity ramp behavior of the process explained above is depicted gray line: Figure 30: Direct transition via VACTUAL=0 for S-shaped Ramps #### 6.6. Internal Ramp Generator Units #### This section provides information about the arithmetical units of the ramp parameters. 6.6.1 **Clock Frequency** All parameter units are real arithmetical units. Therefore, it is necessary to set the *CLK\_FREQ* register 0x31 to proper [Hz] value, which is defined by the external clock frequency $f_{CLK}$ . Any value between $f_{CLK} = 4.2$ MHz and 32 MHz can be selected. Default configuration is 16 MHz. 6.6.2. Velocity Value Units Velocity values are always defined as pulses per second [pps]. *VACTUAL* is given as a 32-bit signed value with no decimal places. The unsigned velocity values *VSTART*, *VSTOP*, and *VBREAK* consist of 23 digits and 8 decimal places. *VMAX* is a signed value with 24 digits and 8 decimal places. The maximum velocity VMAX is restricted as follows: Velocity mode: $|VMAX| \le 1/2$ pulse $\cdot$ $f_{CLK}$ Positioning mode: $|VMAX| \le 1/4$ pulse $\cdot$ $f_{CLK}$ #### **NOTE:** → In case VACTUAL exceeds this limit INCORRECT step pulses at STPOUT output occur and/or positioning is not executed properly. Furthermore, VMAX have to be the highest nominal value of all velocity values: | VMAX| > max(VSTART; VSTOP; VBREAK) # 6.6.3. Acceleration Value Units The unsigned values *AMAX*, *DMAX*, *ASTART*, *DFINAL*, and *DSTOP* consist of 22 digits and 2 decimal places. AACTUAL shows a 32-bit nondecimal signed value. Acceleration and deceleration units are defined per default as pulses per second<sup>2</sup> [pps<sup>2</sup>]. ### If higher acceleration/deceleration values are required for short and steep ramps, do as follows: #### Action: Set direct\_acc\_val\_en = 1 (GENERAL\_CONF register 0x00). Result: The parameters are defined as velocity value change per clock cycle with 24-bit unsigned decimal places (MSB = $2^{-14}$ ). The values are calculated as follows: ``` AMAX[pps^{2}] = AMAX / 2^{37} \cdot f_{CLK}^{2} DMAX[pps^{2}] = DMAX / 2^{37} \cdot f_{CLK}^{2} ASTART[pps^{2}] = ASTART / 2^{37} \cdot f_{CLK}^{2} DFINAL[pps^{2}] = DFINAL / 2^{37} \cdot f_{CLK}^{2} DSTOP[pps^{2}] = DSTOP / 2^{37} \cdot f_{CLK}^{2} ``` The maximum acceleration or deceleration values are as follows: max(AMAX;DMAX;ASTART;DFINAL;DSTOP) [pps<sup>2</sup>] $\leq VMAX \cdot f_{CLK} / 1024$ In case direct\_acc\_val\_en = 1, the maximum value is also limited to: $\max(AMAX;DMAX;ASTART;DFINAL;DSTOP) \le 2^{20}$ → Continued on next page. #### 6.6.4. Bow Value Units #### Bow values BOW1...BOW4: Bow values are unsigned 24-bit values without decimal places. They are defined per default as pulses per second<sup>3</sup> [pps<sup>3</sup>]. In case higher bow values are required for short and steep ramps, do as follows: #### **Action:** > Set direct\_bow\_val\_en =1 (GENERAL\_CONF register 0x00) Result: The parameters are defined as acceleration value change per clock cycle with 24-bit unsigned decimal places with the MSB defined as $2^{-29}$ . The particular bow values BOW1, BOW2, BOW3, BOW4 are calculated as follows: $$BOWx[pps^3] = BOWx/2^{53} \cdot f_{CLK}^3$$ #### The maximum bow are as follows: max(BOW1...4) [pps<sup>2</sup>] $\leq max(AMAX;DMAX)$ [pps<sup>2</sup>] · f<sub>CLK</sub> / 1024 In case direct\_bow\_val\_en = 1, the maximum value is also limited to: $\max(BOW1...4) \le 2^{20}$ #### 6.6.5. Overview of Minimum and Maximum Values: | Minimum and Maximum Values (Frequency Mode and in general) | | | | | | |------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|------------------------------------------------------|---------------------------------|--| | Value Classes | Velocity | Acceleration | Bow | Clock | | | Affected Registers | VMAX, VSTART, VSTOP,<br>VBREAK | AMAX, DMAX,<br>ASTART, DFINAL | BOW1, BOW2,<br>BOW3, BOW4 | CLK_FREQ<br>(f <sub>CLK</sub> ) | | | Minimum Nominal<br>Value | 3.906 mpps | 0.25 mpps <sup>2</sup> | 1 mpps <sup>3</sup> | 4.194 MHz | | | Maximum Nominal<br>Value | 8.388 Mpps | 4.194 Mpps <sup>2</sup> | 16.777 Mpps <sup>3</sup> | 32 MHz | | | Maximum Related<br>Value | Velocity mode: 1/2 pulse · f <sub>CLK</sub> Positioning mode: 1/4 pulse · f <sub>CLK</sub> VMAX > max( VSTART; VSTOP, VBREAK) | <i>VMAX</i> · f <sub>CLK</sub> / 1024 | max( <i>AMAX;DMAX</i> )<br>· f <sub>CLK</sub> / 1024 | | | Table 18: Minimum and Maximum Values if Real World Units are selected | Minimum and Maximum Values for Steep Slopes (Direct Mode, example with f <sub>CLK</sub> =16MHz) | | | | |-------------------------------------------------------------------------------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------|--| | Value Classes | Acceleration (direct_acc_val_en = 1) | Bow (direct_bow_val_en =1) | | | Affected Registers | AMAX, DMAX, ASTART, DFINAL, DSTOP | BOW1, BOW2, BOW3, BOW4 | | | Calculation | $a[pps^2] = (\Delta v/clk\_cycle) / 2^{37} \cdot f_{CLK}^2$ | bow[pps <sup>3</sup> ] = ( $\Delta a/clk\_cycle$ ) / $2^{53} \cdot f_{CLK}^{3}$ | | | Minimum Nominal<br>Value | ~1.86 kpps² | ~454.75 kpps³ | | | Maximum Nominal<br>Value | ~1.95 Gpps² | ~476.837 Gpps <sup>3</sup> | | | Maximum Related<br>Value | <i>VMAX</i> · 15625 Hz | max( <i>AMAX;DMAX</i> ) · 15625 Hz | | Table 19: Minimum and Maximum Values for Steep Slopes for $f_{CLK}$ =16MHz #### 7. External Step Control and Electronic Gearing Steps can also be generated by external steps that are manipulated internally by an electronic gearing process. In the following chapter, steps generation by external control and electronic gearing is presented. | Pins for External Step Control | | | | |--------------------------------|-------|-------------------------|--| | Pin Names Type Remarks | | | | | STPIN | Input | Step input signal. | | | DIRIN | Input | Direction input signal. | | Table 20: Pins used for External Step Control | Registers used for external Step Control | | | | |------------------------------------------|------------------|----|-------------------------------------------------------------------------------------------| | Register Name | Register Address | | Remarks | | GENERAL_CONF | 0x00 RW | | Bits 9:6, 26. | | GEAR_RATIO | 0x12 | RW | Electronic gearing factor; signed;<br>32 bits=8+24 (8-bit digits, 24-bit decimal places). | Table 21: Registers used for External Step Control # Enabling External Step Control In order to synchronize with other motion controllers, TMC4330A offers a step direction input interface at the STPIN and DIRIN input pins. i Three options are available. In case one of these options is selected, the internal step generator is disabled. #### **OPTION 1: HIGH ACTIVE EXTERNAL STEPS** #### Action: Set sdin\_mode = b'01 (GENERAL\_CONF register 0x00). #### Result: As soon as the STPIN input signal switches to high state the control unit recognizes an external step. #### **OPTION 2: LOW ACTIVE EXTERNAL STEPS** #### Action: Set sdin\_mode = b'10 (GENERAL\_CONF register 0x00). #### Result: As soon as the STPIN input signal switches to low state the control unit recognizes an external step. #### **OPTION 3: TOGGLING EXTERNAL STEPS** #### **Action:** Set sdin\_mode = b'11 (GENERAL\_CONF register 0x00). #### Result As soon as the STPIN input signal switches to low or high state the control unit recognizes an external step. • → Continued on next page. # Selecting the Input Direction Polarity DIRIN polarity can be assigned. Per default, the negative direction is indicated by DIRIN = 0. #### In order to change this polarity: #### **Action:** Set pol\_dir\_in = 1 (GENERAL\_CONF register 0x00). #### Result A negative input direction is assigned by DIRIN = 1. # 7.1. Description of Electronic Gearing If an external step is not congruent with an internal step, the *GEAR\_RATIO* register 0x12 must be set accordingly. This signed parameter consists of eight bit digits and 24 bits decimal places. With every external step the assigned *GEAR\_RATIO* value is added to an internal accumulation register. As soon as an overflow occurs, an internal step is generated and the remainder will be kept for the next external step. Any absolute gearing value between 2<sup>-24</sup> and 127 is possible. #### **NOTE:** - → Gearing ratios beyond 1 generate a burst of steps at the STPOUT pin. - → A negative gearing factor GEAR\_RATIO < 0 inverts the interpretation of the input direction which is determined by DIRIN and pol\_dir\_in. # 7.2. Adapting VACTUAL during direct external step control During external step control the internal ramp velocity *VACTUAL* is set to 0. Anyhow, to maintain a smooth transfer when switching off direct external step control, internal *VACTUAL* can be adapted during external step control. If the step velocity at STPIN is known, TMC4330A provides an opportunity to set the internal velocity manually. ### In order to assign an internal velocity VACTUAL during direct external control, do as follows: #### **Action:** - Set sdin\_mode ≠ b'00 according to the required external control option. - Set sd\_indirect\_control = 0 (GENERAL\_CONF register 0x00). - Set automatic\_direct\_sdin\_switch\_off = 1 (GENERAL\_CONF register 0x00). - $\triangleright$ Continually adapt *VSTART* register 0x25 according to the actual velocity of the TMC4330A that must be calculated in the $\mu$ C, also dependent on *GEAR\_RATIO*. #### Result: During external step control, the internal ramp velocity is set to the value of *VSTART*, and the direction is set automatically on the basis of the external steps that have occurred before. # 7.3. Indirect External Control It is possible to use the internal ramp generator in combination with the external S/D interface. In this case, the external step impulses transferred via STPIN and DIRIN cannot influence the internal *XACTUAL* counter directly. Instead, the *XTARGET* register is altered by 1 or -1 with every *GEAR RATIO* accumulation register overflow. #### **NOTE:** - → Whether XTARGET is increased or decreased is determined similarly to the direct electronic gearing control. The accumulation register overflow direction indicates the target alteration. Respectively, the accumulation direction is determined by the GEAR\_RATIO sign, by pol\_dir\_in, and by DIRIN. - → Consecutive input steps must occur with a distance of minimum 64 clock cycles. - i This feature allows a synchronized motion of different positioning ramps for different TMC4330A chips with differently configured ramps. #### In order to select indirect external control, do as follows: #### **Action:** - ➤ Set *sdin\_mode* ≠ b'00 according to the required external control option. - ➤ Set *sd\_indirect\_control* = 1 (*GENERAL\_CONF* register 0x00). #### **Result:** As soon as an external step is generated, *XTARGET* is increased or decreased, according to the accumulation direction. #### 7.4. Switching from External to Internal Control In some cases, it is useful to switch from external to internal ramp generation during motion. TMC4330A supports a smooth transfer from direct external control to an internal ramp. The only parameter you need to know and apply is the current velocity when the switching occurs. In more detail, this means that when the external control is switched off, *VSTART* takes over the definition of the actual velocity value. The ramp direction is then selected automatically. The time step of the last internal step is also taken into account in order to provide a smooth transition from external to internal ramp control. ### In order to select automatic switching from external to internal control, do as follows: #### PRECONDITION (EXTERNAL DIRECT CONTROL IS ACTIVE): #### Action: - Set sdin\_mode # b'00 (GENERAL\_CONF register 0x00). - Set sd\_indirect\_control = 0 (GENERAL\_CONF register 0x00). - $\triangleright$ Set ASTART = 0 (register 0x2A). #### **PROCEED WITH:** #### **Action:** - Set automatic\_direct\_sdin\_switch\_off = 1 (GENERAL\_CONF register 0x00) once before switching to internal control. - $\triangleright$ Continually adapt *VSTART* register 0x25 according to the actual velocity of the TMC4330A that must be calculated in the $\mu$ C. - ➤ If switching must be prompted, set *sdin\_mode* = b'00. #### **Result:** The internal ramp velocity is started with the value of *VSTART*, and the direction is set automatically on the basis of the external steps that have occurred before. • → Continued on next page. Smooth Switching for S-shaped Ramps In order to also support a smooth S-shaped ramp transition - when the external step control is switched off - the starting acceleration value can also be set separately at *ASTART* register 0x2A. i In contrast to the automatic direction assignment, the sign of *ASTART* must be set manually. In order to select automatic switching from external to internal control with a starting acceleration value, do as follows: #### PRECONDITION (EXTERNAL DIRECT CONTROL IS ACTIVE): #### **Action:** - ➤ Set *sdin\_mode* ≠ b'00 (*GENERAL\_CONF* register 0x00). - Set sd\_indirect\_control = 0 (GENERAL\_CONF register 0x00). #### **PROCEED WITH:** #### Action: - Set automatic\_direct\_sdin\_switch\_off = 1 once before switching to internal control. - Continually adapt VSTART register 0x25 according to the actual velocity of the TMC4330A that must be calculated in the μC. - $\succ$ Continually adapt *ASTART* according to the actual acceleration (unsigned value) of the TMC4330A that must be calculated in the $\mu$ C. - $\triangleright$ Continually set ASTART(31) = 0 or 1 according to the acceleration direction. - ➤ If switching must be prompted, set *sdin\_mode* = b'00. #### **Result:** The internal ramp velocity is started with the value of VSTART, and the direction is set automatically on the basis of the external steps that have occurred before. The internal acceleration value is set to: +ASTART if ASTART(31) = 0 or -ASTART if ASTART(31) = 1. #### 8. Reference Switches The reference input signals of the TMC4330A function partly as safety features. The TMC4330A provides a range of reference switch settings that can be configured for many different applications. The TMC4330A offers two hardware switches (STOPL, STOPR) and two additional virtual stop switches (VIRT\_STOP\_LEFT, VIRT\_STOP\_RIGHT). A home reference switch HOME REF is also available. | Pins used for Reference Switches | | | | |-------------------------------------|--------|-----------------------------------------------|--| | Pin Names Type Remarks | | | | | STOPL | Input | Left reference switch. | | | STOPR Input Right reference switch. | | Right reference switch. | | | HOME_REF | Input | Home switch. | | | TARGET_REACHED | Output | Reference switch to indicate XACTUAL=XTARGET. | | Table 22: Pins used for Reference Switches | Dedicated Registers for Reference Switches | | | | | |--------------------------------------------|------------------|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Register Name | Register Address | | Remarks | | | REFERENCE_CONF | 0x01 | RW | Configuration of interaction with reference pins. | | | HOME_SAFETY_MARGIN | 0x1E | RW | Region of uncertainty around X_HOME. | | | DSTOP | 0x2C | RW | Deceleration value if stop switches STOPL / STOPR or virtual stops are used with soft stop ramps. The deceleration value allows for an automatic linear stop ramp. | | | POS_COMP | 0x32 | RW | Free configurable compare position; signed; 32 bits. | | | VIRT_STOP_LEFT | 0x33 | RW | Virtual left stop that triggers a stop event at $XACTUAL \leq VIRT\_STOP\_LEFT$ ; signed; 32 bits. | | | VIRT_STOP_RIGHT | 0x34 | RW | Virtual left stop that triggers a stop event at $XACTUAL \ge VIRT\_STOP\_RIGHT$ ; signed; 32 bits. | | | X_HOME | 0x35 | RW | Home reference position; signed; 32 bits. | | | X_LATCH | 0x36 | RW | Stores XACTUAL at different conditions; signed; 32 bits. | | Table 23: Dedicated Registers for Reference Switches #### Automatic stop with STOPL/STOPR is only available with an internal ramp in Open Loop mode: Please note that the automatic stop, explained in the next sections, is only available if the internal ramp generator is used and no regulation mode is enabled. That is, operating with external step control and/or (PID or closed loop) control will not stop automatically, even the STOPL/STOPR pins are enabled and activated. Anyhow, it is still possible to read out the polarity of the pins in the STATUS register 0x0F. #### 8.1. Hardware Switch Support #### The TMC4330A offers two hardware switches that can be configured according to your design. ### STOPL and STOPR The hardware provides a left and a right stop in order to stop the drive immediately in case one of them is triggered. Therefore, pin 12 and pin 14 of the motion controller must be used. #### **NOTE:** - → Both switches must be enabled before motion occurs. - → Automatic stop is only executed in case the internal ramp generator is used. #### In order to enable STOPL correctly, do as follows: #### **Action:** - ▶ Determine the active polarity voltage of STOPL and set pol\_stop\_left (REFERENCE\_CONF register 0x01) accordingly. - Set stop\_left\_en =1 (REFERENCE\_CONF register 0x01). #### Result: The current velocity ramp stops in case the STOPL voltage level matches pol\_stop\_left and VACTUAL < 0. #### In order to enable STOPR correctly, do as follows: #### **Action:** - ➤ Determine the active polarity voltage of STOPR and set *pol\_stop\_right* (*REFERENCE\_CONF* register 0x01) accordingly. - Set stop\_right\_en =1 (REFERENCE\_CONF register 0x01). #### Result: The current velocity ramp stops in case STOPR voltage level matches *pol\_stop\_right* and *VACTUAL* > 0. # 8.1.1. Stop Slope Configuration for Hard or Linear Stop Slopes The stop slope can be configured for hard or linear stop slopes. Per default, hard stops are selected. #### If hard stops are required, do as follows: #### **OPTION 1: HARD STOP SLOPES** #### **Action:** Set soft\_stop\_en =0 (REFERENCE\_CONF register 0x01). #### Result: If one of the stop switches is active and enabled, the velocity ramp is set immediately to VACTUAL = 0. #### **OPTION 2: LINEAR STOP SLOPES** #### If linear stop ramps are required: #### Action: - Set proper DSTOP > max(DMAX; DFINAL) (register 0x2C). - Set soft\_stop\_en =1 (REFERENCE\_CONF register 0x01). #### Result If one of the stop switches is active and enabled, the velocity ramp is stopped with a linear deceleration slope until VACTUAL = 0 is reached. In this case the deceleration factor is determined by DSTOP. VSTOP is not considered during the stop deceleration slope. 8.1.2. How Active Stops are indicated and reset to Free Motion When an enabled stop switch becomes active the related status flag is set in the *STATUS* flags register 0x0F. The flag remains active as long as the stop switch remains active. The particular event is also released in the *EVENTS* register 0x0E, which remains active until the event bit is reset manually. When VACTUAL = 0 is reached after the stop event no motion toward this particular direction is possible. #### In order to move into the locked direction, the following is required: #### **PRECONDITION 1:** The particular stop switch is NOT active anymore. #### AND/OR #### **PRECONDITION 2:** The stop switch is disabled ( $stop\_left/right\_en = 0$ ). #### Action: - > Set back the active event by reading out the *EVENTS* register 0x0E. - i See information about clearing events provided in section 5.1., page 22. #### **Result:** The active stop event is reset to free motion into the locked direction. 8.1.3. How to latch Internal Position on Switch Events It is possible to select four different events to store the current internal position XACTUAL in the register X LATCH. The table below show which transition of the reference signal leads to the $X\_LATCH$ transfer. For each transition process the specified reference configurations in the *REFERENCE\_CONF* register 0x01 must be set accordingly. | <b>Reference Configuration</b> | pol_stop_left=0 | pol_stop_left=1 | pol_stop_right=0 | pol_stop_right=1 | |--------------------------------|-------------------------|-------------------------|------------------|------------------| | latch_x_on_inactive_l=1 | STOPL=0 → 1 | STOPL=1 $\rightarrow$ 0 | | | | latch_x_on_active_l=1 | STOPL=1 $\rightarrow$ 0 | STOPL=0 → 1 | | | | latch_x_on_inactive_r=1 | | | STOPR=0 → 1 | STOPR = 1→0 | | latch_x_on_active_r=1 | | | STOPR=1 → 0 | STOPR = 0→1 | Table 24: Reference Configuration and Corresponding Transition of particular Reference Switch Interchange the Reference Switches without Physical Reconnection ### If you need to change the directions of the reference switches, do as follows: #### **Action:** ➤ Set *invert\_stop\_direction*=1 (*REFERENCE\_CONF* register 0x01). #### **Result:** STOPL is now the right reference switch and STOPR is now the left reference switch. Consequently, all configuration parameters for STOPL become valid for STOPR and vice versa. #### 8.2. Virtual Stop Switches TMC4330A provides additional virtual limits; which trigger stop slopes in case the specific virtual stop switch microstep position is reached. Virtual stop positions are assigned using the *VIRTUAL\_STOP\_LEFT* register 0x33 and *VIRTUAL\_STOP\_RIGHT* register 0x34. In this section, configuration details for virtual stop switches are provided for various design-in purposes. #### **NOTE:** → Virtual stop switches must be enabled in the same manner as nonvirtual reference switches. Hitting a virtual limit switch - by receiving the assigned position - triggers the same process as hitting STOPL or STOPR. #### 8.2.1. Enabling Virtual Stop Switches #### In order to enable left virtual stop correctly, do as follows: #### **Action:** - > Set VIRTUAL\_STOP\_LEFT register 0x33 according to left stop position. - Set virtual\_left\_limit\_en =1 (REFERENCE\_CONF register 0x01). #### Result: The actual velocity ramp stops in case $XACTUAL \leq VIRT\_STOP\_LEFT$ . The ramp is stopped according to the selected ramp type. #### In order to enable right virtual stop correctly, do as follows: #### **Action:** - ➤ Set VIRTUAL STOP RIGHT register 0x34 according to right stop position. - > Set virtual\_right\_limit\_en =1 (REFERENCE\_CONF register 0x01). #### **Result:** The actual velocity ramp stops in case $XACTUAL \ge VIRT\_STOP\_RIGHT$ . The ramp is stopped according to the selected ramp type. #### 8.2.2. Virtual Stop Slope Configuration The virtual stop slope can also be configured for hard or linear stop slopes. #### If virtual hard stops are required, do as follows: #### **Action:** Set virt\_stop\_mode = b'01 (REFERENCE\_CONF register 0x01). #### Result If one of the virtual stop switches is active and enabled, the velocity ramp will be set immediately to VACTUAL = 0. #### If virtual linear stop ramps are required, do as follows: #### **Action:** - Set proper DSTOP > max(DMAX; DFINAL) (register 0x2C). - Set virt\_stop\_mode = b'10 (REFERENCE\_CONF register 0x01). #### Result If one of the virtual stop switches is active and enabled, the velocity ramp is stopped with a linear deceleration slope until VACTUAL = 0 is reached. In this case the deceleration factor is determined by DSTOP. VSTOP is not considered during the stop deceleration slope. → Continued on next page. 8.2.3. How Active Virtual Stops are indicated and reset to Free Motion At the same time when an enabled virtual stop switch becomes active the related status flag is activated in the *STATUS* flags register 0x0F. The flag remains active as long as the stop switch remains active. The particular event is also released in the *EVENTS* register 0x0E, which remains active until the event is reset manually. When VACTUAL = 0 is reached after the stop event no motion in the particular direction is possible. #### In order to move into the locked direction, the following is required: #### **PRECONDITION 1:** The particular stop switch is NOT active anymore because the actual position does not exceed the specified limit. #### AND/OR #### **PRECONDITION 2:** Virtual stop switch is disabled (virtual\_left/right\_limit\_en = 0). #### **Action:** - > Set back active event by reading out *EVENTS* register 0x0E. - i See information about clearing events provided in section 5.1, page 22. #### **Result:** The active virtual stop event bit is reset to free motion into the direction that was locked beforehand. i *invert\_stop\_direction* has no influence on *VIRTUAL\_STOP\_LEFT and VIRTUAL\_STOP\_RIGHT*. #### 8.3. Home Reference Configuration In this section home reference switch handling is explained with information about home tracking modes, possible home event configurations and home event monitoring. For monitoring, the switch reference input HOME\_REF is provided. #### Switch Reference Input HOME REF #### Perform the following to initiate the homing process: #### **Action:** - > Assign a ramp according to your needs for the homing process. - ➤ Enable the home tracking mode with *start\_home\_tracking* = 1 (*REFERENCE\_CONF* register 0x01). - ➤ Set the correct *home\_event* (*REFERENCE\_CONF* register 0x01) for the HOME\_REF input pin (see table below). - Start the ramp towards the home switch HOME\_REF. #### **Result:** - When the next home event is recognized, XACTUAL is latched to X\_HOME. - At the same time, the start\_home\_tracking switch is disabled automatically in case XLATCH\_DONE event is cleared. - The XLATCH\_DONE event is released in the events register 0x0E. This event can be used for an interrupt routine for the homing process to avoid polling. - i If an incremental encoder is used to monitor the motion, the N channel can be used to fine-tune the homing position (*home\_event* = b'0000). After performing the homing process as explained before the N channel events can be used to obtain a more precise home position. - i X HOME can be overwritten manually. # 8.3.1. Home Event Selection Nine different home events are possible. **i** Except for the *home\_event* = b'0000, which uses the index channel of an incremental encoder, home events are related to the HOME\_REF input pin: | Home Event Selection Table | | | | | |----------------------------|--------------------------------------|------------------------------------------------------------|-----------------------------------------|--| | home_event | Description | | X_HOME (direction: negative / positive) | | | b′0011 | HOME_REF = 0 i | ndicates negative direction in reference to <i>X_HOME</i> | HOME_REF 0 | | | b′1100 | HOME_REF = 0 | indicates positive direction in reference to <i>X_HOME</i> | HOME_REF 0 | | | b'0110 | | X_HOME in center | HOME_REF 1 0 | | | b′0010 | HOME_REF = 1 indicates home position | X_HOME on the left side | HOME_REF 1 0 | | | b′0100 | position | X_HOME on the right side | HOME_REF 1 0 | | | b′1001 | WOME DEE | X_HOME in center | HOME_REF 0 | | | b′1011 | HOME_REF = 0 indicates home position | X_HOME on the right side | HOME_REF 0 | | | b′1101 | розион | X_HOME on the left side | HOME_REF 0 | | Table 25: Overview of different home\_event Settings 8.3.2. HOME\_REF Monitoring Defining a Home Range around HOME\_REF An error flag $HOME\_ERROR\_F$ is permanently evaluated. This error flag indicates whether the current voltage level of the HOME\_REF reference input is valid in regard to $X\_HOME$ and the selected home\_event. In order to avoid false error flags ( $HOME\_ERROR\_F$ ) because of mechanical inaccuracies, it is possible to setup an uncertainty home range around $X\_HOME$ . In this range, the error flag is not evaluated. #### If you want to define an uncertainty area around $X_{\perp}HOME$ , do as follows: #### **Action:** > Set *HOME\_SAFETY\_MARGIN* register 0x1E according to the required range [ustep]. #### **Result:** The homing uncertainties – related to the application environment – are considered for the ongoing motion. The error flag is NOT evaluated in the following range: X HOME - HOME SAFETY MARGIN ≤ XACTUAL ≤ X HOME + HOME SAFETY MARGIN #### **NOTE:** - → It is recommended to assign to a higher range value for HOME\_SAFETY\_MARGIN in which the HOME\_REF level is active for the home\_events b'0110, b'0010, b'0100, b'1001, b'1011, and b'1101. It avoids false positive HOME\_ERROR\_Flags. - → After homing with the index channel (home\_event = b'0000) for a precise assignment of X\_HOME the correct home\_event has to be assigned in order to activate the generation of HOME\_ERROR\_Flags. Note that home\_event = b'0000 results in HOME\_ERROR\_Flag=0 permanently. - → The following examples illustrate the points at which the error flag is release based on the selected home\_event here for home\_event = b'0011 (\*), b'1100 (\*\*), b'0110 (\*\*\*), b'0010 (\*\*\*), b'0100 (\*\*\*), b'1001 (\*\*\*\*), b'1011 (\*\*\*\*), and b'1101 (\*\*\*\*). Figure 31: HOME\_REF Monitoring and HOME\_ERROR\_FLAG #### **Automatic hom reference search:** Please note that a home reference search is supported by TMC4330A, but cannot be executed automatically. The velcoity ramp towards the HOME\_REF pin resp. towards the N channel have to be setup manually. 8.3.3. Detection of current HOMING\_REF pin polarity The current polarity of the HOME REF pin is not forwarded directly. #### To detect the actual HOME\_REF polarity, do as follows: #### **Action:** - Set HOME\_SAFETY\_MARGIN = 0 (register 0x1E). - > Set *home\_event* = b'0110 (*REFERENCE\_CONF* register 0x01). - ➤ Set X\_HOME ≠ XACTUAL (any value that equals not XACTUAL). #### **Result:** In this case, HOME\_REF polarity is expected to be low because it is expected to be located outside of $X\_HOME$ and the uncertainty range. In case HOME\_REF = 0, $HOME\_ERROR\_F$ is low, otherwise $HOME\_ERROR\_F$ is high. Thus, HOME\_REF polarity equals the $HOME\_ERROR\_f$ ag polarity (STATUS register 0x0F): HOME REF polarity = $HOME\_ERROR\_f$ ag. Afterwards, please reconfigure *HOME\_SAFETY\_MARGIN*, *X\_HOME* and *home\_event* according to your setup. #### 8.3.4. Homing with STOPL or STOPR STOPL and STOPR inputs can also be used as HOME\_REF inputs. #### **OPTION 1: STOPL IS THE HOME SWITCH** #### **Action:** > Set stop\_left\_is\_home = 1 (REFERENCE\_CONF register 0x01). #### **Result:** The stop event at STOPL only occurs when the home range is crossed after STOPL becomes active. The home range is given by $X_HOME$ and $HOME_SAFETY_MARGIN$ . #### **OPTION 2: STOPR IS HOME SWITCH** #### **Action:** > Set *stop right is home* = 1 (*REFERENCE CONF* register 0x01). #### Result: The stop event at STOPR only occurs when the home region is crossed after STOPR becomes active. The home region is given by $X\_HOME$ and $HOME\_SAFETY\_MARGIN$ . #### 8.4. Target Reached / Position Comparison In this section, TARGET\_REACHED output pin configuration options are explained, as well as different ways how to compare different values internally. ## Target Reached Output Pin TARGET\_REACHED output pin forwards the *TARGET\_REACHED\_F*lag. As soon as *XACTUAL* equals *XTARGET*, TARGET\_REACHED is active. Per default, the TARGET\_REACHED pin is high active. #### To change the TARGET REACHED output polarity, do the following: #### **Action:** > Set *invert pol target reached* = 1 (bit16 of the *GENERAL CONF* register 0x00). #### Result: TARGET\_REACHED pin is low active. # 8.4.1. Connecting several Target-reached Pins TARGET\_REACHED pins can also be configured for a shared signal line in the same way as several INTR pins can configured for one interrupt signal transfer (see section 5.4. (page 24). ### To use a Wired-Or or Wired-And behavior, the below described order of action must be executed: #### **Action:** > **Step 1:** Set *intr\_tr\_pu\_pd\_en* = 1 (*GENERAL\_CONF* register 0x00). #### **OPTION 1: WIRED-OR** #### Action: Step 2: Set tr\_as\_wired\_and = 0 (GENERAL\_CONF register 0x00). #### Result: The TARGET\_REACHED pin works efficiently as Wired-Or (default configuration). i In case TARGET\_REACHED pin is inactive, the pin drive has a weak inactive polarity output. During active state, the output is driven strongly. Consequently, if one of the connected pins is activated, the whole line is set to active polarity. #### **OPTION 2: WIRED-AND** #### **Action:** Step 2: Set tr\_as\_wired\_and = 1 (GENERAL\_CONF register 0x00). #### **Result:** As long as the target position is not reached, the TARGET\_REACHED pin has a strong inactive polarity output. During active state, the pin drive has a weak active polarity output. Consequently, the whole signal line is activated if all connected pins are forwarding the active polarity. #### 8.4.2. Use of TARGET\_REACHED Output Per default, TARGET\_REACHED pin forwards the TARGET\_REACHED\_Flag that signifies XACTUAL = XTARGET. The pin can also be used to forward three other flags: VELOCITY\_REACHED\_Flag, ENC\_FAIL\_Flag, POS\_COMP\_REACHED\_Flag. #### **NOTE:** → Only one option can be selected. **Four Options for TARGET REACHED** The TARGET\_REACHED output pin configuration switch is available at REFERENCE\_CONF register 0x01. #### The available optons are as follows: | TARGET_REACHED Output Pin Configuration | | | | | |-------------------------------------------------|-----------------------|--|--|--| | If pos_comp_output Then TARGET_REACHED forwards | | | | | | b'00 | TARGET_REACHED_Flag | | | | | b'01 | VELOCITY_REACHED_Flag | | | | | b'10 | ENC_FAIL_Flag | | | | | b'11 | POS_COMP_REACHED_Flag | | | | Table 26: TARGET\_REACHED Output Pin Configuration #### 8.4.3. Position Comparison of Internal Values TMC4330A provides several ways of comparing internal values. The position comparison process is permanently active and associated with one flag and one event. A positive comparison result can be forwarded through the INTR pin using the *POS\_COMP\_REACHED* event as interrupt source or by using the TARGET\_REACHED pin as explained in section 8.4.2, page 60. #### Basic Comparison Settings #### How to compare the internal position with an arbitrary value: #### Action: - > Select a comparison value in the *POS\_COMP* register 0x32. - > Select pos comp source = 0 (REFERENCE CONF register 0x01). #### Result: *XACTUAL* is compared with *POS\_COMP*. When *POS\_COMP* equals *XACTUAL* the *POS\_COMP\_REACHED\_F* ag becomes set and the *POS\_COMP\_REACHED* event becomes released. #### Select External Position as Comparison Base #### How to compare the external position with an arbitrary value: #### **Action:** - > Select a comparison value in the POS COMP register 0x32. - > Select pos\_comp\_source = 1 (REFERENCE\_CONF register 0x01). #### **Result:** ENC\_POS is compared with POS\_COMP. When POS\_COMP equals ENC\_POS the POS\_COMP\_REACHED\_Flag becomes set and the POS\_COMP\_REACHED event becomes released. #### **NOTE:** - → Because ENC\_POS represents microsteps and not encoder steps, POS\_COMP represents also microsteps for the comparison process with external positions. - → In case ENC\_POS moves past POS\_COMP without assuming the same value as POS\_COMP, the POS\_COMP\_REACHED event is not flagged but is nonetheless listed in the EVENTS register in order to indicate that it has traversed. ### Comparison selection grid In addition to comparing XACTUAL / ENC\_POS with POS\_COMP, it is also possible to conduct a comparison of one of both parameters with X\_HOME or X\_LATCH resp. ENC\_LATCH. TMC4330A also allows comparison of the revolution counter REV\_CNT against POS\_COMP. #### SETTINGS ALERT Only the selected combination generates the *POS\_COMP\_REACHED\_*Flag and the corresponding event. Therefore, select *modified\_pos\_compare* in the *REFERENCE CONF* register 0x01 as outlined in the table below: | Comparison Selection Grid | | | | | |---------------------------|-------------------------|-----------------------|--|--| | pos_comp_source | | | | | | modified_pos_compare | <b>`0</b> ′ <b>`1</b> ′ | | | | | `00′ | XACTUAL vs. POS_COMP | ENC_POS vs. POS_COMP | | | | `01' | XACTUAL vs. X_HOME | ENC_POS vs. X_HOME | | | | `10′ | XACTUAL vs. X_LATCH | ENC_POS vs. ENC_LATCH | | | | `11' | REV_CNT vs. POS_COMP | | | | Table 27: Comparison Selection Grid to generate POS\_COMP\_REACHED\_Flag #### 8.5. Repetitive and Circular Motion TMC4330A also provides options for auto-repetitive or auto-circular motion. In this section configuration options are explained. 8.5.1. Repetitive Motion to XTARGET Per default, reaching XTARGET in positioning mode finishes a positioning ramp. #### In order to continuously repeat the specified ramp, do as follows: #### **PRECONDITION:** - $\triangleright$ Set *RAMPMODE*(2) = 1 (positioning mode is active). - Configure a velocity ramp according to your requirements. #### **Action:** > Set clr\_pos\_at\_target =1 (REFERENCE\_CONF register 0x01). Result: After XTARGET is reached (TARGET\_REACHED\_Flag is active), XACTUAL is set to 0. As long as XTARGET is NOT 0, the ramp restarts in order to reach XTARGET again. This leads to repetitious positioning ramps from 0 towards XTARGET. #### **NOTE:** → It is possible to change XTARGET during repetitive motion. The reset of XACTUAL to 0 is always executed when XACTUAL equals XTARGET. ## 8.5.2. Activating Circular Motion If circular motion profiles are necessary for your application, TMC4330A offers a position limitation range of *XACTUAL* with an automatic overflow processing. As soon as *XACTUAL* reaches one of the two position range limits (positive / negative), the value of *XACTUAL* is set automatically to the value of the opposite range limit. #### In order to activate circular motion, do as follows: #### **PRECONDITION:** If you want to activate circular motion, *XACTUAL* must be located within the defined range. #### **PROCEED WITH:** #### Action: - $\triangleright$ Set $X_RANGE \neq 0$ (register 0x36, only writing access!). - Set circular\_motion = 1 (REFERENCE\_CONF register 0x01). #### **Result:** The positioning range of *XACTUAL* is limited to: $-X_RANGE \le XACTUAL < X RANGE$ . When XACTUAL reaches the most positive position ( $X\_RANGE-1$ ) and the motion proceeds in positive direction; the next XACTUAL value is set to $-X\_RANGE$ . The same applies to proceeding in negative direction; where ( $X\_RANGE-1$ ) is the position after $-X\_RANGE$ . 8.5.3. Uneven or Noninteger Microsteps per Revolution i During positioning mode, the motion direction will be dependent on the shortest path to the target position *XTARGET*. For example, if *XACTUAL* = 200, $X\_RANGE$ = 300 and XTARGET = -200, the positioning ramp will find its way across the overflow position (299 $\rightarrow$ -300) (see Figure A) in *Table\_27* (page 65). Due to definition of the limitation range, one revolution only consists of an even number of microsteps. TMC4330A provides an option to overcome this limitation. - Some applications demand different requirements because a revolution consists of an uneven or noninteger number of microsteps. - TMC4330A allows a high adjustment range of microsteps by using: CIRCULAR DEC register 0x7C. - This value represents one digit and 31 decimal places as extension for the number of microsteps per one revolution. - A revolution is completed at overflow position. With every completed revolution the CIRCULAR\_DEC value is added to an internal accumulation register. In case this register has an overflow, XACTUAL remains at its overflow position for one step. - On average, this leads to the following microsteps per revolution: $Microsteps/rev = (2 \cdot X_RANGE) + CIRCULAR DEC / 2^{31}.$ Example 1: Uneven Number of Microsteps per Revolution One revolution consists of 601 microsteps. A definition of $X_RANGE = 300$ will only provide: 600 microsteps per revolution ( $-300 \le XACTUAL \le 299$ ). Whereas X RANGE = 301 will result in: 602 microsteps per revolution ( $-301 \le XACTUAL \le 300$ ). By setting: $$CIRCULAR\_DEC = 0x80000000 (= 2^{31} / 2^{31} = 1).$$ An overflow is generated at the decimals accumulation register with every revolution. Therefore, *XACTUAL* prolongs the step at the overflow position for one step every time position overflow is overstepped. This results in a microstep count of 601 per revolution. Example 2: Noninteger Number of Microsteps per Revolution One revolution consists of 600.5 microsteps. By setting: CIRCULAR DEC = $$0x40000000 (= 2^{30} / 2^{31} = 0.5)$$ . Every second revolution an overflow is produced at the decimals' accumulation register. This leads to a microstep count of 600 every second revolution and 601 for the other half of the revolutions. On average, this leads to 600.5 microsteps per revolution. Example 3: Noninteger and uneven Number of Microsteps per Revolution One revolution consists of 601.25 microsteps. By setting: CIRCULAR DEC = $$0 \times A0000000 = (2^{31} + 2^{29}) / 2^{31} = 1.25$$ . With every revolution an overflow is produced at the decimals' accumulation register. Furthermore, at every fourth revolution an additional overflow occurs, which leads to another prolonged step. This leads to a microstep count of 601 for three of four revolutions and 602 for every fourth revolution. On average, this results in 601.25 microsteps per revolution. 8.5.4. Release of the Revolution Counter By overstepping the position overflow, the internal $REV\_CNT$ register is increased by one revolution as soon as XACTUAL oversteps from $(X\_RANGE-1)$ to $-X\_RANGE$ or is decreased by one revolution as soon as XACTUAL oversteps in the opposite direction. The information about the number of revolutions can be obtained by reading out register 0x36, which by default is the $X_LATCH$ register (read only). #### In order to gain information on the number of revolutions: #### Action: Set circular\_cnt\_as\_xlatch = 1 (GENERAL\_CONF register 0x00). #### **Result:** Register 0x36 cease to display the *X\_LATCH* value. Instead, the revolution counter *REV\_CNT* can be read out at this register address. #### **NOTE:** → As soon as circular motion is inactive (circular\_motion=0), REV\_CNT is reset to 0. #### 8.6. Blocking Zones 8.6.1. Activating Blocking Zones during Circular Motion During circular motion, virtual stops can be used to set blocking zones. Positions inside these blocking zones are NOT dedicated for motion. #### In order to activate the blocking zone, do as follows: #### **PRECONDITION:** Circular motion is activated ( $circular\_motion = 0$ ) and properly assigned ( $X\_RANGE \neq 0$ ). #### **PROCEED WITH:** #### **Action:** - ➤ Set *VIRTUAL\_STOP\_LEFT* register 0x33 as left limit for the blocking zone. - ➤ Set VIRTUAL\_STOP\_RIGHT register 0x34 as right limit for the blocking zone. - $\triangleright$ Enable both virtual limits as explained in section 8.2.1 (page 54). #### Result: The blocking zone reaches from *VIRTUAL\_STOP\_LEFT* to *VIRTUAL\_STOP\_RIGHT*. During positioning, the path from *XACTUAL* to *XTARGET* does not lead through the blocking zone; which can result in a longer path compared to the direct path through the blocking zone (see Figure B1 in Table <u>28</u>, page <u>65</u>). However, the selected virtual stop deceleration ramp is initiated as soon as one of the limits is reached. This can result from the velocity mode or if the target *XTARGET* is located in the blocking zone. → Continued on next page. ### Blocking Zone Definition The following positions are located within the blocking zone: $XACTUAL \leq VIRT\_STOP\_LEFT$ #### AND / OR XACTUAL ≥ VIRT\_STOP\_RIGHT #### **NOTE:** - → In case VIRTUAL\_STOP\_LEFT < VIRTUAL\_STOP\_RIGHT, one of these conditions must be met in order to be located inside the blocking zone. - → In case VIRTUAL\_STOP\_LEFT > VIRTUAL\_STOP\_RIGHT, both conditions must be met in order to be located inside the blocking zone. #### 8.6.2. Circular Motion with and without Blocking Zone The table below shows circular motion ( $X_RANGE = 300$ ). The green arrow depicts the path which is chosen for positioning. The shortest path selection is shown in Figure A and the consideration of blocking zones are shown in Figures B1 and B2. Table 28: Circular motion (X\_RANGE = 300) # Moving out of the Blocking Zone When XACTUAL is located inside the blocking zone, it is possible to move out without redefining the blocking zone. #### In order to get out of the blocking zone, do the following: #### **Action:** - Activate positioning mode: RAMPMODE(2) = 1. - > Configure velocity ramp according to your needs. - ➤ Clear virtual stop events by reading out *EVENTS* register 0x0E. - > Set regular target position XTARGET outside of the blocking zone. #### **Result:** TMC4330A initiates a ramp with the shortest way to the target XTARGET. i In order to match an incremental encoder in the same manner, select circular\_enc\_en =1 (REFERENCE\_CONF register 0x01). #### 9. Ramp Timing and Synchronization TMC4330A provides various options to initiate a new ramp. By default, every external register change is assigned immediately to the internal registers via an SPI input. With a proper start configuration, ramp sequences can be programmed without any intervention in between. Synchronization Opportunities Three levels of ramp start complexity are available. Predefined ramp starts are available, which are independent of SPI data transfer that are explained in the subsequent section 9.1. (page 67). Two optional features can be configured that can either be used individually or combined, which are as follows: **Shadow Register Set** A complete shadow motion register set can be loaded into the actual motion registers in order to start the next ramp with an altered motion profile. **Target Position Pipeline** Different target positions can be predefined, which are then activated successively. This pipeline can be configured as cyclic; and/or it can also be utilized to sequence different parameters. Masterless Synchronization Also, another start state "busy" can be assigned in order to synchronize several motion controllers for one single start event without a master. | Dedicated Ramp Timing Pins | | | |----------------------------|------------------|----------------------------------------------------------------------------------------------------------| | Pin Names Type Remarks | | | | START | Input and Output | External start input to get a start signal or external start output to indicate an internal start event. | Table 29: Dedicated Ramp Timing Pins | Dedicated Ramp Timing Registers | | | | | |---------------------------------|----------|--------|-----------------------------------------------------------|--| | Register Name Register Address | | ldress | Remarks | | | START_CONF | 0x02 | RW | The configuration register of the synchronization unit. | | | START_OUT_ADD | 0x11 | RW | Additional active output length of external start signal. | | | START_DELAY | 0x13 | RW | Delay time between start triggers and start signal. | | | X_PIPE0 7 | 0x380x3F | RW | Target positions pipeline and/or parameter pipeline. | | | SH_REG012 | 0x400x4C | RW | Shadow register set | | Table 30: Dedicated Ramp Timing Registers #### 9.1. Basic Synchronization Settings Usually, a ramp can be initiated internally or externally. Note that a start trigger is not the start signal itself but the transition slope to the active start state. After a defined delay, the internal start signal is generated. #### 9.1.1. Start Signal Trigger Selection For ramp start configuration, consider the following steps: #### Action: - Choose internal or external start trigger(s). - > Set the triggers according to the table below. - i All triggers can be used separately or in combination. | Start Trigger Configuration Table | | | |-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | trigger_events = START_CONF(8:5) | Result | | | b'0000 | No start signal will be generated or processed further. | | | b'xxx0 | Set <i>trigger_events</i> (0) = 0 for internal start triggers only. The internally generated start signal is forwarded to the <b>START pin</b> that is assigned as <b>output</b> . | | | b'xxx1 | Set <i>trigger_events</i> (0) = 1 for an external start trigger. The <b>START pin</b> is assigned as <b>input</b> . For START input take filter settings into consideration. See chapter 4, page 18. | | | b'xx1x | TARGET_REACHED event is assigned as start signal trigger for the ramp timer. | | | b'x1xx | VELOCITY_REACHED event is assigned as start signal trigger for the ramp timer. | | | b'1xxx | POSCOMP_REACHED event is assigned as start signal trigger for the ramp timer. | | Table 31: Start Trigger Configuration # 9.1.2. User-specified Impact Configuration of Timing Procedure Per default, every SPI datagram is processed immediately. By selecting one of the following enable switches, the assignment of SPI requests to registers *XTARGET*, *VMAX*, *RAMP\_MODE*, and *GEAR\_RATIO* is uncoupled from the SPI transfer. The value assignment is only processed after an internally generated start signal. In order to influence the impact of the start signal on internal parameter assignments, do the following: #### **Action:** Choose between the following options as shown in the table below. | Start Enable Switch Configuration Table (All switches can be used separately or in combination.) | | | |--------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | start_en =<br>START_CONF(4:0) | Result | | | b'xxxx1 | XTARGET is altered only after an internally generated start signal. | | | b'xxx1x | VMAX is altered only after an internally generated start signal. | | | b'xx1xx | RAMPMODE is altered only after an internally generated start signal. | | | b'x1xxx | GEAR_RATIO is altered only after an internally generated start signal. | | | b'1xxxx | Shadow register is assigned as active ramp parameters after an internally generated start signal. This is explained in more detail in section <u>9.2.</u> (page <u>72</u> ). | | Table 32: Start Enable Switch Configuration # 9.1.3. Delay Definition between Trigger and internally generated Start Signal Per default, the trigger is closely followed by the internal start signal. ### In order to delay the generation of the internal start signal, do the following: #### **Action:** ➤ Set START DELAY register 0x13 according to your specification. #### Result When a start trigger is recognized, the internal start signal is generated after START\_DELAY clock cycles. #### Prioritizing External Input Per default, an external trigger is also delayed for the internal start signal generation. In order to immediately prompt an external start, trigger to an internally generated start signal (regardless of a defined delay), do the following: #### Action: > Set *immediate\_start\_in* = 1 (*START\_CONF* register 0x02). #### **Result:** When an external start trigger is recognized, the internal start signal is generated immediately, even if the internal start triggers have already initiated a timing process with an active delay. #### START Pin Polarity The START pin can be used either as input or as output pin. However, the active voltage level polarity of the START pin can be selected with one configuration switch in the *START\_CONF* register 0x02. Per default, the voltage level transition from high to low triggers a start signal (START is an input), or START output indicates an active START event by switching from high to low level. #### In order to invert active START polarity, do as follows: #### **Action:** Set pol\_start\_signal = 1 (START\_CONF register 0x02). #### Result: The START pin is high active. The voltage level transition from low to high triggers a start signal (START is an input), or START output indicates an active START event by switching from low to high level. # 9.1.4. Active START Pin Output Configuration Per default, the active output voltage level of the START pin lasts one clock cycle. #### In order to extend this time span, do the following: #### **Condition:** $\triangleright$ START pin is assigned as output: *trigger events*(0) = 1. #### Action > Set START OUT ADD register 0x11 according to your specification. #### **Result:** The active voltage level lasts (START\_OUT\_ADD + 1) clock cycles. 9.1.5. Ramp Timing Examples Ramp Timing Example 1 Process Description The following three examples depict SPI datagrams, internal and external signal levels, corresponding velocity ramps, and additional explanations. SPI data is transferred internally at the end of each datagram. In this example, the velocity value change is executed immediately. - The new XTARGET value is assigned after TARGET\_REACHED has been set and START\_DELAY has elapsed. - A new ramp does not start at the end of the second ramp because no new *XTARGET* value is assigned. - START is an output. - Internal start signal forwards with a step length of (START\_OUT\_ADD + 1) clock cycles. This is how external devices can be synchronized: | Parameter Settings Timing Example 1 | | | |-------------------------------------|---------|--| | Parameter | Setting | | | RAMPMODE | b'101 | | | start_en | b'00001 | | | trigger_events | b'0010 | | | START_DELAY | >0 | | | START_OUT_ADD | >0 | | | pol_start_signal | 1 | | Table 33: Parameter Settings Timing Example 1 Figure 32: Ramp Timing Example 1 ## Ramp Timing Example 2 Process Description In this example, the velocity value and the ramp mode value change is executed after the first start signal. - The new ramp mode becomes positioning mode with S-shaped ramps. - The ramp then stops at target position *XTARGET* because of the ramp mode change. - A further XTARGET change starts the ramp again. - The ramp is initiated as soon as the start delay is completed, which was triggered by the first *TARGET\_REACHED* event. - The active START output signal lasts only one clock cycle. | Parameter Settings Timing Example 2 | | | |-------------------------------------|---------------|--| | Parameter | Setting | | | RAMPMODE | b'001 → b'110 | | | start_en | b'00111 | | | trigger_events | b'0110 | | | START_DELAY | >0 | | | START_OUT_ADD | 0 | | | pol_start_signal | 0 | | Table 34: Parameter Settings Timing Example 2 Figure 33: Ramp Timing Example 2 ## Ramp Timing Example 3 #### Process Description In this example external start signal triggers are prioritized by making use of START\_DELAY > 0 and simultaneously setting immediate\_start\_in to 1. - When *XACTUAL* equals *POSCOMP* the start timer is activated and the external start signal in between is ignored. - The second start event is triggered by an external start signal. The *POSCOMP\_REACHED* event is ignored. - The third start timer process is disrupted by the external START signal, which is forced to be executed immediately due to the setting of: immediate start in = 1. | Parameter Settings Timing Example 3 | | | |-------------------------------------|---------|--| | Parameter | Setting | | | RAMPMODE | b'000 | | | start_en | b'00010 | | | trigger_events | b'1001 | | | immediate_start_in | 0 → 1 | | | START_DELAY | >0 | | | pol_start_signal | 1 | | Table 35: Parameter Settings Timing Example 3 Figure 34: Ramp Timing Example 3 #### 9.2. Shadow Register Settings Some applications require a complete new ramp parameter set for a specific ramp situation / point in time. TMC4330A provides up to 14 shadow registers, which are loaded into the corresponding ramp parameter registers after an internal start signal is generated. #### Enabling Shadow Registers #### In order to enable shadow registers, do as follows: #### **Action** Set $start\_en(4) = 1$ and select one or more $trigger\_events$ ( $START\_CONF$ register 0x02), see section 9.1.2 (page 67). #### Result: With every successive internal start signal the shadow registers are loaded into the corresponding active ramp register. #### Enabling Cyclic Shadow Registers It is also possible to write back the current motion profile into the shadow motion registers to swap ramp motion profiles continually. #### In order to enable cyclic shadow registers, do as follows: #### **Action** - > Set $start_en(4) = 1$ and select one or more $trigger_events$ (START\_CONF register 0x02), see section 9.1.2 (page 67). - > Set cyclic\_shadow\_regs = 1 (START\_CONF register 0x02). #### **Result:** With every successive internal start signal the shadow registers are loaded into the corresponding active ramp register, whereas the active motion profile is loaded into the shadow registers. • → Continued on next page. #### 9.2.1. Shadow Register Configuration Options Four different optional shadow register assignments are available to match the shadow register set according to your selected ramp type. The available options are described on the next pages. i Please note that the only difference between the configuration of shadow option 3 and 4 is that *VSTART* is exchanged by *VSTOP* for the transfer of the shadow registers. #### Option 1: Shadow Default Configuration ## If the whole ramp register is needed to set in a single level stack, do as follows: #### **Action:** - ➤ Set *shadow\_option* = b'00 (*START\_CONF* register 0x02). - Set start\_en(4) = 1 and select one or more trigger\_events (START\_CONF register 0x02) #### **Action:** - Default configuration: Set cyclic\_shadow\_regs = 0 (START\_CONF register 0x02) - Optional configuration: Set cyclic\_shadow\_regs = 1 (START\_CONF register 0x02) #### **Result:** Every relevant motion parameter is altered at the next internal start signal by the corresponding shadow register parameter. In case cyclic shadow registers are used, the shadow register set is altered by the current motion profile set. | 20 | RAMPMODE | - | 4C | SH_REG12 | |----|----------|----------|----|----------| | 24 | VMAX | ◀ | 40 | SH_REG0 | | 25 | VSTART | ◀ | 46 | SH_REG6 | | 26 | VSTOP | ◀ | 47 | SH_REG7 | | 27 | VBREAK | ◀ | 45 | SH_REG5 | | 28 | AMAX | ◀ | 41 | SH_REG1 | | 29 | DMAX | ◀ | 42 | SH_REG2 | | 2A | ASTART | ◀ | 43 | SH_REG3 | | 2B | DFINAL | ◀ | 44 | SH_REG4 | | 2D | BOW1 | ◀ | 48 | SH_REG8 | | 2E | BOW2 | ◀ | 49 | SH_REG9 | | 2F | BOW3 | <b>—</b> | 4A | SH_REG10 | | 30 | BOW4 | • | 4B | SH_REG11 | | | | _ | | | |----|----------|----------|----|----------| | 20 | RAMPMODE | <b>←</b> | 4C | SH_REG12 | | 24 | VMAX | <b>←</b> | 40 | SH_REG0 | | 25 | VSTART | <b>←</b> | 46 | SH_REG6 | | 26 | VSTOP | <b>←</b> | 47 | SH_REG7 | | 27 | VBREAK | <b>←</b> | 45 | SH_REG5 | | 28 | AMAX | <b>←</b> | 41 | SH_REG1 | | 29 | DMAX | <b>←</b> | 42 | SH_REG2 | | 2A | ASTART | <b>←</b> | 43 | SH_REG3 | | 2B | DFINAL | <b>←</b> | 44 | SH_REG4 | | 2D | BOW1 | <b>←</b> | 48 | SH_REG8 | | 2E | BOW2 | <b>←</b> | 49 | SH_REG9 | | 2F | BOW3 | <b>→</b> | 4A | SH_REG10 | | 30 | BOW4 | <b>←</b> | 4B | SH_REG11 | | | | | | | #### Caption Figure 35: Single-level Shadow Register Option to replace complete Ramp Motion Profile. - i Green arrows show default settings - i Blue arrows show optional settings. #### AREAS OF SPECIAL CONCERN In case an S-shaped ramp type is selected and operation mode is switched from velocity to positioning mode (triggered by shadow register transfer), *SH\_REG10* must not be equal to *BOW3*; to ensure safe operation mode switching. •→ On the following pages more options are explained. Pleae turn page. Option 2: Double-stage Shadow Register Set for S-shaped Ramps In case S-shaped ramps are configured, a double-stage shadow register set can be used. Seven relevant motion parameters for S-shaped ramps are affected when the shadow registers become active. ## In order to use a double-stage shadow register pipeline for S-shaped ramps, do as follows: #### **Action:** - Set shadow\_option = b'01 (START\_CONF register 0x02). - Set start\_en(4) = 1 and select one or more trigger\_events (START\_CONF register 0x02). #### **Action:** - Default configuration: Set cyclic\_shadow\_regs = 0 (START\_CONF register 0x02). - Optional configuration: Set cyclic\_shadow\_regs =1 (START\_CONF register 0x02) #### **Result:** Seven motion parameters (*VMAX, AMAX, DMAX, BOW1...4*) are altered at the next internal start signal by the corresponding shadow register parameters (*SH\_REG0...6*). Simultaneously, these shadow registers are exchanged with the parameters of the second shadow stage (*SH\_REG7...13*). In case cyclic shadow registers are used, the second shadow register set $(SH\_REG7...13)$ is altered by the current motion profile set, e.g. 0x28 (AMAX) is written back to 0x48 $(SH\_REG8)$ . The other ramp registers remain unaltered. Figure 36: Double-stage Shadow Register Option 1, suitable for S-shaped Ramps. - i Green arrows show default settings - i Blue arrows show optional settings. - → Description is continued on next page. Option 3: Double-stage Shadow Register Set for Trapezoidal Ramps (*VSTART*) In case trapezoidal ramps are configured, a double-stage shadow register set can be used. Seven relevant motion parameters for trapezoidal ramps are affected when the shadow registers become active. ## In order to use a double-stage shadow register pipeline for trapezoidal ramps, do as follows: #### **Action:** - Set shadow\_option = b'10 (START\_CONF register 0x02). - Set start\_en(4) = 1 and select one or more trigger\_events (START\_CONF register 0x02) #### **Action:** - Default configuration: Set cyclic\_shadow\_regs = 0 (START\_CONF register 0x02). - Optional configuration: Set cyclic\_shadow\_regs = 1 (START\_CONF register 0x02). #### **Result:** Seven motion parameters (*VMAX*, *AMAX*, *DMAX*, *ASTART*, *DFINAL*, *VBREAK*, and *VSTART*) are altered at the next internal start signal by the corresponding shadow register parameters (*SH\_REG0...6*). Simultaneously, these shadow registers are exchanged with the parameters of the second shadow stage (*SH\_REG7...13*). If cyclic shadow registers are used, the second shadow register set (*SH\_REG7...13*) is altered by the current motion profile set, e.g. 0x27 (*VBREAK*) is written back to 0x4C (*SH\_REG12*). The other ramp registers remain unaltered. #### Caption Figure 37: Double-stage Shadow Register Option 2, suitable for Trapezoidal Ramps. - i Green arrows show default settings. - i Blue arrows show optional settings. - → Description is continued on next page. Option 4: Double-stage Shadow Register Set for Trapezoidal Ramps (*VSTOP*) In case trapezoidal ramps are configured, a double-stage shadow register set can be used. Seven relevant motion parameters for trapezoidal ramps are affected when the shadow registers become active. ## In order to use a double-stage shadow register pipeline for trapezoidal ramps, do as follows: #### **Action:** - Set shadow\_option = b'10 (START\_CONF register 0x02). - Set start\_en(4) = 1 and select one or more trigger\_events (START\_CONF register 0x02) #### **Action:** - Default configuration: Set cyclic\_shadow\_regs = 0 (START\_CONF register 0x02). - Optional configuration: Set cyclic\_shadow\_regs = 1 (START\_CONF register 0x02) #### **Result:** Seven motion parameters (*VMAX*, *AMAX*, *DMAX*, *ASTART*, *DFINAL*, *VBREAK*, and *VSTOP*) are altered at the next internal start signal by the corresponding shadow register parameters (*SH\_REG0...6*). Simultaneously, these shadow registers are exchanged with the parameters of the second shadow stage (*SH\_REG7...13*). If cyclic shadow registers are used, the second shadow register set (*SH\_REG7...13*) is altered by the current motion profile set, e.g. 0x26 (*VSTOP*) is written back to 0x4D (*SH\_REG13*). The other ramp registers remain unaltered. #### Caption Figure 38: Double-Stage Shadow Register Option 3, suitable for Trapezoidal Ramps - i Green arrows show default settings. - i Blue Arrows show optional settings. - → Turn page to see Areas of Special Concern pertaining to this section. #### AREAS OF SPECIAL CONCERN The values of ramp parameters, which are not selected by one of the four shadow options stay as originally configured, until the register is changed through an SPI write request. Also, the last stage of the shadow register pipeline retains the values until they are overwritten by an SPI write request if no cyclic shadow registers are selected. #### 9.2.2. Delayed Shadow Transfer Up to 15 internal start signals can be skipped before the shadow register transfer is executed. In order to skip a defined number of internal start signals for the shadow transfer, do as follows: #### **Action:** - Set shadow\_option according to your specification. - Set start\_en(4) = 1 and select one or more trigger\_events (START\_CONF register 0x02) - OPTIONAL CONFIGURATION: Set cyclic\_shadow\_regs = 1. - ➤ Set SHADOW\_MISS\_CNT ≠ 0 (START\_CONF register 0x02) according to the number of consecutive internal start signals that you specify to be ignored. #### **Result:** The shadow register transfer is not executed with every internal start signal. Instead, the specified number of start signals is ignored until the shadow transfer is executed through the (*SHADOW\_MISS\_CNT*+1)<sup>th</sup> start signal. The following figure shows an example of how to make use of *SHADOW\_MISS\_CNT*, in which the shadow register transfer is illustrated by an internal signal sh\_reg\_transfer. The signal miss counter *CURRENT\_MISS\_CNT* can be read out at register address *START\_CONF* (23:20): Figure 39: SHADOW\_MISS\_CNT Parameter for several internal Start Signals ## AREAS OF SPECIAL CONCERN Internal calculations to transfer the requested shadow BOW values into internal structures require at most (320 / $f_{CLK}$ ) [sec]. before any shadow register transfer is prompted, it is necessary to wait for the completion of all internal calculations for the shadow bow parameters. In order to make this better understood the following example is provided for a double-stage shadow pipeline for S-shaped ramps: #### **PRECONDITION:** Shadow register transfer is activated ( $start\_en(1) = 1$ and one or more $trigger\ events$ are selected) for S-shaped ramps ( $shadow\ option = b'01$ ) #### Action - > Set SH REGO, SH REG1, SH REG2 (shadow register for VMAX, AMAX, DMAX). - ➤ Set SH\_REG3, SH\_REG4, SH\_REG5, SH\_REG6 (shadow register for BOW1...4). - Ensure that no shadow register transfer occurs during the next 320 / fclk [s]. #### **Result:** Shadow register transfer can be initiated after this time span. © 2019 TRINAMIC Motion Control GmbH & Co. KG, Hamburg, Germany — Terms of delivery and rights to technical change reserved. Download newest version at: $\underline{\text{www.trinamic.com}}$ . #### 9.3. Pipelining Internal Parameters TMC4330A provides a target pipeline for sequencing subordinate targets in order to easily arrange a complex target structure. # 9.3.1. Configuration and Activation of Target Pipeline The different target values must be assigned to the $X_PIPE0...7$ register. If the target pipeline is enabled, a new assignment cycle is initiated as soon as an internal start signal is generated; moving the values, as described, simultaneously: #### **PROCESS DESCRIPTION:** - A new XTARGET value is assigned that takes over the value of X PIPEO. - Every X\_PIPEn register takes over the value of its successor: X PIPEn = X PIPEn+1 #### In order to activate the target pipeline, do as follows: #### **Action:** > Set pipeline\_en = b'0001 (START\_CONF register 0x02). Result: The above mentioned process description is executed with every new internal start signal prompting. # Configuration of a cyclic Target Pipeline It is also possible to reassign the value of XTARGET to one (or more) of the pipeline registers $X\_PIPE0...7$ . Thereby, a cyclic target pipeline is created. #### In order to enable a cyclic target pipeline, do as follows: #### Action: - > Set *pipeline\_en* = b'0001 (*START\_CONF* register 0x02). - > Set XPIPE\_REWRITE\_REG in relation to the pipeline register where XTARGET have to written back (e.g. XPIPE\_REWRITE\_REG = b'00010000). #### **Result:** The above mentioned process description is executed with every new internal start signal prompting, and XTARGET is written back to the selected $X\_PIPEx$ register (e.g. $XPIPE\_REWRITE\_REG = 0x10 \rightarrow XTARGET$ ) is written back to $X\_PIPE4$ ). The processes and actions described on the previous page, are depicted in the following figure. The assignment cycle that is initiated when an internal start signal occurs is depicted. Figure 40: Target Pipeline with Configuration Options 9.3.2. Using the Pipeline for different internal Registers The TMC4330A pipeline (registers 0x38...0x3F) can be configured so that it splits up into maximal four segments. These segments can be used to feed the following internal parameters: - XTARGET register 0x37 - POS\_COMP register 0x32 - GEAR\_RATIO register 0x12 - GENERAL\_CONF 0x00 Consequently, these definite parameter value changes can be of importance concerning a continuous ramp motion and/or for reduced overhead synchronizing of several motion controllers. The *POS\_COMP* value can be used to initiate a start signal generation during motion. Therefore, it can be useful to pipeline this parameter in order to avoid dependence on SPI transfer speed. For instance, if the distance between two *POS\_COMP* values is very close and the current velocity is high enough that it misses the second value before the SPI transfer is finished, it is advisable to change *POS\_COMP* immediately after the start signal. The same is true for the *GEAR\_RATIO* parameter, which defines the step response on incoming step impulses. Some applications require very quick gear factor alteration of the slave controller. Note that when the start signal is prompted directly, an immediate change can be very useful instead of altering the parameter by an SPI transfer. Likewise, it can (but must not) be essential to change general configuration parameters at a defined point in time. A suitable application is a clearly defined transfer from a direct external control ( $sd_in_mode = b'01$ ) to an internal ramp ( $sd_in_mode = b'00$ ) or vice versa because in this case the master/slave relationship is interchanged. The following pipeline options are available, which can be adjusted accordingly: | Pipeline Activation Options | | | | | | |------------------------------|---------------------------------------|--|--|--|--| | pipeline_en(3:0) Description | | | | | | | b'xxx1 | Pipeline for XTARGET is enabled. | | | | | | b'xx1x | Pipeline for POS_COMP is enabled. | | | | | | b'x1xx | Pipeline for GEAR_RATIO is enabled. | | | | | | b'1xxx | Pipeline for GENERAL_CONF is enabled. | | | | | Table 36: Pipeline Activation Options #### 9.3.3. Pipeline Mapping Overview The *pipeline\_en* parameter offers an open configuration for 16 different combinations of the pipeline segregation. As a result, the number of pipelines range from 0 to 4. This also has an impact on the pipeline depth. The possible options are as follows: eight stages, four stages, three stages and two stages. In the "Pipeline Mapping" table below, the arrangement and depth of the pipeline is allocated according to the pipeline setup. The final register destination of pipeline registers are also depicted in order to illustrate from which pipeline registers (*X\_PIPEO...7*) the final target registers (*XTARGET*, *POS\_COMP*, *GEAR\_RATIO*, *GENERAL\_CONF*) are fed. For example, if *POS\_COMP* and *GEAR\_RATIO* are chosen as parameters that are to be fed by the pipeline, two 4-stage pipelines are created. When an internal start signal is generated, *POS\_COMP* assumes the value of *X\_PIPE0*, whereas *X\_PIPE4* feeds the *GEAR\_RATIO* register. But if *POS\_COMP*, *GEAR\_RATIO* and *XTARGET* are selected as parameter destinations, two 3-stage pipelines and one double-stage pipeline are created. When an internal start signal is generated, *XTARGET* assumes the value of *X\_PIPEO*, *POS\_COMP* assumes the value of *X\_PIPE3*, whereas *X\_PIPE6* feeds the *GEAR\_RATIO* register. #### Pipeline Mapping Table More examples are described in detail on the following pages - explaining some of the possible configurations and referencing examples - listed in the Table below. | | Pipeline Mapping | | | | | | | | | |----------|------------------|---------------------------------|--------------------------------|-----------------------------|---------------------------|---------------------------|--|--|--| | <b>F</b> | pipeline_en | A | Final transfer register for | | | | | | | | Ex. | (3:0) | - Arrangement | GENERAL_CONF → pipeline_en(3) | GEAR_RATIO →pipeline_en(2) | POS_COMP →pipeline_en(1) | XTARGET → pipeline_en(0) | | | | | - | <i>b′0000</i> | No Pipelining | - | - | - | - | | | | | - | b′0001 | | - | - | - | X_PIPE0 | | | | | A | b′0010 | One 8-stage | - | - | X_PIPE0 | - | | | | | В | b′0100 | pipeline | - | X_PIPE0 | - | - | | | | | - | b′1000 | | X_PIPE0 | - | - | - | | | | | С | b′0011 | | - | - | X_PIPE4 | X_PIPE0 | | | | | - | b′0101 | | - | X_PIPE4 | - | X_PIPE0 | | | | | - | <i>b′1001</i> | Two 4-stage | X_PIPE4 | - | - | X_PIPE0 | | | | | - | b′0110 | pipelines | - | X_PIPE4 | X_PIPE0 | ı | | | | | - | <i>b′1010</i> | | X_PIPE4 | - | X_PIPE0 | - | | | | | D | <i>b′1100</i> | | X_PIPE4 | X_PIPE0 | - | - | | | | | F | b′0111 | Two 3-stage | - | X_PIPE6 | X_PIPE3 | X_PIPE0 | | | | | - | <i>b′1011</i> | pipelines and | X_PIPE6 | - | X_PIPE3 | X_PIPE0 | | | | | E | <i>b′1101</i> | one<br>double-stage | X_PIPE6 | X_PIPE3 | - | X_PIPE0 | | | | | - | <i>b′1110</i> | pipeline | X_PIPE6 | X_PIPE3 | X_PIPE0 | - | | | | | G/H | b′1111 | Four double-<br>stage pipelines | X_PIPE6 | X_PIPE4 | X_PIPE2 | X_PIPE0 | | | | Table 37: Pipeline Mapping for different Pipeline Configurations ## 9.3.4. Cyclic Pipelining For all of the above shown configuration examples, it is possible to write back the current values of the selected registers (*XTARGET*, *POS\_COMP*, *GEAR\_RATIO* and/or *GENERAL\_CONF*) to any of the pipeline registers of their assigned pipeline in order to generate cyclic pipelines. By selecting proper *XPIPE\_REWRITE\_REG*, the value that is written back to the pipeline register is selected automatically to fit the selected pipeline mapping. 9.3.5. Pipeline Examples Below, several pipeline mapping examples with the corresponding configuration are shown. Examples A+B: Using one Pipeline **Example A:** Cyclic pipeline for *POS COMP*, which has eight pipeline stages. **Example B:** Cyclic pipeline for *GEAR\_RATIO*, which has six pipeline stages. Figure 41: Pipeline Example A Figure 42: Pipeline Example B Examples C+D: Using two Pipelines **Example C:** Cyclic pipelines for *XTARGET* and *POS\_COMP*, which have four pipeline stages each. **Example D:** Cyclic pipelines for *GEAR\_RATIO*, which has three pipeline stages and *GENERAL\_CONF*, which has two pipeline stages. Figure 43: Pipeline Example C Figure 44: Pipeline Example D © 2019 TRINAMIC Motion Control GmbH & Co. KG, Hamburg, Germany — Terms of delivery and rights to technical change reserved. Download newest version at: <a href="https://www.trinamic.com">www.trinamic.com</a>. Examples E+F: Using three Pipelines **Example E:** Cyclic pipelines for *XTARGET* and *GEAR\_RATIO*, which have three pipeline stages each and *GENERAL\_CONF*, which has two pipeline stages. **Example F:** Two cyclic pipelines for *XTARGET* and *GEAR\_RATIO*, which have two pipeline stages each and a noncyclic pipeline for *GEAR\_RATIO*, which has three pipeline stages. Figure 45: Pipeline Example E Figure 46: Pipeline Example F Examples G+H: Using four Pipelines **Example G:** Cyclic pipelines for *XTARGET*, *POS\_COMP*, *GEAR\_RATIO* and *GENERAL\_CONF*, which have two pipeline stages each. **Example H:** Four noncyclic pipelines for *XTARGET*, *POS\_COMP*, *GEAR\_RATIO* and *GENERAL CONF*, which have two pipeline stages each. Figure 47: Pipeline Example G Figure 48: Pipeline Example H #### 9.4. Masterless Synchronization of Several Motion Controllers via START Pin START pin can also be assigned as tristate input in order to synchronize several microcontroller masterless. Activation of the Tristate START Pin In this case START is assigned as tristate. A busy state is enabled. During this busy state, START is set as output with a strongly driven inactive polarity. If the internal start signal is generated – after the internal start timer is expired –START pin is assigned as input. Additionally, a weak output signal is forwarded at START. During this phase, the active start polarity is emitted. In case the signal at START input is set to active polarity, because all members of the signal line are ready, START output remains active (strong driving strength) for START OUT ADD clock cycles. Then, busy state is active again until the next start signal occurs. #### In order to activate tristate START pin, do as follows: #### **Action:** > Set busy\_en = 1 (START\_CONF register 0x02). Result: The above mentioned process description is executed. **START Pin Connection** In case START pin is connected with START pins of other TMC4330A devices, it is recommend that a series resistor (e.g. 220 $\Omega$ ) is connected between the devices to limit the short circuit current flowing that can flow during the configuration phase when different voltage levels at the START pins of the different devices can occur. #### **NOTE:** → Avoid that short circuits last too long. #### 10. Controlled PWM Output TMC4330A offers controlled PWM (Pulse Width Modulation) signals at STPOUT and DIROUT output pins. These PWM signals are generated by using the internal microstep look-up table (MSLUT) that can be adapted according to the design specifications, see section 10.3., page 87. Additionally, these PWM vanlues can be scaled, depending on the internal velocity. | Dedicated PWM Output Pins | | | | | |---------------------------|--------|------------------------|--|--| | Pin Names | Туре | Remarks | | | | STPOUT_PWMA | Output | PWM output for coil A. | | | | DIROUT_PWMB | Output | PWM output for coil B. | | | Table 38: Dedicated PWM Output Pins | Dedicated PWM Output Registers | | | | | | | |--------------------------------|----------|---------|------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Register Name | Register | Address | Remarks | | | | | GENERAL_CONF | 0x00 | RW | Bit 21: pwm_out_en. | | | | | CURENT_CONF | 0x05 | RW | <pre>pwm_scale_en = SCALE_CONF(8): PWM scale enable switch PWM_AMPL = SCALE_CONF(31:16): PWM amplitude at VACTUAL = 0.</pre> | | | | | PWM_VMAX | 0x17 | RW | Second assignment to <i>VDRV_SCALE_LIMIT</i> : velocity at which the PWM scale parameter reaches 1 (maximum). | | | | | PWM_FREQ | 0x1F | RW | Number of clock cycles that forms one PWM period. | | | | Table 39: Dedicated PWM Output Registers #### 10.1.1. How to change Motion Direction Per default, a positive internal velocity *VACTUAL* results in a forward motion through internal MSLUT. Consequently, if *VACTUAL* < 0, the MSLUT values are developed backwards. ### In order to alter the default setting of the Internal Motion Direction, do as follows: #### **Action:** Set reverse\_motor\_dir = 1 (bit28 of GENERAL\_CONF register 0x00). #### **Result:** A positive internal velocity for *VACTUAL* results in a backward motion through the internal MSLUT. #### 10.1.2. Change of Microstep Resolution The MSLUT is based on 256 micorsteps per fullstep. By altering the microstep resolution from 256 ( $MSTEP\_PER\_FS = b'0000$ ) to a lower value, an internal step results in more than one MSLUT step. For instance, if the microstep resolution is set to 64 ( $MSTEP\_PER\_FS = b'0010$ ), MSCNT is either increased or decreased by 4 per each internal step. Accordingly, the passage through the MSLUT skips three current values per each internal step to match the new microstep resolution #### 10.2. PWM Output Generation and Scaling Possibilities # Enable PWM Output Generation The STPOUT and DIROUT output pins generally forward internal generated microsteps and motion direction. In contrast to that, it is possible to forward the internal MSLUT value as PWM output signals, which is dependent on the PWM frequency. #### In order to generate PWM output, do as follows: #### **Action:** - ➤ Set *PWM\_FREQ* register 0x1F to the number of clock cycles for one PWM cycle. - $\gt$ Set pwm out en = 1 (GENERAL CONF register 0x00). #### **Result:** Step/Dir output is disabled and PWM signals are forwarded via STPOUT\_PWMA and DIROUT\_PWMB. PWM frequency f<sub>PWM</sub> is calculated by: $f_{PWM} = f_{CLK} / PWM\_FREQ$ #### If PWM Voltage mode is selected: ### Avoid unintended overheating to prevent motor damage during PWM mode! At lower velocity values PWM voltage scaling MUST be enabled. #### This will ensure smooth operation during controlled PWM mode. ## PWM Duty Cycle Scaling The duty cycle of both signals represent the sine (STPOUT) and cosine (DIROUT) values of the MSLUT. PWM scaling is adapted linearly, which depends on the internal ramp velocity. During Voltage PWM mode the scaling value at VACTUAL = 0 must be assigned, and also the velocity at which full scaling is reached. #### In order to generate a scaled PWM output, do as follows: #### Action - > Set *PWM\_AMPL* (bit31:16 of register 0x05) as start PWM scaling value. - ➤ Set *PWM\_VMAX* register 0x17 to the internal ramp velocity [pps] at which full PWM scaling is reached. - Set pwm\_scale = 1 (bit8 of SCALE\_CONF register 0x05). #### **Result:** - PWM\_SCALE is the actual scaling value. - In case VACTUAL = 0, $PWM_SCALE = (PWM_AMPL + 1) / <math>2^{17}$ . - i Whenever the absolute velocity value increases, the scale parameter also increases linearly until it reaches the maximum of PWM\_SCALE = 0.5 at VACTUAL = PWM\_VMAX. - i The minimum duty cycle is calculated by $DUTY_MIN = (0.5 PWM_SCALE)$ . - i The maximum duty cycle is calculated by $DUTY_MAX = (0.5 + PWM_SCALE)$ . - i These values set the PWM duty cycle limits of any internal ramp velocity. 10.2.1. PWM Scale Example In Figure 49 below, the calculation of minimum/maximum PWM duty cycles with *PWM\_AMPL* = 32767 is shown on the left side. Resulting duty cycles for different positions in the sine voltage curve are depicted on the right side. Calculated delays of minimum/maximum duty cycles are also shown. Figure 49: Calculation of PWM Duty Cycles (PWM\_AMPL) #### 10.3. Microstep Lookup Tables TMC4330A provides a programmable lookup table (LUT) for storing the microstep values, which are the basis for the Voltage PWM output. Reprogramming the table from its predefined values to a motor-specific wave allows improved motor-reliant microstepping, particularly when using low-cost motors. #### SETTINGS ALERT TMC4330A-LA provides a default configuration of the internal microstep table MSLUT. The following explanations that are provided in this section only address engineers who use their own microstep table definition. #### Programming Sine Wave Lookup Tables The internal microstep wave table maps the microstep wave from 0° to 90° for 256 microsteps. It becomes automatically and symmetrically extended to 360° that consequently comprises 1024 microsteps. As a result, the microstep counter *MSCNT* ranges from 0 to 1023. Only a quarter of the wave is stored because this minimizes required memory and the amount of programmable data. Therefore, only 256 bits (ofs00 to ofs255) are required to store the quarter wave. These bits are mapped to eight 32-bit registers MSLU7[0] (register 0x70) to MSLU7[7] (register 0x77). When reading out the table the 10-bit microstep counter *MSCNT* addresses the fully extended wave table. ## Sine Wave Table Structure The MSLUT is an incremental table. This means that a certain order and succession is predefined at every next step based on the value before, using up to four flexible programmable segments within the quarter wave. The microstep limits of the four segments are controlled by the position registers X1, X2, and X3. Within these segments the next value of the MSLUT is calculated by adding the base wave inclination Wx-1 (if *ofs*=0) or its successor Wx (if *ofs*=1). Because four segments are programmable, four base wave inclinations are available as basic increment value: 0, 1, 2, or 3. Thereby, even a negative wave inclination can be realized. This is shown in the next Figure where the values in last quarter segments are decreased or remain constant with every step towards *MSCNT*= 255. Figure 50: LUT Programming Example #### 10.3.1. Actual Microstep Values Output ## **Actual Microstep Calculations** When the microstep sequencer advances within the microstep table (MSLUT), it calculates the actual microstep values for the motor coils with each microstep, and stores them to the register 0x7A , which comprises the values of both waves *USTEPA* and *USTEPB*. However, the incremental coding requires an absolute initialization – especially when the microstep table becomes modified. Therefore, *USTEPA* and *USTEPB* become re-initialized with the start values whenever *MSCNT* passes zero. #### Characteristics of a 2-phase Stepper Motor Microstep Table As mentioned above, the MSLUT can be adapted to the motor requirements. In order to understand the nature of incremental coding of the microstep table, the characteristics of the microstep wave must be understood, as described in the list below: #### Characteristics of a 2-phase motor microstep table: - In principle, it is a reverse characteristic of the motor pole behavior. - It is a polished wave to provide a smooth motor behavior. There are no jumps within the wave. - The phase shift between both phases is exactly 90°, because this is the optimum angle of the poles inside the motor. - The zero transition is at 0°. The curve is symmetrical within each quadrant (like a sine wave). - The slope of the wave is normally positive, but due to torque variations it can also be (slightly) negative. - But it must not be strictly monotonic as shown in the figure above. Considering these facts, it becomes clear that the wave table can be compressed. The incremental coding applied to the TMC4330A uses a format that reduces the required information - per entry of the 8-bit by a 256-entry wave table - to slightly more than a single bit. #### 10.3.2. How to Program the Internal MSLUT Principle of Incremental Encoding The principle of **incremental encoding** only stores the difference between the actual and the next table entry. In order to attain an absolute start value, the first entry is directly stored in *START\_SIN*. Also, for ease-of-use, the first entry of the shifted table for the second motor phase is stored in *START\_SIN\_90\_120*. Based on these start values, every next table entry is calculated by adding an increment INC to the former value. This increment is the base wave inclination value Wx whenever its corresponding *ofs* bit is 1 or Wx - 1 if ofs = 0: $$INC = Wx + (ofs - 1).$$ The base wave inclination can be set to four different values (0, 1, 2, 3), because it consists of two bits. Because the wave inclination does not change dramatically, TMC4330A provides four wave inclination segments with the base wave inclinations (W0, W1, W2, and W3) and the segment borders (0, X1, X2, X3, and 255), as shown in the left quarter of the MSLUT diagram in *Figure* 48, page 87. | Wave Inclination Characteristics | | | | | | | | |-------------------------------------------|----|--------|--|--|--|--|--| | Wave Inclination Base Wave Segment Ranges | | | | | | | | | 0 | W0 | 0 X1 | | | | | | | 1 | W1 | X1 X2 | | | | | | | 2 | W2 | X2 X3 | | | | | | | 3 | W3 | X3 255 | | | | | | Table 40: Wave Inclination Characteristics of Internal MSLUT #### 10.3.3. Setup of MSLUT Segments Base Wave Inclination and Border Values All base wave inclination values (each consists of two bits) as well as the border values (each consists of eight bit) between the segments are adjustable. They are assigned by *MSLUTSEL* register 0x78. #### In order to change the base wave inclination values and the segment borders, do as follows: #### **Action:** - ➤ Define the segment borders X1, X2, and X3 and the base wave inclination values W0...W3 according to the requirements - ightharpoonup Set register *MSLUTSEL*(31:24) = X3. - > Set register *MSLUTSEL*(23:16) = X2. - ➤ Set register MSLUTSEL(15:8) = X1. - > Set register *MSLUTSEL*(7:6) = W3. - > Set register *MSLUTSEL*(5:4) = W2. - ➤ Set register *MSLUTSEL*(3:2) = W1. - > Set register *MSLUTSEL*(1:0) = W0. #### Results The segments and the base wave inclination values of the internal MSLUT are changed. #### **NOTE:** → It is not mandatory to define four segments. For instance, if only two segments are required, set X2 and X3 to 255. Then, W0 is valid for segment 0 between MSCNT = 0 and MSCNT = X1, and W1 is valid between MSCNT = X1 and MSCNT = 255 (segment 1). #### In order to change the ofs bits, do as follows: #### Action: - ightharpoonup Set MSLUT[0] register 0x70 = ofs31...ofs00. - > Set MSLUT[1] register 0x71 = ofs63...ofs32. - $\triangleright$ Set MSLU7[2] register 0x72 = ofs95...ofs64. - $\triangleright$ Set *MSLUT*[3] register 0x73 = *ofs*127...*ofs*96. - ightharpoonup Set *MSLUT*[4] register 0x74 = *ofs*159...*ofs*128. - Set MSLU7[5] register 0x75 = ofs191...ofs160. - $\triangleright$ Set MSLU7[6] register 0x76 = ofs223...ofs192. - Set MSLUT[7] register 0x77 = ofs255...ofs224. #### Result The ofs bits of the internal MSLUT are changed. #### AREAS OF SPECIAL CONCERN #### When modifying the wave: Special care has to be applied in order to ensure a smooth and symmetrical zero transition whenever the quarter wave becomes expanded to a full wave. #### Zero Crossina #### When adjusting the range: The maximum resulting swing of the wave should be adjusted to a range of -248 to 248, in order to achieve the best possible resolution while at the same time leaving headroom for a hysteresis based chopper to add an offset. #### 10.3.4. Microstep Waves Start Values Starting Microstep Values of MSLUT Configuration As both waves are shifted by $90^{\circ}$ for two-phase stepper motors, the sine wave starts at $0^{\circ}$ when MSCNT = 0. By comparison, the cosine wave begins at $90^{\circ}$ when MSCNT = 256. At this starting points the microstep values are USTEPA = 0 for the sine wave and USTEPB = 247 for the cosine wave. In contrast to the starting microstep positions that are fixed, these starting microstep values can be redefined if the default start values do not fit for the actual MSLUT. ## In order to change the starting microstep values of the MSLUT, do as follows: #### **Action:** - ➤ Define the start values *START\_SIN* and *START\_SIN90\_120* according to the requirements. - $\triangleright$ Set register 0x7E (7:0) = START\_SIN - Set register 0x7E (23:16) = START\_SIN90\_120 #### Result: The starting values for both waves are adapted to MSLUT. #### 10.3.5. Default MSLUT ## **Base Wave Inclinations** The default sine wave table in TMC drivers uses one segment with a base inclination of 2 and one segment with a base inclination of 1 (see default value of the MSLUTSEL register 0x78 = 0xFFFF8056). The segment border X1 is located at MSCNT = 128. The base wave inclinations are W0 = b'10 (=2) and W1 = b'01 (=1). As a result, between MSCNT = 0 and 128, the increment value INC is either 1 (if ofs = 0) or 2 (if ofs = 1). And between MSCNT = 128 and 255, the increment value INC is either 0 (if ofs = 0) or 1 (if ofs = 1). This reflects the stronger rise in the first segment of the MSLUT in contrast to the second segment. The maximum value is START SIN90 120 = 247. #### 10.3.6. Explanatory Notes for Base Wave Inclinations Definition of Segments 0,1,2,3 In the following example four segments are defined. ## Each segment has a different base wave inclination to illustrate each possible entry: Segment 0: W0 = 3 which means that the increment value is +2 or +3. Segment 1: W0 = 2 which means that the increment value is +1 or +2. Segment 2: W0 = 1 which means that the increment value is 0 or +1. Segment 3: W0 = 0 which means that the increment value is -1 or 0. - i In addition to the MSLUT curve (black line), which is defined by the given *ofs* bits, all four segments show upper limits (red line); in case all *ofs* bits in the particular segments are set to 1. - i The green line shows the lower limit in case all *ofs* bits in the particular segments are set to 0. Figure 51: MSLUT Curve with all possible Base Wave Inclinations (highest Inclination first) Standard Sine Wave Setup Considerations prior to SETUP of MSLUT ## In order to set up a standard sine wave table for the MSLUT, the following considerations have to be taken into account: #### **PRECONSIDERATIONS:** - The microstep table for the standard sine wave begins with eight entries (0 to 7) {0, 1, 3, 4, 6, 7, 9, 10 ...} etc. - The maximum difference between two values in this section is +2, whereas the minimum difference is +1. - While advancing according to the table, the very first time the difference between two MSLUT values is lower than +1 is between position 153 and position 154. Both entries are identical. - The start value is 0 for the sine wave. - The calculated value for position 256 (i.e. start of cosine wave) is 247. - → Description is continued on next page. ## Standard Sine Wave Setup #### In order to set up the standard sine wave table, proceed as follows: #### **Action:** - ➤ Set a starting value *START\_SIN* = 0 matching sine wave entry 0. - > Set a base wave inclination range of W0 = b'10 = 2 to skip between +1 / +2, valid from 0 to X1. - $\triangleright$ Calculate the differences between every entry: $\{+1, +2, +1, +2, +1, +2, +1, \dots\}$ . - ➤ Set the microstep table entries *ofs*XX to 0 for the lower value (+1); 1 for the higher value (+2). Thus, the first seven microstep table entries *ofs*00 to *ofs*06 are: {0, 1, 0, 1, 0, 1, 0 ...} - $\succ$ The base wave inclination must be lowered at position 153, at very latest. Use the next base wave inclination range 1 with W1 = b'01 = 1 to skip between +0 and +1. - > Set X1 = 153 in order to switch to the next inclination range. From here on, an offset of SXX of 0 means add nothing; 1 means add +1. - > Set START\_SIN90\_120 = 247, which is equal to the value at position 256. - ➤ Only two of four wave segments with different base wave inclinations are used. The remaining wave inclination ranges W2 and W3 should be set to the same value as W1; and X2 and X3 can be set to 255. Thereby, only two wave inclination segments are effective. #### Result: A standard sine wave is defined as MSLUT. The following table shows an extract of this curve. | | Overview of the Microstep Behavior Example | | | | | | | | | | | |------------------------------|--------------------------------------------|----|----|----|----|----|----|----|---------|-----|---------| | Microstep<br>number | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | <br>153 | 154 | <br>255 | | Desired table entry | 0 | 1 | 3 | 4 | 6 | 7 | 9 | 10 | <br>200 | 200 | <br>247 | | Difference to next entry | 1 | 2 | 1 | 2 | 1 | 2 | 1 | | <br>0 | | <br>0 | | Required segment inclination | +2 | +2 | +2 | +2 | +2 | +2 | +2 | | <br>+1 | | <br>+1 | | Ofs bit entry | 0 | 1 | 0 | 1 | 0 | 1 | 0 | | <br>0 | | <br>0 | Table 41: Overview of the Microstep Behavior Example #### 11. Decoder Unit: Connecting ABN, SSI, or SPI Encoders correctly TMC4330A is equipped with an encoder input interface for incremental ABN encoders, absolute SSI or SPI encoders. This chapter provides basic setup information for correct analysis of connected encoder signals. | Decoder Pins | | | | | | |--------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Pin Names | Туре | Remarks | | | | | A_SCLK | Input or Output | A signal of ABN encoder or<br>Serial Clock output for absolute SSI, or SPI encoders. | | | | | ANEG_NSCLK | Input or Output | Negated A signal of ABN encoder or<br>Negated Serial Clock output for SSI encoder or<br>Low active Chip Select signal for SPI encoders. | | | | | B_SDI | Input | B signal of ABN encoder or<br>Serial Data Input of SSI, or SPI encoders. | | | | | BNEG_NSDI | Input or Output | Negated B signal of ABN encoder or<br>Negated Serial Data Input of SSI encoders or<br>Serial Data Output of SPI encoder. | | | | | N | Input | N signal of ABN encoder. | | | | | NNEG | Input | Negated N signal of ABN encoder. | | | | Table 42: Dedicated Decoder Unit Pins | Decoder Unit Registers | | | | | | | |--------------------------------|--------------------|----|--------------------------------------------------------------------------------|--|--|--| | Register Name | e Register address | | Remarks | | | | | GENERAL_CONF | 0x00 | RW | Bit11:10: serial_enc_in_mode, Bit12: diff_enc_in_disable | | | | | INPUT_FILT_CONF | 0x03 | RW | Input filter configuration (SR_ENC_IN, FILT_L_ENC_IN). | | | | | ENC_IN_CONF | 0x07 | RW | Encoder configuration register. | | | | | ENC_IN_DATA | 0x08 | RW | Serial encoder input data structure. | | | | | ENC_POS | 0x50 | RW | Current absolute encoder position in microsteps. | | | | | ENC_LATCH | 0x51 | R | Latched absolute encoder position. | | | | | ENC_POS_DEV | 0x52 | R | Deviation between XACTUAL and ENC_POS. | | | | | ENC_CONST | 0x54 | R | Internally calculated encoder constant. | | | | | Encoder Register Set | 0x5158<br>0x6263 | W | Encoder configuration parameter. | | | | | Encoder velocity | 0x65<br>0x66 | R | Current encoder velocity (signed). Current filtered encoder velocity (signed). | | | | | ADDR_TO_ENC<br>DATA_TO_ENC | 0x68<br>0x69 | W | Serial encoder request data. | | | | | ADDR_FROM_ENC<br>DATA_FROM_ENC | 0x6A<br>0x6B | R | Serial encoder request data response. | | | | | Encoder compensation | 0x7D | W | Encoder compensation register set. | | | | Table 43: Dedicated Decoder Unit Registers ## 11.1.1. Selecting the correct Encoder The encoder interface consists of six pins that can be connected with different encoder types. Depending on the encoder type, the pins serve as inputs or as outputs. If inputs are assigned, the incoming signals can be filtered, as explained in chapter 4, page 18. Consequently, $SR\_ENC\_IN$ and $FILT\_L\_ENC\_IN$ must be set accordingly. In the following, three options are presented to select a connected encoder properly. #### **OPTION 1: INCREMENTAL ABN ENCODERS** #### In order to set up a connected incremental ABN encoder, do as follows: #### **Action:** > Set serial\_enc\_in\_mode = b'00 (GENERAL\_CONF register 0x00). #### Result: An incremental ABN encoder is selected. #### **OPTION 2: ABSOLUTE SSI ENCODERS** #### In order to set up a connected absolute SSI encoder, do as follows: #### **Action:** > Set serial\_enc\_in\_mode = b'01 (GENERAL\_CONF register 0x00). #### **Result:** An absolute SSI encoder is selected. i In order to avoid an erroneous status of the connected absolute SSI encoder, a proper configuration is necessary prior to enabling; as described further down below on the subsequent pages: see section 15.4. on page 102. #### **OPTION 3: ABSOLUTE SPI ENCODERS** #### In order to set up a connected absolute SPI encoder: #### **Action:** ➤ Set serial\_enc\_in\_mode = b'11 (GENERAL\_CONF register 0x00). #### Result: An absolute SPI encoder is selected. - i In order to avoid an erroneous status of the connected absolute SPI encoder, a proper configuration is necessary prior to enabling; as described further down below on the subsequent pages: see section 15.4. on page 102. - → Turn page for encoder pin assignment overview. # 11.1.2. Disabling digital differential Encoder Signals If incremental ABN or absolute SSI encoders are selected, the dedicated encoder signals are treated as digital differential signals per default. For internally displaying a valid input level, the levels of a dedicated pair must be digitally inversed. i No analog differential circuit is available. In order to disable the digital differential input signals, do as follows: #### **Action:** > Set diff\_enc\_in\_disable = 1 (GENERAL\_CONF register 0x00). #### **Result:** Dedicated encoder signals are treated as single signals and every negated pin is ignored. i Concerning absolute SPI encoders, this is done automatically. | | Pin Assignment based on selected Encoder Setup | | | | | | | | | |-----|------------------------------------------------|--------------|--------------|--------------|--------------|--------------|--|--|--| | Pin | Din Nama | Increme | ntal ABN | Absolu | Absolute SSI | | | | | | No. | Pin Name | Differential | Single-ended | Differential | Single-ended | Single-ended | | | | | 40 | A_SCLK | Α | Α | SCLK | SCLK | SCLK | | | | | 1 | ANEG_NSCLK | ¬A | - | ¬SCLK | - | CS | | | | | 10 | B_SDI | В | В | SDI | SDI | SDI | | | | | 11 | BNEG_NSDI | ¬B | - | ¬SDI | - | SDO | | | | | 21 | N | N | N | - | - | - | | | | | 22 | NNEG | ¬N | - | - | - | - | | | | Table 44: Pin Assignment based on selected Encoder Setup # 11.1.3. Inverting of Encoder Direction In order to easily align the encoder direction with the motor direction it is possible to invert the encoder direction by setting one switch. #### In order to invert the encoder direction, do as follows: #### **Action:** Set invert\_direction = 1 (ENC\_CONF register 0x07). #### **Result:** The calculation of the in external position *ENC\_POS* is inverted, turning increment to decrement and vice versa. 11.1.4. Encoder Misalignment Compensation If the encoder is installed correctly, the encoder values form a circle for one motor revolution. Thus, the deviation *ENC\_POS\_DEV* between real position *ENC\_POS* und internal position *XACTUAL* forms a constant function over the whole motor revolution. Consequently, the resulting form of a deficiently installed encoder is oval-shaped. This system failure results in a new function of *ENC\_POS\_DEV* that is similar to a sine function. In figure A below, the position deviation is shown as function of one motor revolution, which comprises 51200 microsteps. TMC4330A provides an option to compensate this kind of misalignment by adding a triangular shape function that counteracts the system error. This can improve the encoder value evaluation significantly. Per default, this function is constant at 0. #### In order to setup the triangular compensation function, do as follows: #### **Action:** - ➤ Set proper *ENC\_COMP\_XOFFSET* register 0x7D (15:0). - ➤ Set proper *ENC\_COMP\_YOFFSET* register 0x7D (23:16). - ➤ Set proper *ENC\_COMP\_AMPL* register 0x7D (31:24). #### Result: ENC\_COMP\_XOFFSET is 16-bit register which represents a numeral figure between 0 and 1. The resulting offset on the abscissa is calculated by: XOFF\_LOW = ENC\_COMP\_XOFFSET · microsteps/rev / 65536. A triangular function is generated, which has its **lowest point at** (XOFF\_LOW; ENC\_COMP\_YOFFSET). The peak is shifted at a distance of half a revolution. The **peak coordinate** (XOFF\_PEAK; YOFF\_PEAK) is calculated as follows: XOFF\_PEAK = *ENC\_COMP\_XOFFSET* · microsteps/rev / 65536 + microsteps/rev / 2. YOFF\_PEAK = *ENC\_COMP\_YOFFSET* + *ENC\_COMP\_AMPL*. In figure A below, the red line illustrates this compensation function. Internally, the triangular function is added to the *ENC\_POS* value. As a result, the position deviation is harmonized as a function of the motor revolution; which can be seen in figure B below. Figure 52: Triangular Function that compensates Encoder Misalignments #### 11.2. Incremental ABN Encoder Settings Incremental ABN encoders increment or decrement the external position counter register ENC POS 0x50. This is based on A- and B-signal level transitions. 11.2.1. **Automatic Constant Configuration of Incremental ABN Encoder** The external position register ENC\_POS 0x50 is based on internal microsteps. Thus, every AB transition is transferred to microsteps by a fixed constant value. TMC4330A is able to calculated this constant automatically. In order to configure the incremental ABN encoder constant automatically, do as follows: #### **Action:** - > Set fullstep resolution of the motor in FS\_PER\_REV (STEP\_CONF register 0x0A). - ➤ Set microstep resolution *MSTEP\_PER\_FS* (*STEP\_CONF register* 0x0A). - > Set encoder resolution the number of AB transitions during one revolution in register ENC\_IN\_RES 0x54 (write access). #### Result: The encoder constant value ENC CONST (readable at register 0x54) is calculated as follows: This constant is the number of microsteps through which ENC POS is incremented or decremented by one AB transition. - ENC\_CONST consists of 15 digits and 16 decimal places. - In case 16 bits are not sufficient for a binary representation of the decimal places, TMC4330A tries to match them to a multiple of 10000 within these 16 decimal places. Thereby, a perfect match can be achieved in case decimal representation is preferred to a binary one. - In case the decimal representation also does not fit completely, the type of the places of *ENC\_CONST* can be selected manually ENC\_IN\_CONF(0). Set ENC\_IN\_CONF(0) to 0 for binary representation; or set it to 1 for the decimal one. Keep in mind that with this approach ENC POS can slightly differ from the real position; especially the further away the position moves from 0. 11.2.2. **Manual Constant Configuration of Incremental ABN Encoder** For some applications it can be useful to define the encoder constant value, which in this case does not correspond to the number of microsteps per revolution; e.g. if the encoder is not mounted directly on the motor. #### In order to configure the incremental ABN encoder constant manually, do as follows: #### **Action:** - > Set *ENC IN RES*(31) =1. - > Set ENC\_IN\_CONF(0) to 0 for a binary or to 1 for a decimal representation as explained in the previous section. - ➤ Set required encoder resolution in *ENC\_IN\_RES* (30:0) register 0x54. #### Result: ENC\_CONST consists of 15 digits and 16 decimal places. The constant is the number of microsteps by which ENC\_POS is incremented or decremented by one AB transition. #### 11.3. Incremental Encoders: Index Signal: N resp. Z The index signal (N or Z channel) represents a recurrence of the same position in one motor encoder revolution. TMC4330A makes use of this signal to clear the external position counter, or to take a snapshot of the external or internal position, which then can be used to refine the home position more precisely. Figure 53: Outline of ABN Signals of an incremental Encoder #### 11.3.1. Setup of Active Polarity for Index Channel Per default, the index channel is configured low active. #### In order to set up high active polarity for the index channel, do as follows: #### Action: ightharpoonup Set $pol_n = 1$ (register $ENC_CONF$ 0x07). #### **Result:** The index channel is high active. #### 11.3.2. Configuration of N Event The active polarity of the index channel can be used to clear the external position counter or to take a snapshot of the external or internal position. Therefore, N event is created internally. N event is based on the active polarity of the index channel. As addition, they can also be based on the polarities of the A and B channels. Index Channel Sensitivity Four active polarity configuration options for the index channel are available, which are presented below. Configuration choice depends on customer-specific design wishes. ## In order to set up the index channel sensitivity based on active polarity, do as follows: #### **Action:** > Set *n\_chan\_sensitivity* (register *ENC\_CONF* 0x07) to: | Index Channel Sensitivity | | | | | | | |---------------------------|-----------------------------------------------------------------------------------------------------------|--|--|--|--|--| | n_chan_sensitivity | Result | | | | | | | b'00 | N event is active in case index voltage level fits pol_n. | | | | | | | b'01 | N event is triggered when the index channel switches to active polarity. | | | | | | | b'10 | N event is triggered when the index channel switches to inactive polarity. | | | | | | | b'11 | N event is triggered at both edges when the index channel switches to either active or inactive polarity. | | | | | | Table 45: Index Channel Sensitivity • → Description continued on next page. #### A and B Channel Signal Polarities for N Event It can be useful to specify A and B channel signal polarities for N event. Per default, the polarities of both signal lines are set to 0 (low active). ## In order to set up A channel polarity to high active for N event, do as follows: #### **Action:** ightharpoonup Set $pol_a for_n = 1$ (ENC\_CONF register 0x07). #### **Result:** Now, A channel signal polarity for N event is high active. ### In order to set up B channel polarity to high active for N event, do as follows: #### **Action:** $\rightarrow$ Set $pol_b_for_n = 1$ (ENC\_CONF register 0x07). #### Result: Now, B channel signal polarity for N event is high active. In case A and B channel polarities do not have an influence on N event, both A and B channel polarity signals can be ignored. #### In order to ignore A and B channel polarities, do as follows: #### **Action:** Set ignore\_ab = 1 (ENC\_CONF register 0x07). #### Result: Now, the A and B channel signal polarities have no influence on N event. #### 11.3.3. Detecting the N Event Continous detection ### choices are available to detect an N event: continous and single detection. In case the N event is properly configured as explained in the sections before, two #### In order to detect the N event continuously, do as follows: #### Action: - > Configure the N event properly. - Set clr\_latch\_cont\_on\_n = 1 (ENC\_CONF register 0x07). #### Result On every N event the $N\_ACTIVE\_F$ ag (STATUS register bit 15) is active. Further on, the $N\_ACTIVE$ event (EVENTS register bit 19) will be set until it is cleared (see chapter 5.1, page 22). #### Single detection #### In order to only detect the next N event, do as follows: #### **Action:** - Configure the N event properly. - Set clr\_latch\_cont\_on\_n = 0 (ENC\_CONF register 0x07). - ➤ Set clr\_latch\_once\_on\_n = 1 (ENC\_CONF register 0x07). #### Result When the next N event occurs, the $N\_ACTIVE\_F$ ag (STATUS register bit 15) is active. Further on, the $N\_ACTIVE$ event (EVENTS register bit 19) will be set until it is cleared (see chapter 5.1., page 22). After the particular N event, *clr\_latch\_once\_on\_n* is automatically reset to 0. # 11.3.4. External Position Counter ENC\_POS Clearing #### ENC\_POS Continous Clearing N event can be used to clear the external position register *ENC\_POS* 0x50. Two choices are available: continous clearing and single clearing. i Common practice is to clear to 0. However, TMC4330A offers the possibility to clear to any single microstep count. #### In order to set *ENC\_POS* on N event to continuous clearing, do as follows: #### **Action:** - > Set *ENC\_RESET\_VAL* register 0x51 to the requested microstep position. - Set clr\_latch\_cont\_on\_n = 1 (ENC\_CONF register 0x07). - $\triangleright$ Set *clear\_on\_n* = 1 (*ENC\_CONF* register 0x07). #### Result: On every N event ENC POS is set to ENC RESET VAL. #### ENC\_POS Single Clearing #### In order to only clear *ENC\_POS* for the next N event, do as follows: #### Action: - > Set ENC\_RESET\_VAL register 0x51 to the requested microstep position. - Set clr\_latch\_cont\_on\_n = 0 (ENC\_CONF register 0x07). - ➤ Set *clr\_latch\_once\_on\_n* = 1 (*ENC\_CONF* register 0x07). - $\triangleright$ Set *clear\_on\_n* = 1 (*ENC\_CONF* register 0x07). #### **Result:** When the next N event occurs, *ENC\_POS* is set to *ENC\_RESET\_VAL*. After the particular N event, *clr\_latch\_once\_on\_n* is automatically reset to 0. #### 11.3.5. Latching External Position N event can be used to latch external position register *ENC\_POS* 0x50 to storage register *ENC\_LATCH* 0x51 (read access). Two choices are available: Continous latching and single latching. #### Continous Encoder Latching ## In order to continuously latch *ENC\_POS* to *ENC\_LATCH* on N event, do as follows: #### Action: - $\triangleright$ Set $clr_latch_cont_on_n = 1$ (ENC\_CONF register 0x07). - ➤ Set *latch\_enc\_on\_n* = 1 (*ENC\_CONF* register 0x07). #### Result: On every N event ENC POS register 0x50 is latched to ENC LATCH register 0x51. #### Single Encoder Latching ## In order to only latch *ENC\_POS* to *ENC\_LATCH* for the next N event, do as follows: #### **Action:** - Set clr\_latch\_ cont\_on\_n = 0 (ENC\_CONF register 0x07). - Set clr\_latch\_once\_on\_n = 1 (ENC\_CONF register 0x07). - ➤ Set *latch\_enc\_on\_n* = 1 (*ENC\_CONF* register 0x07). #### Result: When the next N event occurs, *ENC\_POS* register 0x50 is latched to *ENC\_LATCH* register 0x51. After the particular N event, *clr\_latch\_once\_on\_n* is automatically reset to 0. → Description continued on next page. 11.3.6. Latching Internal Position N event can be used to latch internal position register $X\_ACTUAL$ 0x21 to storage register $X\_LATCH$ 0x36 (read access). Two choices are available: Continous latching and single latching. #### Continous Latching ## In order to continuously latch $X\_ACTUAL$ to $X\_LATCH$ on N event, do as follows: #### **Action:** - Set clr\_latch\_cont\_on\_n = 1 (ENC\_CONF register 0x07). - Set latch\_enc\_on\_n = 1 (ENC\_CONF register 0x07). - $\rightarrow$ Set $latch_x_on_n = 1$ (ENC\_CONF register 0x07). #### **Result:** On every N event X\_ACTUAL register 0x21 is latched to X\_LATCH register 0x36. #### Single Latching ## In order to only latch $X\_ACTUAL$ to $X\_LATCH$ for the next N event, do as follows: #### **Action:** - ➤ Set clr\_latch\_cont\_on\_n = 0 (ENC\_CONF register 0x07). - ➤ Set clr\_latch\_once\_on\_n = 1 (ENC\_CONF register 0x07). - Set latch\_enc\_on\_n = 1 (ENC\_CONF register 0x07). - $\rightarrow$ Set $latch_x_on_n = 1$ (ENC\_CONF register 0x07). #### Result When the next N event occurs, $X\_ACTUAL$ register 0x21 is latched to $X\_LATCH$ register 0x36. After the particular N event, $clr\_latch\_once\_on\_n$ is automatically reset to 0. #### 11.4. Absolute Encoder Settings Serial encoders provide absolute encoder angle data in contrast to step transitions, which are delivered from incremental encoders. TMC4330A provides an external clock for the encoder in order to trigger serial data input, 11.4.1. Singleturn or Multiturn Data TMC4330A offers singleturn and multiturn options for the serial data stream interpretation. Per default, multiturn data is not enabled. In case multiturn data is enabled, it is interpreted as unsigned count of revolutions. #### In case multiturn encoder data is transmitted, do as follows: #### **Action:** - > Set multi\_turn\_in\_en = 1 (ENC\_CONF register 0x07). - OPTIONAL CONFIGURATION: Set multi\_turn\_in\_signed = 1. In case multiturn data is provided as signed count of encoder revolutions. #### Result: Data from connected encoders are interpreted as multiturn data. In case only singleturn data is transmitted TMC4330A is able to permanently calculate internally the number of encoder revolutions as if it where externally transferred multiturn data. In case singleturn encoder data is transmitted but internally multiturn data is required, do as follows: #### **Action:** - Set multi\_turn\_in\_en = 0 (ENC\_CONF register 0x07). - > Set calc multi turn behav = 1 (ENC CONF register 0x07). #### **Result:** Data from connected singleturn encoders is internally transferred to multiturn data. #### **NOTE:** → Multiturn calculations are only correct in case two consecutive singleturn data values differ only by one step less than a half turn difference, or even less. 11.4.2. Automatic Constant Configuration of Absolute Encoder The external position register *ENC\_POS* 0x50 is based on internal microsteps. Thus, every input data angle is transferred to microsteps by a fixed constant value. TMC4330A is able to automatically calculate this constant. ## In order to configure the absolute encoder constant automatically, do as follows: #### **Action:** - ➤ Set fullstep resolution of the motor in FS\_PER\_REV (STEP\_CONF register 0x0A). - ➤ Set microstep resolution MSTEP\_PER\_FS (STEP\_CONF register 0x0A). - ➤ Set encoder resolution in register *ENC\_IN\_RES* 0x54 (write access). #### **Result:** The encoder constant value *ENC\_CONST* (readable at register 0x54) is calculated as follows: #### ENC CONST = MSTEP PER FS · FS PER REV / ENC IN RES The external position *ENC\_POS* 0x50 is calculated by multiplying the constant with the transmitted input angle. - i ENC CONST consists of 15 digits and 16 decimal places. - i In contrast to incremental ABN encoders, *ENC\_CONST* is always represented as binary constant. #### 11.4.3. Manual Constant Configuration of incremental ABN Encoder For some applications it can be useful to define the encoder constant value, which in this case does not correspond to the number of microsteps per revolution; e.g. if the encoder is not mounted directly on the motor. ## In order to configure the absolute encoder constant manually, do as follows: #### **Action:** - > Set *ENC IN RES* (31) =1. - > Set required encoder resolution in ENC\_IN\_RES (30:0) register 0x54. #### Results *ENC\_CONST* consists of 15 digits and 16 decimal places. The external position *ENC\_POS* 0x50 is calculated by multiplying the constant with the transmitted input angle. 11.4.4. Absolute Encoder Data Setup Encoder Data must be maintained correctly. Consequently, certain settings must be configured so that TMC4330A displays them as specified. #### In order to configure absolute encoder data, do as follows: #### **Action:** Set SINGLE\_TURN\_RES (ENC\_IN\_DATA register 0x08) to the number of singleturn data bits -1. #### **OPTION A1: IF MULTITURN DATA IS TRANSMITTED** ➤ Set *MULTI\_TURN\_RES* (*ENC\_IN\_DATA* register 0x08) to the number of multiturn data bits -1. #### OR OPTION A2: IF MULTITURN DATA IS NOT TRANSMITTED - > Set MULTI\_TURN\_RES = 0 (ENC\_IN\_DATA register 0x08). - ➤ Set STATUS\_BIT\_CNT (also register 0x08) to the number of status bits. #### **OPTION B1: IF STATUS FLAGS ARE ORDERED IN FRONT** Set left\_aligned\_data = 0 (ENC\_IN\_CONF register 0x07). #### OR OPTION B2: IF STATUS FLAGS ARE ORDERED IN FRONT Set left\_aligned\_data = 1 (ENC\_IN\_CONF register 0x07). #### **Result:** SINGLE\_TURN\_RES defines the most significant bit (MSB) of the angle data bits, whereas MULTI\_TURN\_RES defines the MSB of the revolution counter bits. Up to three status bits can be received. The number of transferred clock bits that are sent to the encoder is calculated as follows: #SCLK Cycles= (SINGLE\_TURN\_RES+1) + (MULTI\_TURN\_RES+1) + STATUS\_BIT\_CNT Also, the order in which the status bits occur in one encoder data stream can be configured. In Figure 54, example setups are depicted. #### **NOTE:** - → In case more than 3 status bits or additional fill bits are sent from the encoder, clock errors can occur because the number of transferred clock bits does not fit. - → In order to prevent clock failures, MULTI\_TURN\_RES can be set to a higher value than otherwise required; even if the encoder does not provide multiturn data. This can result in erroneous multiturn data, which can be corrected by setting multi\_turn\_in\_en=0 in order to skip multiturn data automatically. - → In order to compensate unavailable multiturn data make use of calc\_multi\_turn\_behav, as explained in section <u>15.4.1</u> on page <u>102</u>. Figure 54:Serial Data Output: Four Examples Key: - a) SINGLE\_TURN\_RES=6; MULTI\_TURN\_RES=4; STATUS\_BIT\_CNT=0; left\_aligned\_data=0 - b) SINGLE\_TURN\_RES=6; MULTI\_TURN\_RES=0; STATUS\_BIT\_CNT=2; left\_aligned\_data=0 - c) SINGLE\_TURN\_RES=5; MULTI\_TURN\_RES=4; STATUS\_BIT\_CNT=1; left\_aligned\_data=0 - d) SINGLE\_TURN\_RES=4; MULTI\_TURN\_RES=2; STATUS\_BIT\_CNT=3; left\_aligned\_data=1 <sup>© 2019</sup> TRINAMIC Motion Control GmbH & Co. KG, Hamburg, Germany — Terms of delivery and rights to technical change reserved. Download newest version at: $\underline{\text{www.trinamic.com}}$ . ## 11.4.5. Emitting Encoder Data Variation For some applications it can be useful to limit the difference between two consecutive encoder data values; for instance, if encoder data lines are subject to too much noise. Per default, encoder data values can show a difference of 1/8<sup>th</sup> per encoder revolution, only if the limitation is enabled. The difference can be configured to a smaller value, if necessary. ## In order to enable and configure encoder data variation limitation, do as follows: #### **Action:** - > OPTIONAL: Set proper SER\_ENC\_VARIATION register 0x63 (7:0). - ➤ Set serial\_enc\_variation\_limit =1 (ENC\_IN\_CONF register 0x07). #### Result: The encoder data value that is received subsequently must not exceed the previous data more than: Maximum tolerated deviation = SER\_ENC\_VARIATION / 256 · 1/8 · ENC\_IN\_RES. In case the variation exceeds the above mentioned limit, the new data value is rejected internally and the status flag SER\_ENC\_DATA\_FAIL is raised. i In case SER\_ENC\_VARIATION = 0, the limit is defined by 1/8 · ENC\_IN\_RES. #### 11.4.6. SSI Clock Generation In order to receive encoder data from the absolute encoder, TMC4330A generates clock patterns according to SSI standard. Data transfer is initiated by switching the clock line SCLK from high to low level. The transfer starts with the next rising edge of SCLK. The number of emitted clock cycles depends on the expected data width, as explained in section <u>15.4.4</u>. ## Configuration Details One clock cycle has a high and a low phase, which can be defined separately according to internal clock cycles. Per default, sample points of serial data are set at the falling edges of SCLK. Some encoders need more clock cycles – than are available during the low clock phase – in order to prepare data for transfer. Also, due to long wires, data transfer can take more time. To counteract the above mentioned issues, the delay time <code>SSI\_IN\_CLK\_DELAY</code> (default value equals 0) for compensation can be specified in order to prolong the sampling start. Therefore, this delay configuration can automatically generate more clock cycles. After a data request – when all clock cycles have been emitted – the serial clock must remain idle for a certain interval before the next request is automatically initiated. This interval *SER\_PTIME* can also be configured in internal clock cycles. i According to SSI standard, select an interval that is longer than 21 $\mu$ s. ## In order to configure the SSI clock generation, do as follows: Action: - ➤ Set SINGLE\_TURN\_RES (ENC\_IN\_DATA register 0x08) to the number of singleturn data bits -1. - ➤ Set MULTI\_TURN\_RES (ENC\_IN\_DATA register 0x08) to the number of multiturn data bits -1 in case multiturn data is enabled and used. - > Set STATUS\_BIT\_CNT (ENC\_IN\_DATA reg. 0x08) to the number of status bits. - > Set proper *left aligned data* (ENC IN CONF register 0x07). - > Set proper SER CLK IN LOW (register 0x56) in internal clock cycles. - Set proper SER\_CLK\_IN\_HIGH (register 0x56) in internal clock cycles. - OPTIONAL CONFIG: Set proper SSI\_IN\_CLK\_DELAY (register 0x57) in internal clock cycles. - > OPTIONAL CONFIG: Set proper SER\_PTIME (reg. 0x58) in internal clk cycles. - Finally, set serial\_enc\_in\_mode = b'01. #### **Result:** TMC4330A emits serial clock streams at SCLK in order to receive absolute encoder data at SDI. If $SSI\_IN\_CLK\_DELAY > 0$ , the SDI sample points are delayed (see figures below). $SER\_PTIME$ defines the interval between two consecutive data requests. i If differential encoder is selected, the negated clock emits at ¬SCLK; and ¬SDI is also evaluated. Figure 55: SSI: SSI\_IN\_CLK\_DELAY=0 Figure 56: SSI: SSI\_IN\_CLK\_DELAY>SER\_CLK\_IN\_HIGH 11.4.7. Enabling Multicycle SSI request If safe transmission must be determined, it is possible to send a second request so that the encoder repeats the same encoder data. Therefore, a second interval *SSI WTIME* must be defined. $\mathbf{i}$ According to SSI standard, select an interval that is shorter than 19 $\mu$ s. #### In order to enable multicycle requests, do as follows: #### **Action:** - ➤ Set *ssi\_multi\_cycle\_data* =1 (*ENC\_IN\_CONF* register 0x07). - > Set proper SSI WTIME (register 0x57) in internal clk cycles. #### Result: After a data request – when all clock cycles have been emitted – the serial clock remains idle for *SSI\_WTIME* clock cycles. Afterwards, the second request is automatically initiated to receive the same encoder data. If the second encoder data differs from the first one, error flag *MULTI\_CYCLE\_FAIL* (register 0x0F) and error event *SER\_ENC\_DATA\_FAIL* (register 0x0E) is generated. After the second data request, the next interval lasts *SER\_PTIME* clock cycles to request new encoder data. 11.4.8. Gray-encoded SSI Data Streams Several but not all SSI encoders emit angle data, which is gray-encoded. TMC4330A is able to decode this data automatically. #### In order to enable gray-encoded angle data, do as follows: #### **Action:** Set ssi\_gray\_code\_en = 1 (ENC\_IN\_CONF register 0x07). #### **Result:** Encoder data is recognized as gray-encoded and thus also decoded accordingly. #### 11.4.9. SPI Encoder Data Evaluation SPI encoder interfaces typically consist of four signal lines. In addition to SSI encoder signal lines (SCLK, MISO), a chip select line (CS) and a data input (MOSI) to the master is provided. SPI Encoder Communication Process The number of bits per transfer is calculated automatically; based on proper *multi\_turn\_in\_en*, *SINGLE\_TURN\_RES*, *MULTI\_TURN\_RES*, and *STATUS\_BIT\_CNT*, as explained in sections 15.4.1 (page 102) and 15.4.4 (page 104). A typical SPI communication process responds to any SPI data transfer request when the next transmission occurs. When TMC4330A receives an answer from the encoder, it calculates *ENC\_POS* immediately. The encoder slave does not send any data without receiving a request first. Therefore, TMC4330A always sends *ADDR\_TO\_ENC* value to request encoder data from the SPI encoder slave device. The LSB of the serial data output is *ADDR\_TO\_ENC*(0). Received encoder data is stored in *ADDR\_FROM\_ENC*. Thus, encoder values can be verified and compared to microcontroller data later on. i The clock generation works similarly to SSI clock generation, as described in section <u>15.4.5</u> on page <u>106</u>; based on proper <u>SER\_CLK\_IN\_HIGH</u>, <u>SER\_PTIME</u>, and <u>SER\_CLK\_IN\_LOW</u>. #### In order to configure a basic SPI communication procedure, do as follows: #### Action: - ➤ Set SINGLE\_TURN\_RES (ENC\_IN\_DATA register 0x08) to the number of singleturn data bits -1. - ➤ Set MULTI\_TURN\_RES (ENC\_IN\_DATA register 0x08) to the number of multiturn data bits -1 in case multiturn data is enabled and used. - > Set STATUS\_BIT\_CNT (ENC\_IN\_DATA register 0x08) to the number of status bits. - Set proper left\_aligned\_data (ENC\_IN\_CONF register 0x07). #### et correct SPI #### transfer mode that is described in the next section. - ➤ Set ADDR\_TO\_ENC register 0x68 to the specified SPI encoder address that contains angle data. - ➤ Set proper SER\_CLK\_IN\_LOW (register 0x56) in internal clock cycles. - > Set proper SER\_CLK\_IN\_HIGH (register 0x56) in internal clock cycles. - OPTIONAL CONFIG: Set proper SER\_PTIME (register 0x58) in internal clk cycles. - Finally, set serial\_enc\_in\_mode = b'11. #### **Result:** TMC4330A emits serial clock streams at SCLK in order to receive absolute encoder data at SDI pin. The number of generated clock cycles depends on SINGLE\_TURN\_RES, MULTI\_TURN\_RES, and STATUS\_BIT\_CNT. Pin ANEG\_NSCLK functions as negated chip select line for the SPI encoder that is generated according to the serial clock and the selected SPI mode; which is described in the next section. Pin BNEG\_NSDI is the MOSI line that transfers SPI datagrams to the SPI encoder. Datagrams, which are transferred permanently to receive angle data, consists of ADDR\_TO\_ENC data. SER\_PTIME defines the interval between two consecutive data requests. • → Turn page for information on SPI mode selection. 11.4.10. SPI Encoder Mode Selection Per default, SPI encoder data transfer is managed in the same way as the communication between microcontroller and TMC4330A. TMC4330A supports all four SPI modes with proper setting of switches *spi low before cs* and *spi data on cs*. # THE PROCESS IS AS FOLLOWS: By setting **spi\_low\_before\_cs** = **0**, negated chip select line at ANEG\_NSCLK is switched to active low **before** the serial clock line SCLK switches. By setting **spi\_low\_before\_cs** = **1**, negated chip select line at ANEG\_NSCLK is switched to active low **after** the serial clock line SCLK switches. By setting **spi\_data\_on\_cs** = **0**, the first data bit at BNEG\_NSDI is changed at the same time as the first slope of the serial clock SCLK. By setting **spi\_data\_on\_cs** = **1**, the first data bit at BNEG\_NSDI is changed at the same time as the negated chip select signal at BNEG\_NSDI switches to active level. In the table below, all four SPI modes are presented. Per default, the delay between serial clock line and negated chip select line has a time frame of either *SER\_CLK\_IN\_HIGH* or *SER\_CLK\_IN\_LOW* clock cycles, which depends on the actual voltage level of the serial clock. This particular interval does not always match the encoder behavior perfectly. Therefore, both the first and last intervals between the serial clock line and the negated chip select line can be specified separately in clock cycles at SSI\_IN\_CLK\_DELAY register 0x57. Below, the SSI\_IN\_CLK\_DELAY interval is highlighted in red in all four diagrams. Table 46: Supported SPI Encoder Data Transfer Modes # 11.4.11. SPI Encoder Configuration via TMC4330A Connected SPI encoder can be configured via TMC4330A., which renders a connection between microcontroller and encoder unnecessary. SPI Encoder Configuration Communication Process A configuration request is sent using the settings of *SERIAL\_ADDR\_BITS* and *SERIAL\_DATA\_BITS*, which define the transferring bit numbers. # In order to prepare SPI encoder configuration procedures, do as follows: - ➤ Set SERIAL\_ADDR\_BITS (ENC\_IN\_DATA register 0x08) to the number of address bits of any SPI encoder configuration datagram. - ➤ Set SERIAL\_DATA\_BITS (ENC\_IN\_DATA register 0x08) to the number of data bits of any SPI encoder configuration datagram. #### **Result:** In case configuration data is transferred to the SPI encoder, *SERIAL\_ADDR\_BITS* bits and *SERIAL\_DATA\_BITS* bits are sent in two SPI configuration datagrams; exactly in this order. Because encoder data requests occur as an endless stream, it is necessary to interrupt data requests when a configuration request occurs. Consequently, a handshake behavior is implemented. # In order to transfer configuration data to the SPI encoder, do as follows: # **Action:** - > Set DATA TO ENC register 0x69 to any value. - > Set *ADDR\_TO\_ENC* register 0x68 to the configuration address of the SPI encoder. - > Set *DATA\_TO\_ENC* register 0x69 to the configuration data of the SPI encoder. ### **Result:** The first *DATA\_TO\_ENC* access stops the repetitive encoder data request. After the second *DATA\_TO\_ENC* access, three datagrams are sent to SPI encoder: - 1. One address datagram is transmitted, which contains the *ADDR\_TO\_ENC* value. Data that is received simultaneously with the request is not stored. - 2. One data datagram is transmitted that contains the *DATA\_TO\_ENC* value. Data that is received simultaneously with the request is stored in *ADDR\_FROM\_ENC* register 0x6A because this is the response of the *ADDR\_TO\_ENC* request. - 3. One no-operation datagram (NOP) is transmitted. Data that is received simultaneously with the request is stored in *DATA\_FROM\_ENC* register 0x6B because this is the response of the *DATA\_TO\_ENC* request. # In order to finalize the configuration procedure and continue with the encoder data requests, do as follows: - > Read out *ADDR FROM ENC* register 0x6A first. - ➤ Set *ADDR\_TO\_ENC* register 0x68 to the specified SPI encoder address that contains angle data. - > Obligatory at finalization: Read out *DATA\_FROM\_ENC* register 0x6B. #### Result: The configuration request data is read out. After *DATA\_FROM\_ENC* register readout, the encoder data request stream of angle data continues. # 12. Possible Regulation Options with Encoder Feedback Beyond simple feedback monitoring, encoder feedback can be used for controlling motion controller outputs in such a way that the internal actual position matches or follows the real position *ENC\_POS*. Two options are provided: PID control and closed-loop operation. Closed-loop operation is preferable if the encoder is mounted directly on the back of the motor and position data is evaluated precisely. PID control is preferable if the encoder is located on the drive side with no fixed connection between motor and drive side; e.g. belt drives. | Closed-Loop and PID Registers | | | | | | | |-------------------------------------|------------------|-------|--------------------------------------------------------------------------------|--|--|--| | Register Name | Register ad | dress | Remarks | | | | | ENC_IN_CONF | 0x07 | RW | Encoder configuration register: Closed-Loop configuration switches. | | | | | CL_TR_TOLERANCE | 0x51 | R | Absolute tolerated deviation to trigger TARGET_REACHED during regulation. | | | | | ENC_POS_DEV | 0x52 | R | Deviation between XACTUAL and ENC_POS. | | | | | Closed-Loop and PID<br>Register Set | 0x595F<br>0x6061 | W | Closed-Loop and PID configuration parameters. | | | | | Encoder velocity configuration | 0x63 | W | Encoder velocity filter configuration parameters. | | | | | Encoder velocity | 0x65<br>0x66 | R | Current encoder velocity (signed). Current filtered encoder velocity (signed). | | | | Table 47: Dedicated Closed-Loop and PID Registers # **12.1. Feedback Monitoring** Based on the difference *ENC\_POS\_DEV* (readout at register 0x52) between internal position *XACTUAL* and external position *ENC\_POS*, a status flag *ENC\_FAIL\_F* and a corresponding error event *ENC\_FAIL* is generated automatically. # In order to set a tolerated position mismatch, do as follows: #### **Action:** ➤ Set *ENC\_POS\_DEV\_TOL* register 0x53 to the maximum microstep value that represents no mismatch failure. # **Result:** In case $|ENC\_POS\_DEV| \le ENC\_POS\_DEV\_TOL$ , no encoder failure flag is set. In case $|ENC\_POS\_DEV| > ENC\_POS\_DEV\_TOL$ , $ENC\_FAIL\_F$ ag is set. i At this point, the corresponding encoder event *ENC FAIL* is also triggered. # 12.1.1. Target-Reached during Regulation In case one of the regulation modes is selected, TARGET\_REACHED event and status flag is only released when: XACTUAL = XTARGET and $|ENC\_POS\_DEV| \le CL\_TR\_TOLERANCE$ . Consequently, *CL\_TR\_TOLERANCE* register 0x52 (only write access) is the maximal tolerated position mismatch for target reached status. 12.2. PID-based Control of XACTUAL Based on a position difference error $PID\_E$ the PID controller (Proportional Integral Differential) calculates a signed velocity value $PID\_VEL$ , which is used for minimizing the position error until $|PID\_E|$ - $PID\_TOLERANCE < 0$ is reached and the position error is removed. The PID controller of TMC4330A is programmable up to approximate 100 kHz update rate (at $f_{CLK} = 16$ MHz). This high speed update rate qualifies PID regulation for motion stabilization. The following parameters can be read out during PID operation. PID\_VEL 0x5A (read only) Actual PID output velocity that is calcuated as follows: $$PID\_VEL = \frac{PID\_P}{256} \cdot PID\_E \cdot \left[\frac{1}{s}\right] + \frac{PID\_I}{2^{16}} \cdot \int_0^t PID\_E \cdot dt \cdot \left[\frac{1}{s^2}\right] + PID\_D \cdot PID\_E \cdot \frac{d}{dt}$$ $$PID\_VEL = \frac{PID\_P}{256} \cdot PID\_E \cdot \left[\frac{1}{s}\right] + \frac{PID\_I}{256} \cdot \frac{PID\_ISUM}{256} \cdot \left[\frac{1}{s}\right] + PID\_D \cdot PID\_E \cdot \frac{d}{dt}$$ PID\_P = constant proportional term; PID\_I = constant integral term; PID\_D = constant derivate term PID\_E 0x5D (read only) Actual PID position deviation between internal and external position: PID\_E = XACTUAL - ENC\_POS PID\_ISUM 0x5B (write only) Actual PID integrator sum (update frequency: f<sub>CLK</sub>/128), which is calculated by: PID\_ISUM = PID\_ISUM\_last + PID\_E For instance, a constant difference error of 1 ( $PID\_E = 1$ ) will result in a $PID\_ISUM$ of 125000 within one second in case $f_{CLK} = 16$ MHz. $PID\_ISUM$ will be cleared (set to 0) in case $|PID\_E| - PID\_TOLERANCE < 0$ is reached and after the sign of $PID\_E$ has changed to avoid oscillations. 12.2.1. PID Control Parameters and Clipping Values In order to set parameters and clipping values for PID regulation correctly, consider the following details: PID\_P 0x5A PID\_I 0x5B PID\_D 0x5C The constant terms for PID control will be set in the registers 0x5A ( $PID_P$ ), 0x5B ( $PID_I$ ) and 0x5C ( $PID_D$ ). These values consist of 24 bits and are write only. PID\_DV\_CLIP 0x5E (write only) Large velocity variations are avoided by limiting *PID\_VEL* with *PID\_DV\_CLIP*. This clipping parameter limits the absolute value of *PID\_VEL*. The following equation is due to this constraint: $-PID\_DV\_CLIP \le PID\_VEL \le PID\_DV\_CLIP$ PID\_I\_CLIP 0x5D (14:0) (write only) The error sum *PID\_ISUM* (read out at 0x5B) is generated by the integral term. The absolute value of *PID\_ISUM* is limited by setting *PID\_I\_CLIP* register 0x5D(14:0): $-PID\_I\_CLIP \cdot 2^{16} \le PID\_ISUM \le PID\_I\_CLIP \cdot 2^{16}$ i The maximum value of *PID\_I\_CLIP* must meet the condition: PID I CLIP ≤ PID DV CLIP | PID I. PID\_D\_CLKDIV 0x5D (23:16) (write only) Time scaling for deviation (with respect to error correction periods) is controlled by the $PID\_D\_CLKDIV$ register 0x5D(23:16). For the derivate term of the PID control, $PID\_E$ will be compared to its former value every $PID\_D\_CLK\_DIV \cdot 128 / f_{CLK}$ [s]. PID\_TOLERANCE 0x5F (write only) TMC4330A provides the programmable hysteresis *PID\_TOLERANCE* for target position stabilization; which avoids oscillations through error correction in case *XACTUAL* is close to the real mechanical position. • → Turn page for information on enabling PID regulation. © 2019 TRINAMIC Motion Control GmbH & Co. KG, Hamburg, Germany — Terms of delivery and rights to technical change reserved. Download newest version at: <a href="https://www.trinamic.com">www.trinamic.com</a>. # 12.2.2. Enabling PID Regulation Now that PID control parameters and clipping values are configured, as explained above, PID regulation can be enabled. Two options can be selected. # In order to enable PID control, do as follows: ### **Action:** # **OPTION 1: BASE PULSE GENERATOR VELOCITY = 0** ➤ Set regulation\_modus = b'10 (ENC\_IN\_CONF register 0x07). # **OPTION 2: BASE PULSE GENERATOR VELOCITY = VACTUAL** Set regulation\_modus = b'11 (ENC\_IN\_CONF register 0x07). #### Result: PID regulation is enabled. The internal correction pulse generator velocity will be set according to *PID\_VEL* in two possible ways: In case *regulation\_modus* = b'10 is selected, zero is assigned as pulse generator base value. The pulse generator output velocity is equal to *PID\_VEL*. In case $regulation\_modus = b'11$ is selected, VACTUAL is assigned as pulse generator base value and the pulse generator output velocity is calculated by $VACTUAL + VEL\_PID$ . # **NOTE** → Detailed knowledge of a particular application (including dynamics of mechanics) is necessary for PID controller parameterization. # 12.3. Closed-Loop Operation The closed-loop unit of TMC4330A directly modifies Step/Dir outputs of the internal step generator; which is dependent on the feedback data. The 2-phase closed-loop control of TMC4330A follows a different approach than Field-Oriented Control (FOC); which is similar to PID control cascades. The ramp generator, which assigns target and velocity, is independent of position control (commutation angle control); which is also independent of S/D output control. 12.3.1. Basic ClosedLoop Parameters Closed-loop does not control current values via the internal step generator. The currents values at the SPI output and the Step/Dir outputs are verified using the evaluated difference between internal position *XACTUAL* and external position *ENC POS*; considering the calibrated offset parameter *CL OFFSET*. In order to set parameters and clipping values for closed-loop regulation correctly, consider the following details: CL\_OFFSET 0x59 This register contains the basic offset value between internal and external position during calibration process, which is necessary for closed-loop operation, and offers read-write access. The write access can be used if a defined fixed offset value is preferred, which is verified beforehand. ENC\_POS\_DEV 0x52 The continuously updated parameter *ENC\_POS\_DEV* displays the deviation between *XACTUAL* and *ENC\_POS*; considering *CL\_OFFSET*. CL\_BETA 0x1C (8:0) *CL\_BETA* is the maximum commutation angle that is used to compensate an evaluated deviation *ENC\_POS\_DEV*. In case the deviation reaches *CL\_BETA* value, the commutation angle remains stable at this value to follow the overload. Also, *CL\_MAX* event is triggered at this point. CL\_TOLERANCE 0x5F (7:0) This parameter is set to select the tolerance range for position deviation. In case $|ENC\_POS\_DEV| \le CL\_TOLERANCE$ , $CL\_FIT\_F$ lag becomes set. In case a mismatch between internal and external position occurs, $CL\_FIT$ event is triggered to signify when the mismatch is removed. CL\_DELTA\_P 0x5C $CL\_DELTA\_P$ is a proportional controller that compensates a detected position deviation between internal and external position. See also Figure 57, page 115. In case $|ENC\_POS\_DEV| \leq CL\_TOLERANCE$ , $CL\_DELTA\_P$ is automatically set to 1.0. In case $|ENC\_POS\_DEV| > CL\_TOLERANCE$ , the closed-loop unit of TMC4330A multiplies $ENC\_POS\_DEV$ with $CL\_DELTA\_P$ and adds the resulting value to the current $ENC\_POS$ . Thus, a current commutation angle for higher stiffness position maintenance, which is clipped at $CL\_BETA$ , is calculated. - i $CL\_DELTA\_P$ consists of 24 bits. The last 16 bits represent decimal places. The final proportional term is thus calculated by: $p_{PID} = CL\_DELTA\_P / 65536$ . - i Therefore, the higher $p_{PID}$ the faster the reaction on position deviations. **NOTE:** - $\rightarrow$ A high $p_{PID}$ term can lead to oscillations that must be avoided. CL\_CYCLE 0x63 (31:16) In case, one absolute encoder is connected, this value represents the delay time in numbers of clock cycles between two consecutive regulation cycles. It is recommended to adjust this value to the regulation cycle; which is either equal or slower than the encoder request rate. In case incremental ABN encoder is selected, this value is automatically set to fetch the fastest possible regulation rate; which in most cases are five clock cycles. Figure 57: Calculation of the Output Angle with appropriate CL\_DELTA\_P 12.3.2. Enabling and calibrating Closed-Loop Operation Now that basic closed-loop control parameters are configured, as explained above, closed-loop regulation can be enabled. The presented calibration process is very basic. Refer to the closed-loop Application Note for detailed calibration process information. # In order to enable and calibrate closed-loop control, do as follows: PRECONDITION: SET TO BEST POSSIBLE MAXIMUM CURRENT SCALING # <u>PROCEED WITH: OPTION 1A:</u> CL\_OFFSET IS GENERATED DURING CALIBRATION THAT UTILIZES THE CALIBRATION SWITCH ### **Action:** - ➤ Set MSTEPS\_PER\_FS = 0 (STEP\_CONF reg 0x0A) 256 microsteps per fullstep. - ▶ Move to any fullstep position (*MSCNT* register $0x79 \in \{128, 384, 640, 896\}$ ). - ➤ Set *cl\_calibration\_en* =1 (*ENC\_IN\_CONF* register 0x07). - Set regulation\_modus = b'01 (ENC\_IN\_CONF register 0x07). - Wait for a defined time span (system settle down). - Set cl\_calibration\_en = 0 (ENC\_IN\_CONF register 0x07). #### Result: Closed-loop operation is enabled with basic calibration. *CL\_OFFSET* is set to position mismatch during calibration process. # <u>OR PROCEED WITH: OPTION 1B:</u> CL\_OFFSET IS GENERATED DURING CALIBRATION THAT DO NOT UTILIZES THE CALIBRATION SWITCH ### **Action:** - ➤ Set MSTEPS\_PER\_FS = 0 (STEP\_CONF reg 0x0A) 256 microsteps per fullstep. - Move to any fullstep position (MSCNT register $0x79 \in \{128, 384, 640, 896\}$ ). - > Set XACTUAL register 0x21 equal to MSCNT. - > Set regulation\_modus = b'01 (ENC\_IN\_CONF register 0x07). #### Result: Closed-loop operation is enabled with basic calibration. *CL\_OFFSET* is set to position mismatch during calibration process. # OR PROCEED WITH OPTION 3: CL\_OFFSET IS USED FOR CALIBRATION In case *CL\_OFFSET* was saved and the difference between *ENC\_POS* register 0x50 and *XACTUAL* register 0x21 has not changed to the original calibration. ### **Action:** - > Set MSTEPS\_PER\_FS = 0 (STEP\_CONF reg 0x0A) 256 microsteps per fullstep. - Set regulation\_modus = b'01 (ENC\_IN\_CONF register 0x07). - ➤ Set *CL\_OFFSET* to any preferred microstep value. #### Result: Closed-loop operation is enabled. i This method will work efficiently if a homing position is defined where internal and external position are always set or known, e.g. by detecting the n event. 12.3.3. Limiting **Closed-Loop** Catch-Up **Velocity** In order to limit catch-up velocities in case a disturbance of regular motor motion must be compensated, the following parameters can be configured accordingly: Refer to section <u>16.2.</u> on page <u>Fehler! Textmarke nicht definiert.</u> for more information about PI regulation of the maximum velocity because it uses the same PI regulator like the position PID regulator. The base velocity is the actual ramp velocity VACTUAL. CL\_VMAX\_CALC\_P 0x5A CL\_VMAX\_CALC\_I 0x5B PID\_DV\_CLIP 0x5E P parameter of the PI regulator, which controls the maximum velocity. I parameter of the PI regulator, which controls the maximum velocity. PID\_DV\_CLIP can be set in order to avoid large velocity variations; and also to limit PID\_I\_CLIP 0x5D the maximum velocity deviation above the maximum velocity VMAX. This parameter is used together with PID DV CLIP in order to limit the velocity for error compensation. The error sum PID ISUM is generated by the integral term. In case this error sum must be limited, set PID\_I\_CLIP. It is advisable to set the maximum value of *PID\_I\_CLIP* to: PID I CLIP ≤ PID DV CLIP | PID I. In case the error sum PID ISUM is not clipped, it is increased with each time step by PID\_I · PID\_E. This continues as long as the motor does not follow. 12.3.4. **Enabling the** Limitation of the Catch-Up Velocity Now that PI control parameters and clipping values are configured, as explained above, limiting catch-up velocities can be enabled. # In order to enable limitation of closed-loop catch-up velocity, do as follows: # **Action:** Set cl\_vlimit\_en = 1 (ENC\_IN\_CONF register 0x07). #### Result: Closed-loop catch-up velocity is limited according to the configured parameters. # **NOTE:** - ightarrow A higher motor velocity than specified VMAX ( for negative velocity: -VMAX) is possible if the following conditions are met: - Closed-loop operation is enabled. - Closed-loop catch-up velocity is not enabled, or is enabled with PID DV CLIP > 0; and CL VMAX CALC P and CL VMAX CALC I are higher than 0. - ENC\_POS\_DEV > CL\_TOLERANCE resp. ENC\_POS\_DEV < CL\_TOLERANCE. # **AREAS OF SPECIAL CONCERN** In case the internal ramp has stopped, and the position mismatch still needs to be corrected, the base velocity for catch-up velocity limitation is zero. The mismatch correction ramp is a linear deceleration ramp, independent of the specified ramp profile. This occurs because the catch-up velocity is regulated via PI regulation, as explained above. Thus, this final ramp for error compensation is a function of both ENC\_POS\_DEV and the PI control parameters. • → Turn page for information on closed-loop velocity mode. 12.3.5. Enabling Closed-Loop Velocity Mode Some applications only require maintaining a specified velocity value during closed-loop behavior, regardless of position mismatches. TMC4330A also provides this option. # **NOTE:** → The closed-loop velocity mode is set independent of the internal ramp operation mode (velocity or positioning mode). # In order to enable and calibrate closed-loop control, do as follows: #### **Action:** - $\triangleright$ Set the catch-up velocity parameters, as explained in detail in section <u>16.3.3</u>, page <u>117</u>. - Set cl\_vlimit\_en = 1 (ENC\_IN\_CONF register 0x07). - ➤ Set *cl\_velocity\_mode\_en* = 1 (*ENC\_IN\_CONF* register 0x07). # **Result:** Closed-loop operation velocity mode is enabled. In case position mismatch $|ENC\_POS\_DEV|$ exceeds 768 microsteps, internal position counter XACTUAL is set automatically to $ENC\_POS \pm 768$ to limit the position mismatch. Thus, closed-loop operation maintains the specified velocity value VMAX. i A higher motor velocity than specified VMAX (for negative velocity: -VMAX) is possible if $PID\ DV\ CLIP > 0$ . # 12.3.6. Back-EMF Compensation during Closed-loop Operation When higher velocities are reached, a phase shift between current and voltage occurs at the motor coils. Consequently, current control is transformed into voltage control. This motor- and setup-dependent effect must be compensated because currents are still continuously assigned for motor control. TMC4330A attributes $\gamma$ -correction to the compensation process, which adds a velocity-dependent angle - in motion direction - to the current commutation angle. # **Load Angle Calculation** Gamma correction constantly adds one compensation angle, GAMMA, to the actual commutation angle; because the velocity-dependent amount of the influence of Back-EMF, GAMMA is also velocity-dependent. Thus, velocity limits are assigned. These limits are based on REAL motor velocity $V\_ENC$ (register 0x65). The value of the motor velocity is internally calculated and can be filtered ( $V\_ENC\_MEAN$ register 0x66) to smoothen the y-correction, which is explained in the next section. In order to configure and enable Back-EMF compensation during closed-loop operation, do as follows: # Action: - > Set proper CL\_GAMMA register 0x1C. - > Set proper *CL\_VMIN\_EMF* register 0x60. - ➤ Set proper *CL\_VADD\_EMF* register 0x61. - > Set *cl\_emf\_en* = 1 (*ENC\_IN\_CONF* register 0x07). #### **Result:** Back-EMF compensation during closed-loop operation is enabled. *CL\_GAMMA* represents the maximum value of GAMMA. Per default, *CL\_GAMMA* is set to its maximal possible value of 255, which represents a 90° angle. The following compensation situations are possible: - 1. In case $|V\_ENC\_MEAN| \le CL\_VMIN\_EMF$ , GAMMA is set to 0. - 2. In case $|V\_ENC\_MEAM| > CL\_VMIN\_EMF$ and $|V\_ENC\_MEAM| \le (CL\_VMIN\_EMF + CL\_VADD\_EMF)$ , GAMMA is scaled linearly between 0 and its maximum value. - 3. In case $|V\_ENC\_MEAN| > (CL\_VMIN\_EMF + CL\_VADD\_EMF)$ , GAMMA = $CL\_GAMMA$ . The chart below identifies the actual parameter GAMMA, which is dependent on the above described situations: # Areas of Special Concern If $\gamma$ -correction is turned on, the maximum possible commutation is $(CL\_BETA + CL\_GAMMA)$ . This value must not exceed 180° (511 microsteps at 256 microsteps per fullstep) because angles of 180° or more will result in unwanted motion direction changes. Figure 58: Calculation of the actual Load Angle GAMMA 12.3.7. Encoder Velo **Encoder Velocity Readout Parameters** In case an encoder is connected, REAL motor velocity can be read out. The actual encoder velocity flickers. This is system-immanent. TMC4330A provides filter options that back-EMF compensation is based on. The following velocity parameters can be read out. V ENC 0x65 Actual encoder velocity in pulses (microsteps) per second [pps]. V\_ENC\_MEAN 0x66 Actual filtered encoder velocity in pulses (microsteps) per second [pps]. 12.3.8. Encoder Velocity Filter Configuration In order to set filter parameters correctly, consider the following details: ENC\_VMEAN\_WAIT 0x63 (7:0) $ENC\_VMEAN\_WAIT$ represents the delay period in number of clock cycles between two consecutive $V\_ENC$ values that are used for the encoder filter velocity calculation. The lower this value, the faster the adaptation process of $V\_ENC\_MEAN$ is. Accordingly: The higher the gradient of $V\_ENC\_MEAN$ is. In case incremental ABN encoders are connected, *ENC\_VMEAN\_WAIT* must be set above 32. In case absolute encoders are connected, <code>ENC\_VMEAN\_WAIT</code> is automatically set to <code>SER\_PTIME</code>. ENC\_VMEAN\_FILTER 0x63 (11:8) This filter exponent is used for filter calculations. The lower this value, the faster the adaptation process of $V\_ENC\_MEAN$ is. Accordingly: The higher the gradient of $V\_ENC\_MEAN$ is. Every $ENC\_VMEAN\_WAIT$ clock cycles, the following calculation applies: $$V_{ENC_{MEAN}} = V_{ENC_{MEAN}} - \frac{V_{ENC_{MEAN}}}{2^{ENC\_VMEAN\_FILTER}} + \frac{V_{ENC}}{2^{ENC\_VMEAN\_FILTER}}$$ ENC\_VMEAN\_INT 0x63 (31:16) The refresh frequency of high encoder velocity values $V\_ENC$ is determined by this encoder velocity update period. In case incremental ABN encoders are connected, the minimum value of *ENC VMEAN INT* is automatically set to 256. In case absolute encoders are connected, *ENC\_VMEAN\_INT* is automatically adapted to encoder value request rate. 12.3.9. Encoder Velocity equals 0 Event Because internal calculation of low $V\_ENC$ values is triggered by AB signal changes and not by the refresh frequency defined by $ENC\_VMEAN\_INT$ , any occurring idle state of the encoder is not recognized. In order to determine that $V\_ENC = 0$ , it is possible to limit the number of clock cycles while no AB signal changes occur; which then signifies encoder idle state. # In order to evoke encoder idle state, do as follows: # **Action:** Set proper ENC\_VEL\_ZERO register 0x62. #### Result: In case no AB signal changes occur during *ENC\_VEL\_ZERO* clock cycles, *ENC\_VEL0* event is triggered, which indicates encoder idle state. # 13. Reset and Clock Gating In addition to the hardware reset pin NRST and the automatic Power-on-Reset procedure, TMC4330A provides a software reset option. If not in operation, clock gating can be used to reduce power consumption. | Reset and Clock Pins | | | | |----------------------|-------|----------------------------------|--| | Pin Names | Types | Remarks | | | NRST | Input | Low active hardware reset. | | | STPIN | Input | High active wake-up signal. | | | CLK_EXT | Input | Connected external clock signal. | | Table 48: Dedicated Reset and Clock Pins | Reset and Clock Gating Registers | | | | | | |----------------------------------|--------------------------|-------|-------------------------------------------|--|--| | Register Name | Register ad | dress | Remarks | | | | GENERAL_CONF | 0x00 | RW | Bit18:17 | | | | CLK_GATING_DELAY | CLK_GATING_DELAY 0x14 RW | | Dela time before clock gating is enabled. | | | | CLK_GATING_REG 0x4F (2:0) RW | | RW | Trigger for clock gating. | | | | RESET_REG 0x4F (31:8) RW | | | Trigger for SW-Reset. | | | Table 49: Dedicated Reset and Clock Gating Registers # 13.1. Manual Hardware Reset A hardware reset is provided by the NRST input pin. # In order to reset TMC4330A, do as follows: # **Action:** Set NRST input to low voltage level. ### **Result:** TMC4330A registers are reset to default values. # **NOTE:** → During power-up of TMC4330A, Power-on-Reset is executed automatically. # 13.2. Manual Software Reset # In order to reset TMC4330A without use of NRST pin, do as follows: ### **Action:** $\rightarrow$ Set *RESET\_REG* = 0x525354 (Bits31:8 of register 0x4F). # **Result:** TMC4330A registers are reset to default values. # 13.3. Reset Indication $RST_EV = EVENTS(31)$ is set as indicator signifying that one of the possible reset conditions was triggered. # 13.4. Activating Clock Gating manually Clock gating must be enabled before activation. In addition, the delay between activation and the active clock gating phase can be configured. # In order to activate clock gating manually, do as follows: # PRECONDITION: VEL STATE F = "00" INDICATING THAT VACTUAL = 0. ### **Action:** - ➤ Set *clk\_gating\_en* = 1 (bit17 of *GENERAL\_CONF* register 0x00). - ➤ Set proper *CLK\_GATING\_DELAY* register 0x14. - Set CLK\_GATING\_REG = 0x7 (bit2:0 of register 0x4F). #### **Result:** When writing to *CLK\_GATING\_REG*, this activates the *CLK\_GATING\_DELAY* counter, which specifies the delay between clock gating trigger and activation in [number of cycles]. When the counter reaches 0, clock gating is activated. See figure below. # **NOTE:** → In case CLK\_GATING\_REG = 0, clock gating is executed immediately after activating the CLK\_GATING\_REG register. See figure below. # 13.5. Clock Gating Wake-up # In order to conduct clock gating wake-up, do as follows: # **Action:** > Set STPIN input pin to high voltage level. #### Recult. Clock-gating is terminated. See figure below. # If SPI datagram transfers from microcontroller to TMC4330A prompt wake-up, do as follows: # **Action:** - ➤ Set CLK\_GATING\_DELAY = 0xFFFFFFF (register 0x14). - > Set CLK GATING REG = 0x0 (bit2:0 of register 0x4F). - > Set CLK\_GATING\_REG = 0x7 (bit2:0 of register 0x4F). - Set clk\_gating\_en = 0 (bit17 of GENERAL\_CONF register 0x00). #### **Result:** Clock-gating is terminated. Figure 59: Manual Clock Gating Activation and Wake-Up 13.6. Automatic Clock Gating Procedure It is possible to use TMC4330A standby phase to automatically activate clock gating. # In order to activate automatic clock gating, do as follows: # **Action:** - Set the time frame for STDBY\_DELAY register 0x15 after ramp stop, and before standby phase starts. - Set stdby\_en = 1 (SCALE\_CONF register 0x05). - ➤ Set clk\_gating\_en = 1 (bit17 of GENERAL\_CONF register 0x00). - > Set proper CLK\_GATING\_DELAY register 0x14. - ➤ Set clk\_gating\_stdby\_en = 1 (bit17 of GENERAL\_CONF register 0x00). ### **Result:** After standby phase activation, activation of clock gating counter follows. When the counter reaches 0, clock gating is activated. In addition, the start signal generation, presented in chapter $\underline{9}$ , page $\underline{66}$ , can be used for an automated wake-up. An example is given in the figure below. The chart below shows the TARGET\_REACHED (=TR) signal, which signifies ramp stop at which *VACTUAL* reaches 0. When VACTUAL = 0, the following process occurs: - 1. The start delay timer signifies the time frame between ramp stop and next ramp start. - 2. When the standby delay timer expires, the standby phase is activated. - 3. When the standby phase is activated, the clock gating delay timer is started. - 4. After the clock gating delay timer expires, clock gating is activated. - 5. Shortly before the start delay timer expires, clock gating is disabled, which occurs so that the next ramp is started with proper assigned registers. Figure 60: Automatic Clock Gating Activation and Wake-Up # **TECHNICAL SPECIFICATIONS** # 14. Complete Register and Switches List # 14.1. General Configuration Register GENERAL\_CONF 0x00 | | GENERAL_CONF 0x00 (Default value: 0x00006020) | | | | | | | |-----|-----------------------------------------------|-------|---------------------------------------------------------------------------------------------------------------|--|--|--|--| | R/W | Bit | Val | Remarks | | | | | | | | use_ | astart_and_vstart (only valid for S-shaped ramps) | | | | | | | 0 | 0 | Sets $AACTUAL = AMAX$ or $-AMAX$ at ramp start and in the case of $VSTART \neq 0$ . | | | | | | | | 1 | Sets $AACTUAL = ASTART$ or $-ASTART$ at ramp start and in the case of $VSTART \neq 0$ . | | | | | | | | direc | ct_acc_val_en | | | | | | | 1 | 0 | Acceleration values are divided by CLK_FREQ. | | | | | | | | 1 | Acceleration values are set directly as steps per clock cycle. | | | | | | | | direc | ct_bow_val_en | | | | | | | 2 | 0 | Bow values are calculated due to division by CLK_FREQ. | | | | | | | | 1 | Bow values are set directly as steps per clock cycle. | | | | | | | | step_ | _inactive_pol | | | | | | | 3 | 0 | STPOUT = 1 indicates an active step. | | | | | | | | 1 | STPOUT = 0 indicates an active step. | | | | | | | | togg | le_step | | | | | | | 4 | 0 | Only STPOUT transitions from inactive to active polarity indicate steps. | | | | | | | | 1 | Every level change of STPOUT indicates a step. | | | | | | | | pol_e | pol_dir_out | | | | | | RW | 5 | 0 | DIROUT = 0 indicates negative direction. | | | | | | | | 1 | DIROUT = 1 indicates negative direction. | | | | | | | | sdin_ | _mode | | | | | | | | 0 | Internal step control (internal ramp generator will be used) | | | | | | | 7:6 | 1 | External step control via STPIN / DIRIN interface with high active steps at STPIN | | | | | | | | 2 | External step control via STPIN / DIRIN interface with low active steps at STPIN | | | | | | | | 3 | External step control via STPIN / DIRIN interface with toggling steps at STPIN | | | | | | | | pol_ | dir_in | | | | | | | 8 | 0 | DIRIN = 0 indicates negative direction. | | | | | | | | 1 | DIRIN = 1 indicates negative direction. | | | | | | | | sd_ii | ndirect_control | | | | | | | 9 | 0 | STPIN/DIRIN input signals will manipulate internal steps at XACTUAL directly. | | | | | | | | 1 | STPIN/DIRIN input signals will manipulate <i>XTARGET</i> register value, the internal ramp generator is used. | | | | | | | | | •→Continued on next page. | | | | | | | | | GENERAL_CONF 0x00 (Default value: 0x00006020) | |------|-------|-------|---------------------------------------------------------------------------------------------| | R/W | Bit | Val | Remarks | | | | seria | al_enc_in_mode | | | | 0 | An incremental encoder is connected to encoder interface. | | | 11:10 | 1 | An absolute SSI encoder is connected to encoder interface. | | | | 2 | Reserved | | | | 3 | An absolute SPI encoder is connected to encoder interface. | | | | diff_ | _enc_in_disable | | | 12 | 0 | Differential encoder interface inputs enabled. | | | | 1 | Differential encoder interface inputs is disabled (automatically set for SPI encoder). | | | 14:13 | Rese | erved. Set to 0. | | | | intr_ | _pol | | | 15 | 0 | INTR=0 indicates an active interrupt. | | | | 1 | INTR=1 indicates an active interrupt. | | | | inve | ert_pol_target_reached | | | 16 | 0 | TARGET_REACHED signal is set to 1 to indicate a target reached event. | | | | 1 | TARGET_REACHED signal is set to 0 to indicate a target reached event. | | | | clk_ | gating_en | | | 17 | 0 | Clock gating is disabled. | | | | 1 | Internal clock gating is enabled. | | 5147 | | clk_ | gating_stdby_en | | RW | 18 | 0 | No clock gating during standby phase. | | | | 1 | Intenal clock gating during standby phase is enabled. | | | 22:19 | Rese | erved. Set to 0x0. | | | | pwn | n_out_en | | | 23 | 0 | PWM output is disabled. Step/Dir output is enabled at STPOUT/DIROUT. | | | | 1 | STPOUT/DIROUT output pins are used as PWM output (PWMA/PWMB). | | | 25:24 | Rese | erved. Set to 0x0. | | | | auto | omatic_direct_sdin_switch_off | | | 26 | 0 | VACTUAL=0 & AACTUAL=0 after switching off direct external step control. | | | | 1 | VACTUAL = VSTART and AACTUAL = ASTART after switching off direct external step | | | | | control. | | | 27 | | The register value of X / ATCU is forwarded at register 0x26 | | | 27 | 0 | The register value of <i>X_LATCH</i> is forwarded at register 0x36. | | | | 1 | The register value of <i>REV_CNT</i> (#internal revolutions) is forwarded at register 0x36. | | | 20 | | The direction of the internal MSLUT is regularly used | | | 28 | 0 | The direction of the internal MSLUT is regularly used. | | | | 1 | The direction of internal MSLUT is reversed | | | | | •→Continued on next page. | | GENERAL_CONF 0x00 (Default value: 0x00006020) | | | | | | |-----------------------------------------------|-----|-------|-------------------------------------------------------------------------------------------------|--|--| | R/W | Bit | Val | Remarks | | | | | | intr_ | _tr_pu_pd_en | | | | | 29 | 0 | INTR and TARGET_REACHED are outputs with strongly driven output values | | | | | | 1 | INTR and TARGET_REACHED are used as outputs with gated pull-up and/or pull-down functionality. | | | | | | intr_ | _as_wired_and | | | | RW | 30 | 0 | INTR output function is used as Wired-Or in the case of <code>intr_tr_pu_pd_en = 1</code> . | | | | | | 1 | INTR output function is used as Wired-And. in the case of $intr_tr_pu_pd_en = 1$ . | | | | | | tr_a | s_wired_and | | | | | 31 | 0 | TARGET_REACHED output function is used as Wired-Or in the case of $intr\_tr\_pu\_pd\_en = 1$ . | | | | | | 1 | TARGET_REACHED output function is used as Wired-And in the case of $intr\_tr\_pu\_pd\_en = 1$ . | | | Table 50: General Configuration 0x00 # 14.2. Reference Switch Configuration Register REFERENCE\_CONF 0x01 | REFERENCE_CONF 0x01 (Default value: 0x00000000) | | | | | | | | |-------------------------------------------------|-----|-------|---------------------------------------------------------------------------------------|--|--|--|--| | R/W | Bit | Val | Remarks | | | | | | | | stop_ | | | | | | | | 0 | 0 | STOPL signal processing disabled. | | | | | | | | 1 | STOPL signal processing enabled. | | | | | | - | | stop_ | | | | | | | | 1 | 0 | STOPR signal processing disabled. | | | | | | | | 1 | STOPR signal processing enabled. | | | | | | | | pol | stop_left | | | | | | | 2 | 0 | STOPL input signal is low active. | | | | | | | | 1 | STOPL input signal is high active. | | | | | | | | pol | stop_right | | | | | | | 3 | 0 | STOPR input signal is low active. | | | | | | | | 1 | STOPR input signal is high active. | | | | | | | | inve | rt_stop_direction | | | | | | | 4 | 0 | STOPL/STOPR stops motor in negative/positive direction. | | | | | | _ | | 1 | STOPL/STOPR stops motor in positive/negative direction. | | | | | | | | soft_ | _stop_en | | | | | | | 5 | 0 | Hard stop enabled. VACTUAL is immediately set to 0 on any external stop event. | | | | | | RW | | 1 | Soft stop enabled. A linear velocity ramp is used for decreasing $VACTUAL$ to $v=0$ . | | | | | | | | virtu | virtual_left_limit_en | | | | | | | 6 | 0 | Position limit VIRT_STOP_LEFT disabled. | | | | | | - | | 1 | Position limit VIRT_STOP_LEFT enabled. | | | | | | | | | ual_right_limit_en | | | | | | | 7 | 0 | Position limit VIRT_STOP_RIGHT disabled. | | | | | | - | | 1 | Position limit VIRT_STOP_RIGHT enabled. | | | | | | | | virt_ | stop_mode | | | | | | | | 0 | Reserved. | | | | | | | 9:8 | 1 | Hard stop: VACTUAL is set to 0 on a virtual stop event. | | | | | | | | 2 | Soft stop is enabled with linear velocity ramp (from $VACTUAL$ to $v = 0$ ). | | | | | | - | | 3 | Reserved. | | | | | | | | latch | n_x_on_inactive_l | | | | | | | 10 | 0 | No latch of XACTUAL if STOPL becomes inactive. | | | | | | - | | 1 | $X_LATCH = XACTUAL$ is stored in the case STOPL becomes inactive. | | | | | | | | | n_x_on_active_l | | | | | | | 11 | 0 | No latch of <i>XACTUAL</i> if STOPL becomes active. | | | | | | | | 1 | $X_LATCH = XACTUAL$ is stored in the case STOPL becomes active. | | | | | | | | | <ul> <li>→Continued on next page.</li> </ul> | | | | | | | | | REFERENCE_CONF 0x01 (Default value: 0x00000000) | |-----|---------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------| | R/W | Bit | Val | Remarks | | | | latci | h_x_on_inactive_r | | | 12 | 0 | No latch of XACTUAL if STOPR becomes inactive. | | | | 1 | $X_LATCH = XACTUAL$ is stored in the case STOPL becomes inactive. | | | | latci | h_x_on_active_r | | | 13 | 0 | No latch of XACTUAL if STOPR becomes active. | | | | 1 | $X_LATCH = XACTUAL$ is stored in the case STOPL becomes active. | | | | stop | o_left_is_home | | | 14 | 0 | STOPL input signal is not also the HOME position. | | | | 1 | STOPL input signal is also the HOME position. | | | | stop | o_right_is_home | | | 15 | 0 | STOPR input signal is not Iso the HOME position. | | | | 1 | STOPR input signal is also the HOME position. | | | | hon | ne_event | | | | 0 | Next active N event of connected ABN encoder signal indicates HOME position. | | | | 2 | HOME_REF = 1 indicates an active home event | | | | 3 | X_HOME is located at the rising edge of the active range. HOME_REF = 0 indicates negative region/position from the home position. | | | | | HOME REF = 1 indicates an active home event | | | | 4 | $X\_HOME$ is located at the falling edge of the active range. | | RW | 19:16 | 6 | HOME_REF = 1 indicates an active home event<br>X_HOME is located in the middle of the active range. | | | | 9 | HOME_REF = 0 indicates an active home event | | | | | X_HOME is located in the middle of the active range. HOME REF = 0 indicates an active home event | | | | 11 | X_HOME is located at the rising edge of the active range. | | | | 12 | HOME_REF = 1 indicates negative region/position from the home position. | | | | 13 | HOME_REF = 0 indicates an active home event | | | | star | X_HOME is located at the falling edge of the active range. t_home_tracking | | | | 0 | No storage to X_HOME by passing home position. | | | 20 | | Storage of <i>XACTUAL</i> as <i>X_HOME</i> at next regular home event. | | | | 1 | An XLATCH_DONE event is released. | | | | clr | In case the event is cleared, start_home_tracking is reset automatically. pos_at_target | | | 24 | 0 | Ramp stops at <i>XTARGET</i> if positioning mode is active. | | | 21 | | Set <i>XACTUAL</i> = 0 after <i>XTARGET</i> has been reached. | | | | 1 | The next ramp starts immediately. | | | | circ | ular_movement_en | | | 22 | 0 | Range of XACTUAL is not limited: $-2^{31} \le XACTUAL \le 2^{31}-1$ | | | | 1 | Range of XACTUAL is limited by $X_RANGE$ : $-X_RANGE \le XACTUAL \le X_RANGE - 1$ | | | ●→Continued on next page. | | | | | REFERENCE_CONF 0x01 (Default value: 0x00000000) | | | | | | | |-----|-------------------------------------------------|-------|----------------------------------------------------------------------------------------------------------|--|--|--|--| | R/W | Bit | Val | Remarks | | | | | | | | pos_ | _comp_output | | | | | | | | 0 | TARGET_REACHED is set active on TARGET_REACHED_Flag. | | | | | | | 24:23 | 1 | TARGET_REACHED is set active on VELOCITY_REACHED_Flag. | | | | | | | | 2 | TARGET_REACHED is set active on <i>ENC_FAIL</i> flag. | | | | | | | | 3 | TARGET_REACHED triggers on POSCOMP_REACHED_Flag. | | | | | | | | pos_ | _comp_source | | | | | | | 25 | 0 | POS_COMP is compared to internal position XACTUAL. | | | | | | | | 1 | POS_COMP is compared with external position ENC_POS. | | | | | | | 27:26 | Rese | erved. Set to 0x0. | | | | | | RW | | POS | dified_pos_compare:<br>S_COMP_REACHED_F / event is based on comparison<br>ween XACTUAL resp. ENC_POS and | | | | | | | 29:28 | 0 | POS_COMP | | | | | | | 29.20 | 1 | X_HOME | | | | | | | | 2 | X_LATCH resp. ENC_LATCH | | | | | | | | 3 | REV_CNT | | | | | | | 30 | Rese | erved. Set to 0. | | | | | | | | circu | ular_enc_en | | | | | | | 31 | 0 | Range of $ENC\_POS$ is not limited: $-2^{31} \le ENC\_POS \le 2^{31}-1$ | | | | | | | | 1 | Range of $ENC\_POS$ is limited by $X\_RANGE$ : $-X\_RANGE \le ENC\_POS \le X\_RANGE -1$ | | | | | Table 51: Reference Switch Configuration 0x01 # 14.3. Start Switch Configuration Register START\_CONF 0x02 | | START_CONF 0x02 (Default value: 0x00000000) | | | | | | |-----|---------------------------------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | R/W | Bit | Val | Remarks | | | | | | | start_ | en | | | | | | | xxxx1 | Alteration of XTARGET value requires distinct start signal. | | | | | | 4.0 | xxx1x | Alteration of VMAX value requires distinct start signal. | | | | | | 4:0 | xx1xx | Alteration of RAMPMODE value requires distinct start signal. | | | | | | | x1xxx | Alteration of GEAR_RATIO value requires distinct start signal. | | | | | | | 1xxxx | Shadow Register Feature Set is enabled. | | | | | | | trigge | er_events | | | | | | | 0000 | Timing feature set is disabled because start signal generation is disabled. | | | | | | | xxx0 | START pin is assigned as output. | | | | | | 8:5 | xxx1 | External start signal is enabled as timer trigger. START pin is assigned as input. | | | | | | | xx1x | TARGET_REACHED event is assigned as start signal trigger. | | | | | | | x1xx | VELOCITY_REACHED event is assigned as start signal trigger. | | | | | | | 1xxx | POSCOMP_REACHED event is assigned as start signal trigger. | | | | | | | pol_s | tart_signal | | | | | | 9 | 0 | START pin is low active (input resp. output). | | | | | | | 1 | START pin is high active (input resp. output). | | | | | | | imme | diate_start_in | | | | | RW | 10 | 0 | Active START input signal starts internal start timer. | | | | | KVV | | 1 | Active START input signal is executed immediately. | | | | | | | busy_state_en | | | | | | | 11 | 0 | START pin is only assigned as input or output. | | | | | | | 1 | Busy start state is enabled. START pin is assigned as input with a weakly driven active start polarity or as output with a strongly driven inactive start polarity. | | | | | | | pipelii | ne_en | | | | | | | 0000 | No pipelining is active. | | | | | | 15:12 | xxx1 | X_TARGET is considered for pipelining. | | | | | | 15.12 | xx1x | POS_COMP is considered for pipelining. | | | | | | | x1xx | GEAR_RATIO is considered for pipelining. | | | | | | | 1xxx | GENERAL_CONF is considered for pipelining. | | | | | | | shado | ow_option | | | | | | | 0 | Single-level shadow registers for 13 relevant ramp parameters. | | | | | | 17:16 | 1 | Double-stage shadow registers for S-shaped ramps. | | | | | | | 2 | Double-stage shadow registers for trapezoidal ramps (excl. <i>VSTOP</i> ). | | | | | | | 3 | Double-stage shadow registers for trapezoidal ramps (excl. VSTART). | | | | | | | | •→Continued on next page. | | | | | | START_CONF 0x02 (Default value: 0x00000000) | | | | | | | |-----|---------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | R/W | Bit | Val | Remarks | | | | | | | | cyclic | shadow_regs | | | | | | | 18 | 0 | Current ramp parameters are not written back to the shadow register. | | | | | | | | 1 | Current ramp parameters are written back to the appropriate shadow register. | | | | | | | 19 | Reserv | ved. Set to 0. | | | | | | | | SHAL | DOW_MISS_CNT | | | | | | | 23:20 | U | Number of unused start internal start signals between two consecutive shadow register transfers. | | | | | | | | XPIPI | E_REWRITE_REG | | | | | | RW | 31:24 | | Current assigned pipeline registers – $START\_CONF(15:12)$ – are written back to $X\_PIPEx$ in the case of an internal start signal generation and if assigned in this register with a `1': | | | | | Table 52: Start Switch Configuration START\_CONF 0x02 # 14.4. Input Filter Configuration Register INPUT\_FILT\_CONF 0x03 | | INPUT_FILT_CONF 0x03 (Default value: 0x00000000) | | | | | | |-----|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | R/W | Bit | Val Remarks | | | | | | | | SR_ENC_IN | | | | | | | 2:0 | Input sample rate = $f_{clk}$ / $2^{SR\_ENC\_IN}$ for the following pins:<br>A_SCLK, ANEG_NSCLK, B_SDI, BNEG_NSDI, N, NNEG | | | | | | | 3 | Reserved. Set to 0. | | | | | | | | FILT_L_ENC_IN | | | | | | | 6:4 | Filter length for these pins: A_SCLK, ANEG_NSCLK, B_SDI, BNEG_NSDI, N, NNEG. U Number of sample input bits that must have equal voltage levels to provide a valid input bit. | | | | | | | 7 | Reserved. Set to 0. | | | | | | | 10:8 | SR_REF | | | | | | | 10.0 | U Input sample rate = $f_{clk}$ / $2^{SR\_EF}$ for the following pins: STOPL, HOME_REF, STOPL | | | | | | | 11 | Reserved. Set to 0. | | | | | | | | FILT_L_REF | | | | | | | 14:12 | Filter length for the following pins: STOPL, HOME_REF, STOPL. Number of sample input bits that must have equal voltage levels to provide a valid input bit. | | | | | | RW | 15 | Reserved. Set to 0. | | | | | | | 18:16 | SR_S | | | | | | | 10:10 | U Input sample rate = $f_{clk}$ / $2^{SR\_S}$ for the START pin. | | | | | | | 19 | Reserved. Set to 0. | | | | | | | | FILT_L_S | | | | | | | 22:20 | Filter length for the START pin. Number of sample input bits that must have equal voltage levels to provide a valid input bit. | | | | | | | 23 | Reserved. Set to 0. | | | | | | | 26:24 | SR_SD_IN | | | | | | | 20121 | U Input sample rate = $f_{clk}$ / $2^{SR\_SD\_IN}$ for these pins: STPIN, DIRIN | | | | | | | 27 | Reserved. Set to 0. | | | | | | | 20.20 | FILT_L_ENC_OUT | | | | | | | 30:28 | Filter length for the following pins: STPIN, DIRIN. Number of sample input bits that must have equal voltage levels to provide a valid input bit. | | | | | | | 31 | ! Reserved. Set to 1. | | | | | Table 53: Input Filter Configuration Register INPUT\_FILT\_CONF 0x03 # 14.5. Scaling Configuration Register SCALE\_CONF 0x05 | | SCALE_CONF 0x05 (Default: 0x00000000) | | | | | | | |-----|---------------------------------------|------------------------|---------------------------------------------------------------------------------------------------------------|--|--|--|--| | R/W | Bit | Val | Remarks | | | | | | | | stdb | py_en | | | | | | | 0 | 0 | Standby phase is disabled. | | | | | | | | 1 | Standby phase is enabled. | | | | | | | 7:1 | Reserved. Set to 0x00. | | | | | | | | 8 | pwm_scale_en | | | | | | | RW | | 0 | PWM scaling is disabled. | | | | | | KVV | | 1 | PWM scaling is enabled. | | | | | | | 15:9 | Reser | ved. Set to 0x00. | | | | | | | | PWI | M_AMPL | | | | | | | 24.46 | | PWM amplitude during Voltage PWM mode at <i>VACTUAL</i> = 0. | | | | | | | 31:16 | U | i Maximum duty cycle = $(0.5 + (PWM\_AMPL + 1) / 2^{17})$ | | | | | | | | | Minimum duty cycle = $(0.5 - (PWM\_AMPL + 1) / 2^{17})$<br>PWM_AMPL = $2^{16} - 1$ at $VACTUAL = PWM\_VMAX$ . | | | | | Table 54: Current Scale Configuration (0x05) # 14.6. Encoder Signal Configuration (0x07) | | ENC_IN_CONF 0x07 (Default 0x00000400) | | | | | | |-----|---------------------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------|--|--|--| | R/W | Bit | Val | Description | | | | | | | enc_ | _sel_decimal | | | | | | 0 | 0 | Encoder constant represents a binary number. | | | | | | | 1 | Encoder constant represents a decimal number (for ABN only). | | | | | | | clea | r_on_n | | | | | | | 0 | ENC_POS is not set to ENC_RESET_VAL. | | | | | | 1 | 1 | <pre>ENC_POS is set to ENC_RESET_VAL</pre> | | | | | | | clr_l | latch_cont_on_n | | | | | | 2 | 0 | Value of ENC_POS is not cleared and/or latched on every N event. | | | | | | | 1 | Value of <i>ENC_POS</i> is cleared and/or latched on every N event. | | | | | | 3 | clr_i | latch_once_on_n | | | | | | | 0 | Value of ENC_POS is not cleared and/or latched on the next N event. | | | | | | | 1 | Value of ENC_POS is cleared and/or latched on the next N event. i This bit is set to 0 after latching/clearing once. | | | | | | 4 | pol_ | n | | | | | RW | | 0 | Active polarity for N event is low active. | | | | | | | 1 | Active polarity for N event is high active. | | | | | | | n_chan_sensitivity | | | | | | | | 0 | N event is active as long as N equals active N event polarity. | | | | | | 6:5 | 1 | N event triggers when N switches to active N event polarity. | | | | | | | 2 | N event triggers when N switches to inactive N event polarity. | | | | | | | 3 | N event triggers when N switches to in-/active N event polarity (both slopes). | | | | | | | pol_ | a_for_n | | | | | | 7 | 0 | A polarity has to be low for a valid N event. | | | | | | | 1 | A polarity has to be high for a valid N event. | | | | | | | pol_ | b_for_n | | | | | | 8 | 1 | B polarity has to be low for valid N event B polarity has to be high for valid N event | | | | | | | igno | re_ab | | | | | | 9 | 0 | TMC4330A considers A and B polarities for valid N event. | | | | | | | 1 | Polarities of A and B signals for a valid N event are ignored. | | | | | | •→ Continued on next page. | | | | | | | | ENC_IN_CONF 0x07 (Default 0x00000400) | | | | | | |-----|---------------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------|-------------------------|--|--| | R/W | Bit | Val | Description | | | | | | | latci | h_enc_on_n | | | | | | | 0 | ENC_POS is not latched. | | | | | | 10 | | ENC_POS is latched to ENC_LATCH | | | | | | | 1 | on every N event in case <i>clr_latch_cont_on_n</i> on the next N event in case <i>clr_latch_once_on</i> | | | | | | | latci | h_x_on_n | <i>11</i> —1. | | | | | | 0 | XACTUAL is not latched. | | | | | | 11 | 1 | XACTUAL is latched to X_LATCH on every N event in case clr_latch_cont_on_n on the next N event in case clr_latch_once_on_ | • | | | | | | muli | ti_turn_in_en | (Absolute encoder only) | | | | | 12 | 0 | Connected serial encoder transmits singleturn values. | | | | | | | 1 | Connected serial encoder input transmits singleturn and m | ultiturn values. | | | | | | muli | ti_turn_in_signed | (Absolute encoder only) | | | | | 13 | 0 | Multiturn values from serial encoder input are unsigned nu | mbers. | | | | | | 1 | Multiturn values from serial encoder input are signed numb | pers. | | | | | 14 | Rese | rved. Set to 0. | | | | | | | use_ | _usteps_instead_of_xrange | | | | | | 15 | 0 | X_RANGE is valid in case circular motion is also enabled fo | r encoders. | | | | RW | | 1 | USTEPS_PER_REV is valid in case circular motion is also er | nabled for encoders. | | | | | | calc | _multi_turn_behav | (Absolute encoder only) | | | | | 16 | 0 | No multiturn calculation. | | | | | | | 1 | TMC4330A calculates internally multiturn data for singletur | n encoder data. | | | | | | SSi_i | multi_cycle_data | (Absolute encoder only) | | | | | 17 | 0 | Every SSI value request is executed once. | | | | | | | 1 | Every SSI value request is executed twice. | | | | | | | ssi_g | gray_code_en | (Absolute encoder only) | | | | | 18 | 0 | SSI input data is binary-coded. | | | | | | | 1 | SSI input data is gray-coded. | | | | | | | | aligned_data | (Absolute encoder only) | | | | | 19 | 0 | Serial input data is aligned right (first flags, then data). | | | | | | | 1 | Serial input data is aligned left (first data, then flags). •→Continued on next page. | | | | | | ENC_IN_CONF 0x07 (Default 0x00000400) | | | | | | | | |-----|---------------------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--|--|--|--| | R/W | Bit | Val Description | | | | | | | | | | spi_ | data_on_cs | (SPI encoder only) | | | | | | | 20 | 0 | BNEG_NSDI provides serial output data at next serial clock line (A | _SCLK) transition. | | | | | | | | 1 | BNEG_NSDI provides serial output data immediately in case nega ANEG_NSCLK switches to low level. | ted chip select line | | | | | | | | spi_ | low_before_cs | (SPI encoder only) | | | | | | | 21 | 0 | Serial clock line A_SCLK switches to low level after negated chip s ANEG_NSCLK switches to low level. | | | | | | | | | 1 | Serial clock line A_SCLK switches to low level before negated chip ANEG_NSCLK switches to low level. | select line | | | | | | | | _ | ulation_modus | | | | | | | | | 0 | No internal regulation on encoder feedback data. | | | | | | | | 23:22 | 1 | Closed-loop operation is enabled. ! Use full microstep resolution only! (256 µSteps/FS → MSTEPS_PER_FS=0). | | | | | | | | | 2 | PID regulation is enabled. Pulse generator base velocity equals 0. | | | | | | | | | 3 | PID regulation is enabled. Pulse generator base velocity equals $ \mathcal{V}_{\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!$ | ACTUAL. | | | | | | | | cl_ca | alibration_en (Closed- | loop operation only) | | | | | | | | 0 | Closed-loop calibration is deactivated. | | | | | | | | 24 | | Closed-loop calibration is active. | | | | | | | | | 1 | <ul><li>! Use maximum current without scaling during calibrat</li><li>! It is recommend to keep the motor driver at fullstep </li></ul> | | | | | | | | | | motion occurrence during the calibration process. | Josicion Wich no | | | | | | | | cl_e | mf_en (Closed- | loop operation only) | | | | | | RW | 25 | 0 | Back-EMF compensation deactivated during closed-loop operation | ı <b>.</b> | | | | | | | | 1 | Back-EMF compensation is enabled during closed-loop operation. compensates Back-EMF in case VACTUAL > CL_VMIN. | Closed-loop operation | | | | | | | | cl_cı | r_xact (Closed- | loop operation only) | | | | | | | 26 | 0 | XACTUAL is not reset to ENC_POS during closed-loop operation. | | | | | | | | 26 | 1 | $XACTUAL$ is set to $ENC\_POS$ in case $ ENC\_POS\_DEV > ENC\_POS$ closed-loop operation. | | | | | | | | | , | ! This feature must only be used if understood complet | | | | | | | | | Cl_V | | loop operation only) | | | | | | | 27 | 0 | No catch-up velocity limit during closed-loop regulation. | | | | | | | | | 1 | Catch-up velocity during closed-loop operation is limited by intern | al PI regulator. | | | | | | | | cl_v | elocity_mode_en (Closed- | loop operation only) | | | | | | | 28 | 0 | Closed-loop velocity mode is deactivated. | | | | | | | | | 1 | Closed-loop velocity mode is deactivated.<br> In case ENC_POS_DEV > 768, XACTUAL is adjusted accordingly | <b>'.</b> | | | | | | | | inve | rt_enc_dir | | | | | | | | 29 | 0 | Encoder direction is NOT inverted internally. | | | | | | | | | 1 | Encoder direction is inverted internally. | | | | | | | | | | •→Continued on next page. | | | | | | | | ENC_IN_CONF 0x07 (Default 0x00000400) | | | | | | | | |-----|---------------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | R/W | Bit | Val | Val Description | | | | | | | | 30 | Rese | rved. Set to 0x0. | | | | | | | | | no_e | enc_vel_preproc (Incremental ABN encoder) | | | | | | | | 24 | 0 | AB signal is preprocessed for internal encoder velocity calculation. | | | | | | | RW | | 1 | No AB signal preprocessing. ! It is recommend to maintain AB preprocessing in order to filter encoder resonances. | | | | | | | | 31 | seria | al_enc_variation_limit (Absolute encoder) | | | | | | | | | 0 | No variation limit on absolute encoder data. | | | | | | | | | 1 | Two consecutive serial encoder values must no deviate from specified limit to be valid. In case $ ENC\_POS_X - ENC\_POS_{X-1} > 1/8 \cdot SER\_ENC\_VARIATION \cdot ENC\_IN\_RES$ , $ENC\_POS_X$ is not valid and is not assigned to $ENC\_POS$ . | | | | | | Table 55: Encoder Signal Configuration ENC\_IN\_CONF (0x07) # 14.7. Serial Encoder Data Input Configuration (0x08) | | ENC_IN_DATA 0x08 (Default: 0x00000000) | | | | | | | |-----|----------------------------------------|-------|-------------------------------------------------------------------------|-------------------------------------------------------|-------------------------------|--------------------|--| | R/W | Bit | Val | Remarks | | | | | | | | SIN | GLE_TURN_RES (Default: 0x00) | | | | | | | 4:0 | U | Number of angle data bits within one revolution = SINGLE_TURN_RES < 31. | GLE_TURN_RES + 1. | | | | | | 9:5 | MUL | TI_TURN_RES (Default: 0x00) | | | | | | | 9.5 | U | Number of data bits for revolution count = MULTI_TUR | RN_RES + 1 | | | | | | 11:10 | STA | TUS_BIT_CNT (Default: 0x0) | | | | | | RW | | U | Number of status data bits | | | | | | | 15:12 | Reser | ved. Set to 0x0. | | | | | | | 23:16 | 20.46 | 22.46 | SER | IAL_ADDR_BITS (Default: 0x00) | (SPI encoder only) | | | | | U | Number of address bits within one SPI datagram for SF | PI encoder configuration | | | | | | 21,24 | SER | IAL_DATA_BITS (Default: 0x00) | (SPI encoder only) | | | | | | 31:24 | 31:24 | U | Number of data bits within one SPI datagram for SPI e | ncoder configuration | | | Table 56: Serial Encoder Data Input Configuration ENC\_IN\_DATA (0x08) # 14.8. Microstep Settings Register STEP\_CONF 0x0A | | STEP_CONF 0x0A (Default: 0x00FB0C80) | | | | | | | | | |-----|--------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|---|----------------------------| | R/W | Bit | Val | Remarks | | | | | | | | | | MS7 | TEP_PER_FS (Default: 0x0) | | | | | | | | | | 0 | Highest microsteps resolution: 256 microsteps per fullstep. i Set to 256 for closed-loop operation. i When using a Step/Dir driver, it must be capable of a 256 resolution via Step/Dir input for best performance (but lower resolution Step/Dir drivers can be used as well). | | | | | | | | | | 1 | 128 microsteps per fullstep. | | | | | | | | | 3:0 | 2 | 64 microsteps per fullstep. | | | | | | | | | | 3 | 32 microsteps per fullstep. | | | | | | | | RW | | 4 | 16 microsteps per fullstep. | | | | | | | | | | 5 | 8 microsteps per fullstep. | | | | | | | | | | | | | | | | 6 | 4 microsteps per fullstep. | | | | 7 | Halfsteps: 2 microsteps per fullstep. | | | | | | | | | | 8 | Full steps (maximum possible setting) | | | | | | | | | 15:4 | FS_ | PER_REV (Default: 0x0C8) | | | | | | | | | 13.4 | U | Fullsteps per motor axis revolution | | | | | | | | | 31:16 | Rese | rved. Set to 0x0000. | | | | | | | Table 57: Motor Driver Settings (0x0A) # 14.9. Event Selection Registers 0x0B..0X0D | | Event Selection Registers | | | | | | | |-----|---------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | R/W | Addr | Bit | Remarks | | | | | | | | SPI_ | _STATUS_SELECTION (Default: 0x82029805) | | | | | | | 0x0B | 31:0 | Events selection for SPI datagrams: Event bits of <i>EVENTS</i> register 0x0E that are selected (=1) in this register are forwarded to the eight status bits that are transferred with every SPI datagram (first eight bits from LSB are significant!). | | | | | | | 0x0C | EVE | NT_CLEAR_CONF (Default: 0x00000000) | | | | | | RW | | 31:0 | Event protection configuration: Event bits of <i>EVENTS</i> register 0x0E that are selected in this register (=1) are not cleared during the readout process of <i>EVENTS</i> register 0x0E. | | | | | | | | INT | R_CONF ( Default: 0x00000000) | | | | | | | 0x0D | 31:0 | Event selection for INTR output: All Event bits of <i>EVENTS</i> register 0x0E that are selected here (=1) are ORed with interrupt event register set: if any of the selected events is active, an interrupt at INTR is generated. | | | | | Table 58: Event Selection Regsiters 0x0B...0x0D # **14.10.** Status Event Register (0x0E) | | Status Event Register EVENTS 0x0E | | | | | | |-----|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | R/W | Bit | Description | | | | | | | 0 | TARGET_REACHED has been triggered. | | | | | | | 1 | POS_COMP_REACHED has been triggered. | | | | | | | 2 | VEL_REACHED has been triggered. | | | | | | | 3 | $VEL\_STATE$ = b'00 has been triggered ( $VACTUAL$ = 0). | | | | | | | 4 | VEL_STATE = b'01 has been triggered (VACTUAL > 0). | | | | | | | 5 | VEL_STATE = b'10 has been triggered (VACTUAL < 0). | | | | | | | 6 | RAMP_STATE = b'00 has been triggered (AACTUAL = 0, VACTUAL is constant). | | | | | | | 7 | RAMP_STATE = b'01 has been triggered ( VACTUAL increases). | | | | | | | 8 | RAMP_STATE = b'10 has been triggered ( VACTUAL increases). | | | | | | | 9 | $MAX\_PHASE\_TRAP$ : Trapezoidal ramp has reached its limit speed using maximum values for $AMAX$ or $DMAX( VACTUAL > VBREAK; VBREAK \neq 0)$ . | | | | | | | 10 | Reserved. | | | | | | | 11 | STOPL has been triggered. Motion in negative direction is not executed until this event is cleared and (STOPL is not active any more or <i>stop_left_en</i> is set to 0). | | | | | | | 12 | STOPR has been triggered. Motion in positive direction is not executed until this event is cleared and (STOPR is not active any more or <i>stop_right_en</i> is set to 0). | | | | | | | 13 | VSTOPL_ACTIVE: VSTOPL has been activated. No further motion in negative direction until this event is cleared and (a new value is chosen for VSTOPL or virtual_left_limit_en is set to 0). | | | | | | R+C | 14 | VSTOPR_ACTIVE: VSTOPR has been activated. No further motion in positive direction until this event is cleared and (a new value is chosen for VSTOPR or virtual_right_limit_en is set to 0). | | | | | | W | 15 | HOME_ERROR: Unmatched HOME_REF polarity and HOME is outside of safety margin. | | | | | | | 16 | $XLATCH\_DONE$ indicates if $X\_LATCH$ was rewritten or homing process has been completed. | | | | | | | 17 | Reserved. | | | | | | | 18 | ENC_FAIL: Mismatch between XACTUAL and ENC_POS has exceeded specified limit. | | | | | | | 19 | N_ACTIVE: N event has been activated. | | | | | | | 20 | ENC_DONE indicates if ENC_LATCH was rewritten. | | | | | | | 21 | SER_ENC_DATA_FAIL: Failure during multi-cycle data evaluation or between two consecutive data requests has occured. | | | | | | | 22 | Reserved. | | | | | | | 23 | SER_DATA_DONE: Configuration data was received from serial SPI encoder. | | | | | | | 24 | One of the SERIAL_ENC_Flags was set. | | | | | | | 25 | Reserved. | | | | | | | 26 | ENC_VELO: Encoder velocity has reached 0. | | | | | | | 27 | CL_MAX: Closed-loop commutation angle has reached maximum value. | | | | | | | 28 | CL_FIT: Closed-loop deviation has reached inner limit. | | | | | | | 29 | Reserved. | | | | | | | 30 | Reserved. | | | | | | | 31 | RST_EV: Reset was triggered. | | | | | Table 59: Status Event Register EVENTS (0x0E) #### **Status Flag Register (0x0F)** 14.11. | | Status Flag Register STATUS 0x0F | | | | | |-----|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | R/W | Bit | Description | | | | | | 0 | TARGET_REACHED_F is set high if XACTUAL = XTARGET | | | | | | 1 | POS_COMP_REACHED_F is set high if XACTUAL = POS_COMP | | | | | | 2 | VEL_REACHED_F is set high if VACTUAL = VMAX | | | | | | 4:3 | VEL_STATE_F: Current velocity state: $0 \rightarrow VACTUAL = 0$ ;<br>$1 \rightarrow VACTUAL > 0$ ;<br>$2 \rightarrow VACTUAL < 0$ | | | | | | 6:5 | RAMP_STATE_F: Current ramp state: $0 \rightarrow AACTUAL = 0$ ;<br>$1 \rightarrow AACTUAL$ increases (acceleration);<br>$2 \rightarrow AACTUAL$ decreases (deceleration) | | | | | | 7 | STOPL_ACTIVE_F: Left stop switch is active. | | | | | | 8 | STOPR_ACTIVE_F: Right stop switch is active. | | | | | | 9 | VSTOPL_ACTIVE_F: Left virtual stop switch is active. | | | | | | 10 | VSTOPR_ACTIVE_F: Right virtual stop switch is active. | | | | | | 11 | Reserved. | | | | | R | 12 | HOME_ERROR_F: HOME_REF input signal level is not equal to expected home level. | | | | | | 13 | Reserved. | | | | | | 14 | ENC_FAIL_F: Mismatch between XACTUAL and ENC_POS is out of tolerated range. | | | | | | 15 | N_ACTIVE_F: N event is active. | | | | | | 16 | ENC_LATCH_F: ENC_LATCH is rewritten. | | | | | | | Applies to absolute encoders only:<br>MULTI_CYCLE_FAIL_F indicates a failure during last multi cycle data evaluation. | | | | | | 17 | Applies to absolute encoders only:<br>SER_ENC_VAR_F indicates a failure during last serial data evaluation due to a substantial deviation between two consecutive serial data values. | | | | | | 18 | Reserved. | | | | | | 19 | CL_FIT_F: Active if ENC_POS_DEV < CL_TOLERANCE. The current mismatch between XACTUAL and ENC_POS is within tolerated range. | | | | | | 23:20 | Applies to absolute encoders only: SERIAL_ENC_FLAGS received from encoder. These flags are reset with a new encoder transfer request. | | | | | | 31:24 | Reserved. | | | | Table 60: Status Flag Register STATUS (0x0F) #### Various Configuration Registers: Synchronization, PWM, etc. 14.12. | | Various Configuration Registers: Closed-loop, Switches | | | | | | |-----|--------------------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | R/W | Addr | Bit | Val Description | | | | | | 0x04 | 31:0 | Reserved. Set to 0x00000000. | | | | | | | | STP_LENGTH_ADD (Default: 0x0000) | | | | | | 0x10 | 15:0 | U Additional length [# clock cycles] for active step polarity to indicate an active output step at STPOUT. | | | | | | | 31:16 | DIR_SETUP_TIME (Default: 0x0000) | | | | | | | 31.10 | U Delay [# clock cycles] between DIROUT and STPOUT voltage level changes. | | | | | | | | START_OUT_ADD (Default:0x00000000) | | | | | | 0x11 | 31:0 | Additional length [# clock cycles] for active start signal. Active start signal length = 1+START_OUT_ADD | | | | | | | | GEAR_RATIO (Default:0x01000000) | | | | | | 0x12 | 31:0 | S Constant value that is added to the internal position counter by an active step at STPIN. Value representation: 8 digits and 24 decimal places. | | | | | DVA | 0x13 | 21.0 | START_DELAY (Default:0x00000000) | | | | | RW | 0X13 | 31:0 | U Delay time [# clock cycles] between start trigger and internal start signal release. | | | | | | 0.414 | 31:0 | CLK_GATING_DELAY (Default:0x00000000) | | | | | | UX14 | | U Delay time [# clock cycles] between clock gating trigger and clock gating start. | | | | | | 0x15 | 31:0 | STDBY_DELAY (Default:0x00000000) | | | | | | | | U Delay time [# clock cycles] between ramp stop and activating standby phase. | | | | | | 0x17 | 23:0 | PWM_VMAX (Default:0x00000000) | | | | | | UX17 | | U PWM velocity value at which maximal scale parameter value 1.0 is reached. | | | | | | | | HOME_SAFETY_MARGIN (Default: 0x0000) | | | | | | 0x1E | 15:0 | HOME_REF polarity can be invalid within $X_HOME \pm HOME_SAFETY_MARGIN$ , which is not flagged as error. | | | | | | 0x1F | 15:0 | PWM_FREQ (Default: 0x0280) | | | | | | OXII | 13.0 | U Number of clock cycles for one PWM period. | | | | | | 0x64 | 31:0 | Reserved. Set to 0x00000000. | | | | | | 0x7B | 31:0 | TZEROWAIT (Default:0x00000000) | | | | | W | 0,7,0 | 31.0 | U Standstill phase after reaching <i>VACTUAL</i> = 0. | | | | | VV | | | CIRCULAR_DEC (Default:0x00000000) | | | | | | 0x7C | C 31:0 | Decimal places for circular motion if one revolution is not exactly mapped to an even number of $\mu$ Steps per revolution. Value representation: 1 digit and 31 decimal places. | | | | Table 61: Various Configuration Registers: Synchronization, PWM, etc. #### **Ramp Generator Registers** 14.13. | | Ramp Generator Registers | | | | | | | | | | |-----|--------------------------|------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-----------------------------------------------------------------------------| | R/W | Addr | Bit | Val | Description | | | | | | | | | | RAMPMODE (Default:0x0) | | | | | | | | | | | Ī | | Operation Mode: | | | | | | | | | | | 2 | 1 | <b>Positioning mode</b> : XTARGET is superior target of velocity ramp. | | | | | | | | | | | 0 | <b>Velocitiy mode</b> : <i>VMAX</i> is superior target of velocity ramp. | | | | | | | | RW | 0x20 | | Moti | on Profile: | | | | | | | | | | | 0 | <b>No ramp:</b> VACTUAL follows only VMAX (rectangle velocity shape). | | | | | | | | | | 1:0 | 1 | <b>Trapezoidal ramp (incl. SixPoint ramp):</b> Consideration of acceleration and deceleration values for generating <i>VACTUAL</i> without adapting the acceleration values. | | | | | | | | | | | 2 | <b>S-shaped ramp:</b> Consideration of all ramp values (incl. bow values) for generating <i>VACTUAL</i> . | | | | | | | | RW | 0x21 | 31:0 | XA | CTUAL (Default: 0x00000000) | | | | | | | | KVV | UXZI | 31.0 | S | Actual internal motor position [pulses]: $-2^{31} \le XACTUAL \le 2^{31} - 1$ | | | | | | | | | | 31:0 | VA | CTUAL (Default: 0x00000000) | | | | | | | | R | 0x22 | | S | Actual ramp generator velocity [pulses per second]:<br>1 pps $\leq$ VACTUAL $\leq$ CLK_FREQ · $\frac{1}{2}$ pulses (f <sub>CLK</sub> = 16 MHz $\rightarrow$ 8 Mpps) | | | | | | | | | | 31:0 | AA | CTUAL (Default: 0x00000000) | | | | | | | | R | 0x23 | | S | Actual acceleration/deceleration value [pulses per $sec^2$ ]:<br>$-2^{31} pps^2 \le AACTUAL \le 2^{31} - 1$ 1 $pps^2 \le AACTUAL $ | | | | | | | | | | | | | | | | | VM. | IAX (Default: 0x00000000) | | | | | | Maximum ramp generator velocity in positioning mode or | | | | | | | | RW | 0x24 | 31:0 | 31:0 | 31:0 | 31:0 | 31:0 | 4 31:0 | 31:0 | S | Target ramp generator velocity in velocity mode and no ramp motion profile. | | | | | | Value representation: 23 digits and 8 decimal places ! Consider maximum values, represented in section <u>6.6.5</u> , page <u>46</u> | | | | | | | | | | | VS | TART (Default: 0x00000000) | | | | | | | | | | | | Absolute start velocity in <i>positioning mode</i> and <i>velocity mode</i> In case $VSTART$ is used: no first bow phase $B_1$ for S-shaped ramps | | | | | | | | RW | 0x25 | 30:0 | 30:0 | 30:0 | 30:0 | | VSTART in positioning mode:<br>In case $VACTUAL = 0$ and $XTARGET \neq XACTUAL$ :<br>no acceleration phase for $VACTUAL = 0 \rightarrow VSTART$ . | | | | | | | | U | VSTART in velocity mode:<br>In case $VACTUAL = 0$ and $VACTUAL \neq VMAX$ :<br>no acceleration phase for $VACTUAL = 0 \rightarrow VSTART$ . | | | | | | | | | | | | Value representation: 23 digits and 8 decimal places. ! Consider maximum values, represented in section <u>6.6.5</u> , page <u>46</u> | | | | | | | | | | | | •→ Continued on next page. | | | | | | | | Ramp Generator Registers | | | | | | |----------------------------|------|------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | R/W | Addr | Bit | Val | Description | | | RW | 0x26 | 30:0 | VS | TOP (Default:0x00000000) | | | | | | U | Absolute stop velocity in positioning mode and velocity mode. In case <i>VSTOP</i> is used: no last bow phase B₄ for S-shaped ramps. In case <i>VSTOP</i> is very small and positioning mode is used, it is possible that the ramp is finished with a constant <i>VACTUAL</i> = <i>VSTOP</i> until <i>XTARGET</i> is reached. <i>VSTOP</i> in positioning mode: In case <i>VACTUAL</i> ≤ <i>VSTOP</i> and <i>XTARGET</i> = <i>XACTUAL</i> : <i>VACTUAL</i> is immediately set to 0. <i>VSTOP</i> in velocity mode: In case <i>VACTUAL</i> ≤ <i>VSTOP</i> and <i>VMAX</i> = 0: <i>VACTUAL</i> is immediately set to 0. Value representation: 23 digits and 8 decimal places. ! Consider maximum values, represented in section 6.6.5, page 46 | | | | 0x27 | 30:0 | VB | REAK (Default:0x00000000) | | | | | | U | Absolute break velocity in positioning mode and in velocity mode, This only applies for trapezoidal ramp motion profiles. In case VBREAK = 0: pure linear ramps are generated with AMAX / DMAX only. In case VACTUAL < VBREAK: AACTUAL = ASTART or DFINAL | | | | | | | In case VACTUAL ≥ VBREAK: AACTUAL = AMAX or DMAX | | | | | | | ! Always set VBREAK > VSTOP! If VBREAK ≠ 0. Value representation: 23 digits and 8 decimal places. | | | | | | | ! Consider maximum values, represented in section <u>6.6.5</u> , page <u>46</u> | | | | 0x28 | 23:0 | AMAX (Default: 0x000000) | | | | | | | U | S-shaped ramp motion profile: Maximum acceleration value. | | | | | | | Trapezoidal ramp motion profile:<br>Acceleration value in case $ VACTUAL \ge VBREAK$ or in case $VBREAK = 0$ . | | | | | | | Value representation: Frequency mode: [pulses per sec²] 22 digits and 2 decimal places: 250 mpps² ≤ AMAX ≤ 4 Mpps² Direct mode: [Δν per clk cycle] a[Δν per clk_cycle] = AMAX / 2³7 AMAX [pps²] = AMAX / 2³7 • f <sub>CLK</sub> ² ! Consider maximum values, represented in section 6.6.5, page 46 | | | | 0x29 | 23:0 | DMAX (Default: 0x000000) | | | | | | | U | S-shaped ramp motion profile: Maximum deceleration value. Trapezoidal ramp motion profile: Deceleration value if VACTUAL ≥ VBREAK or if VBREAK = 0. Value representation: Frequency mode: [pulses per sec²] | | | | | | | 22 digits and 2 decimal places: 250 mpps <sup>2</sup> ≤ DMAX ≤ 4 Mpps <sup>2</sup> Direct mode: [Δν per clk cycle] d[Δν per clk_cycle] = DMAX / 2 <sup>37</sup> DMAX [pps <sup>2</sup> ] = DMAX / 2 <sup>37</sup> • f <sub>CLK</sub> <sup>2</sup> ! Consider maximum values, represented in section <u>6.6.5</u> , page <u>46</u> | | | ●→ Continued on next page. | | | | | | | | Ramp Generator Registers | | | | | | | | |-----|--------------------------|------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | R/W | Addr | Bit | Val | Val Description | | | | | | | | | AS | TART (Default: 0x000000) | | | | | | | | | | S-shaped ramp motion profile: start acceleration value. | | | | | | | | | | Trapezoidal ramp motion profile: Acceleration value in case VACTUAL < VBREAK. | | | | | | | | 23:0 | | Acceleration value after switching from external to internal step control. | | | | | | | 0x2A | 23:0 | U | Value representation: Frequency mode: [pulses per sec²] 22 digits and 2 decimal places: 250 mpps² ≤ ASTART ≤ 4 Mpps² Direct mode: [Δν per clk cycle] a[Δν per clk_cycle]= ASTART / 2³7 ASTART [pps²] = ASTART / 2³7 • f <sub>CLK</sub> ² ! Consider maximum values, represented in section 6.6.5, page 46 | | | | | | | | 31 | | Sign of AACTUAL after switching from external to internal step control. | | | | | | | | 23:0 | DF | TINAL (Default: 0x000000) | | | | | | RW | 0x2B | | U | S-shaped ramp motion profile: Stop deceleration value, which is not used during positioning mode. Trapezoidal ramp motion profile: Deceleration value in case VACTUAL < VBREAK. Value representation: Frequency mode: [pulses per sec²] 22 digits and 2 decimal places: 250 mpps² ≤ DFINAL ≤ 4 Mpps² Direct mode: [Δv per clk cycle] d[Δv per clk_cycle] = DFINAL / 2³7 DFINAL [pps²] = DFINAL / 2³7 • f <sub>CLK</sub> ² ! Consider maximum values, represented in section 6.6.5, page 46 | | | | | | | | | DS | TOP (Default: 0x000000) | | | | | | | 0x2C | 23 | U | Deceleration value for an automatic linear stop ramp to $VACTUAL = 0$ . $DSTOP$ is used with activated external stop switches (STOPL or STOPR) if $soft\_stop\_enable$ is set to 1; or with activated virtual stop switches and $virt\_stop\_mode$ is set to 2. Value representation: Frequency mode: [pulses per $sec^2$ ] 22 digits and 2 decimal places: 250 mpps $^2 \le DSTOP \le 4$ Mpps $^2$ Direct mode: [ $\Delta v$ per clk cycle] $d[\Delta v$ per clk_cycle] = $DSTOP / 2^{37}$ | | | | | | | | | | DSTOP [pps²] = DSTOP / 2³7 • f <sub>CLK</sub> ² ! Consider maximum values, represented in section <u>6.6.5</u> , page <u>46</u> | | | | | •→ Continued on next page! | | Ramp Generator Registers | | | | | | | |-----|--------------------------|------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | R/W | Addr | Bit | Val | Description | | | | | | | | ВС | DW1 (Default: 0x000000) | | | | | | | | | Bow value 1 (first bow $B_1$ of the acceleration ramp). | | | | | | 0x2D | 23:0 | U | Value representation: Frequency mode: [pulses per sec³] 24 digits and 0 decimal places: 1 pps³ ≤ BOW1 ≤ 16 Mpps³ Direct mode: [Δa per clk cycle] bow[av per clk_cycle]= BOW1 / 2 <sup>53</sup> BOW1 [pps³] = BOW1 / 2 <sup>53</sup> • f <sub>CLK</sub> ³ ! Consider maximum values, represented in section 6.6.5, page 46 | | | | | | | | BC | DW2 (Default: 0x000000) | | | | | | | | | Bow value 2 (second bow B2 of the acceleration ramp). | | | | | RW | 0x2E | 23:0 | U | Value representation: Frequency mode: [pulses per sec³] 24 digits and 0 decimal places: 1 pps³ ≤ BOW2 ≤ 16 Mpps³ Direct mode: [Δa per clk cycle] bow[av per clk_cycle]= BOW2 / 2 <sup>53</sup> BOW2 [pps³] = BOW2 / 2 <sup>53</sup> • f <sub>CLK</sub> ³ ! Consider maximum values, represented in section 6.6.5, page 46 | | | | | | | | BC | 0W3 (Default: 0x000000) | | | | | | | | :3:0<br>U | Bow value 3 (first bow B3 of the deceleration ramp). | | | | | | 0x2F | 23:0 | | Value representation: Frequency mode: [pulses per sec³] 24 digits and 0 decimal places: 1 pps³ ≤ BOW3 ≤ 16 Mpps³ Direct mode: [Δa per clk cycle] bow[av per clk_cycle]= BOW3 / 2 <sup>53</sup> BOW3 [pps³] = BOW3 / 2 <sup>53</sup> • f <sub>CLK</sub> ³ ! Consider maximum values, represented in section 6.6.5, page 46 | | | | | | | | ВС | W 4 (Default: 0x000000) | | | | | | 0x30 | 23:0 | | Bow value 4 (second bow B4 of the deceleration ramp). Value representation: Frequency mode: [pulses per sec³] 24 digits and 0 decimal places: 1 pps³ ≤ BOW4 ≤ 16 Mpps³ Direct mode: [Δa per clk cycle] bow[av per clk_cycle] = BOW4 / 2 <sup>53</sup> BOW4 [pps³] = BOW4 / 2 <sup>53</sup> • f <sub>CLK</sub> ³ ! Consider maximum values, represented in section 6.6.5, page 46 | | | | Table 62: Ramp Generator Registers # 14.14. External Clock Frequency Register | | External Clock Frequency Register | | | | | | | |-----|-----------------------------------|------|--------|---------------------------------------------------------------------------------------|--|--|--| | R/W | Addr | Bit | Val | Val Description | | | | | RW | 0x31 | 24.0 | CLK_FR | EQ (Default: 0x0F42400) | | | | | KVV | UXSI | 24.0 | U | External clock frequency value $f_{CLK}$ [Hz] with 4.2 MHz $\leq f_{CLK} \leq 30$ MHz | | | | Table 63: External Clock Frequency Register # 14.15. Target and Compare Registers | | Target and Compare Registers | | | | | | | | | | |-----|------------------------------|----------|-------------|-------------------------------------------------------------------------------------|---------------------------------|------|------|---|------------------------------|--| | R/W | Addr | Bit | Val | Description | | | | | | | | RW | 0x32 | 31:0 | POS_CC | DMP (Default: 0x00000000) | | | | | | | | KVV | UX32 | 31.0 | S | Compare position. | | | | | | | | RW | 0x33 | 31:0 | VIRT_S | TOP_LEFT (Default: 0x00000000) | | | | | | | | KVV | UX33 | 31.0 | S | Virtual left stop position. | | | | | | | | DW | 0.24 | 21.0 | VIRT_S | TOP_RIGHT (Default: 0x00000000) | | | | | | | | RW | 0x34 | 4 31:0 | )X34 31:U | 4 31:0 | 31:0 | 31:0 | 31:0 | S | Virtual right stop position. | | | RW | 0x35 | 31:0 | X_HOM | E (Default: 0x00000000) | | | | | | | | KVV | UX33 | 31.0 | S | Actual home position. | | | | | | | | | | | X_LATC | TH (Default: 0x00000000) | (if circular_cnt_as_xlatch = 0) | | | | | | | R | | 31:0 | S | Storage position for certain triggers. | | | | | | | | K | | | REV_CN | IT (Default: 0x00000000) | (if circular_cnt_as_xlatch = 1) | | | | | | | | 0x36 | | S | Number of revolutions during circular motion | on. | | | | | | | | | | X_RANG | GE (Default: 0x00000000) | | | | | | | | W | | 30:0 | U | Limitation for $X\_ACTUAL$ during circular mo $-X\_RANGE \le X\_ACTUAL \le X\_RANG$ | | | | | | | | | | | X_TARG | GET (Default: 0x00000000) | | | | | | | | RW | 0x37 | 31:0 | U | Target motor position in positioning mode. ! Set all other motion profile param | eters before! | | | | | | Table 64: Target and Compare Registers #### **Pipeline Registers** 14.16. | | Pipeline Register | | | | | | | | | |-----|------------------------------|------|---|-------------------------------------------------------------------|--|--|--|--|--| | R/W | R/W Addr Bit Val Description | | | | | | | | | | | 0x38 | 31:0 | S | X_PIPE0 (Default: 0x00000000): 1 <sup>st</sup> pipeline register. | | | | | | | | 0x39 | 31:0 | S | X_PIPE1 (Default: 0x00000000): 2 <sup>nd</sup> pipeline register. | | | | | | | | 0x3A | 31:0 | S | X_PIPE2 (Default: 0x00000000): 3 <sup>rd</sup> pipeline register. | | | | | | | RW | 0x3B | 31:0 | S | X_PIPE3 (Default: 0x00000000): 4 <sup>th</sup> pipeline register. | | | | | | | KVV | 0x3C | 31:0 | S | X_PIPE4 (Default: 0x00000000): 5 <sup>th</sup> pipeline register. | | | | | | | | 0x3D | 31:0 | S | X_PIPE5 (Default: 0x00000000): 6 <sup>th</sup> pipeline register. | | | | | | | | 0x3E | 31:0 | S | X_PIPE6 (Default: 0x00000000): 7 <sup>th</sup> pipeline register. | | | | | | | | 0x3F | 31:0 | S | X_PIPE7 (Default: 0x00000000): 8 <sup>th</sup> pipeline register. | | | | | | Table 65: Pipeline Register #### **Shadow Register** 14.17. | | Shadow Register | | | | | | | | |-----|-----------------------------|------|-----|-------------------------------------------------------------------|--|--|--|--| | R/W | /W Addr Bit Val Description | | | | | | | | | | 0x40 | 31:0 | S | SH_REGO (Default: 0x00000000): 1 <sup>st</sup> shadow register. | | | | | | | 0x41 | 31:0 | U | SH_REG1 (Default: 0x00000000): 2 <sup>nd</sup> shadow register. | | | | | | | 0x42 | 31:0 | U | SH_REG2 (Default: 0x00000000): 3 <sup>rd</sup> shadow register. | | | | | | | 0x43 | 31:0 | U | SH_REG3 (Default: 0x00000000): 4 <sup>th</sup> shadow register. | | | | | | | 0x44 | 31:0 | U | SH_REG4 (Default: 0x00000000): 5 <sup>th</sup> shadow register. | | | | | | | 0x45 | 31:0 | U | SH_REG5 (Default: 0x00000000): 6 <sup>th</sup> shadow register. | | | | | | RW | 0x46 | 31:0 | U | SH_REG6 (Default: 0x00000000): 7 <sup>th</sup> shadow register. | | | | | | KVV | 0x47 | 31:0 | S/U | SH_REG7 (Default: 0x00000000): 8 <sup>th</sup> shadow register. | | | | | | | 0x48 | 31:0 | U | SH_REG8 (Default: 0x00000000): 9 <sup>th</sup> shadow register. | | | | | | | 0x49 | 31:0 | U | SH_REG9 (Default: 0x00000000): 10 <sup>th</sup> shadow register. | | | | | | | 0x4A | 31:0 | U | SH_REG10 (Default: 0x00000000): 11 <sup>th</sup> shadow register. | | | | | | | 0x4B | 31:0 | U | SH_REG11 (Default: 0x00000000): 12 <sup>th</sup> shadow register. | | | | | | | 0x4C | 31:0 | U | SH_REG12 (Default: 0x00000000): 13 <sup>th</sup> shadow register. | | | | | | | 0x4D | 31:0 | U | SH_REG13 (Default: 0x00000000): 14 <sup>th</sup> shadow register. | | | | | Table 66: Shadow Register #### **Reset and Clock Gating Register** 14.18. | | Reset and Clock Gating Register | | | | | | | | | | | |------|---------------------------------|------|----------|--------------------------------|--|--|--|--|--|--|--| | R/W | Addr | Bit | Val | Description | | | | | | | | | | 0x4F | 2:0 | CLK_GAT. | ING_REG (Default: 0x0) | | | | | | | | | | | | 0 | Clock gating is not activated. | | | | | | | | | DV4/ | | | 7 | Clock gating is activated. | | | | | | | | | RW | | | RESET_R | EG (Default: 0x000000) | | | | | | | | | | | 31:8 | 0 | No reset is activated. | | | | | | | | | | | | 0x525354 | Internal reset is activated. | | | | | | | | Table 67: Reset and Clock Gating Register #### **Encoder Registers** 14.19. | | Encoder Registers | | | | | | | | |-----|-------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------------------------------------------------------------------------------------------|--| | R/W | Addr | Bit | Val Description | | | | | | | DW | ٥٧٢٥ | 21.0 | ENC_POS (Default: 0x00000000) | | | | | | | RW | 0x50 | 31:0 | S Actual encoder position [µsteps]. | | | | | | | R | | | ENC_LATCH (Default: 0x00000000) | | | | | | | K | | | S Latched encoder position. | | | | | | | | 0x51 | 31:0 | ENC_RESET_VAL(Default: 0x00000000) | | | | | | | W | | | S Defined reset value for <i>ENC_POS</i> in case the encoder position must be cleared to another value than 0. | | | | | | | | | | ENC_POS_DEV (Default: 0x00000000) | | | | | | | R | 0x52 | 31:0 | Deviation between XACTUAL and ENC_POS. i Different calculations dependent on activated regulated options. ENC_POS_DEV = ENC_POS - XACTUAL (Open-loop operation) ENC_POS_DEV = ENC_POS - XACTUAL - CL_OFFSET (Closed-loop or PID active) | | | | | | | | | | CL_TR_TOLERANCE (Default: 0x00000000) (Closed-loop operation) | | | | | | | W | | | S Tolerated absolute tolerance between XACTUAL and ENC_POS to trigger TARGET_REACHED (incl. TARGET_REACHED_Flag and event). | | | | | | | W | 0x53 | 31:0 | ENC_POS_DEV_TOL (Default: 0xFFFFFFF) | | | | | | | VV | 0.00.00 | | U Maximum tolerated value of <i>ENC_POS_DEV</i> , which is not flagged as error. | | | | | | | | | | ENC_IN_RES (Default: 0x00000000) | | | | | | | W | - | 20.0 | 20.0 | 20.0 | 20.0 | 20.0 | Resolution [encoder steps per revolution] of the encoder connected to the encoder inputs. | | | _ | | 30:0 | ENC_CONST (Default: 0x00000000) | | | | | | | R | 0x54 | | Encoder constant. i Value representation: 15 digits and 16 decimal places | | | | | | | | | | manual_enc_const (Default: 0) | | | | | | | W | | 31 | 0 ENC_CONST will be calculated automatically. 1 Manual definition of ENC_CONST = ENC_IN_RES | | | | | | •→ Continued on next page. | | Encoder Registers | | | | | | | |-----|-------------------|-------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | R/W | Addr | Bit | Val | Description | | | | | | | 15.0 | SEI | R_CLK_IN_HIGH (Default: 0x00A0) | | | | | | 056 | 15:0 | U | High voltage level time of serial clock output [# clock cycles]. | | | | | | 0x56 | 24.46 | SEI | R_CLK_IN_LOW (Default: 0x00A0) | | | | | | | 31:16 | U | Low voltage level time of serial clock output [# clock cycles]. | | | | | | | | SSI | I_IN_CLK_DELAY (Default: 0x0000) | | | | | | | 15:0 | U | SSI encoder: Delay time [# clock cycles] between next data transfer after a rising edge of serial clock output. i In case SSI_IN_CLK_DELAY = 0: SSI_IN_CLK_DELAY = SER_CLK_IN_HIGH | | | | | | 0x57 | | | SPI encoder: Delay [# clock cycles] at start and end of data transfer between serial clock output and negated chip select. i In case SSI_IN_CLK_DELAY = 0: SSI_IN_CLK_DELAY = SER_CLK_IN_HIGH | | | | | W | | 31:16 | SSI | I_IN_WTIME (Default: 0x0F0) | | | | | | | | U | Delay parameter tw [# clock cycles] between two clock sequences for a multiple data transfer (of the same data). i SSI recommendation: tw < 19 µs. | | | | | | | 19:0 | SER | P_PTIME (Default: 0x00190) | | | | | | 0x58 | | U | SSI and SPI encoder: Delay time period tp [# clock cycles] between two consecutive clock sequences for new data request. i SSI recommendation: tp > 21 μs. | | | | | | | | EN | C_COMP_XOFFSET (Default:0x0000) | | | | | | | 15:0 | U | Start offset for triangular compensation in horizontal direction. $0 \le ENC\_COMP\_XOFFSET < 2^{16}$ | | | | | | 070 | | EN | C_COMP_YOFFSET (Default:0x00) | | | | | | UX/D | 23:16 | S | Start offset for triangular compensation in vertical direction. −128 ≤ ENC_COMP_YOFFSET ≤ 127 | | | | | | | 31:24 | EN | C_COMP_AMPL (Default:0x00) | | | | | | | 31.24 | U | Maximum amplitude for encoder compensation. | | | | Table 68: Encoder Registers #### **PID & Closed-Loop Registers** 14.20. | | PID and Closed-Loop Registers | | | | | | | | |-----|-------------------------------|--------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|--|--|--| | R/W | R/W Addr Bit Val Description | | | | | | | | | | | | CL_ | BETA (0x0FF) | | | | | | RW | 0x1C | 8:0 | U | Maximum commutation angle for closed-loop regulation i Set CL_BETA > 255 carefully (esp. if cl_vlimit_en i Exactly 255 is recommended for best performance | = 1). | | | | | | | | | GAMMA (Default:0xFF) | | | | | | | | 23:16 | U | Maximum balancing angle to compensate back-EMF at half closed-loop regulation. | nigher velocities during | | | | | | | | CL_ | OFFSET (Default: 0x00000000) | (Closed-loop operation) | | | | | RW | 0x59 | 31:0 | S | Offset between <i>ENC_POS</i> and <i>XACTUAL</i> after closed-lood during closed-loop calibration process. It can be written | • | | | | | W | | | PIL | D_P (Default: 0x000000) | (PID regulation) | | | | | VV | | 23:0 | U | Parameter P of PID regulator. Proportional term = PID | _ <i>E · PID_P</i> / 256 | | | | | W | 0x5A | 25.0 | CL_ | VMAX_CALC_P (Default: 0x000000) | (Closed-loop operation) | | | | | VV | UNDA | | U | Parameter P of PI regulator controls maximum catch-up | velocity limitation. | | | | | R | | 31:0 | PIL | _VEL (Default: 0x00000000) | (PID regulation) | | | | | K | 313 | 31.0 | S | Actual PID output velocity. | | | | | | W | | 23:0<br>5B<br>31:0 | PIL | D_I ( Default: 0x000000) | (PID regulation) | | | | | VV | | | U | Parameter I of PID regulator. Integral term = PID_ISUN | M / 256 · <i>PID_I</i> / 256 | | | | | W | 0x5B | | CL_ | VMAX_CALC_I (Default: 0x000000) | (Closed-loop operation) | | | | | VV | OXDD | | U | Parameter I of PI regulator controls maximum catch-up | velocity limitation. | | | | | R | | | PIL | _ISUM_RD ( Default: 0x00000000) | (PID regulation) | | | | | IX. | | | S | Actual PID integrator sum. Update frequency = $f_{CLK}/128$ | } | | | | | | | | PIL | D_D (Default: 0x000000) | (PID regulation) | | | | | W | | | U | Parameter D of PID regulator. PID_E is sampled with $f_{CI}$ Derivative term = (PID_E <sub>LAST</sub> - PID_E <sub>ACTUAL</sub> ) · <i>PID_D</i> | <sub>LK</sub> / 128 / <i>PID_D_CLKDIV</i> . | | | | | | 0x5C | 23:0 | CL_ | DELTA_P (Default: 0x000000) | (Closed-loop operation) | | | | | W | | | U | Gain parameter that is multiplied with the actual positio calculate the actual commutation angle for position main at $CL\_BETA$ . Real value = $CL\_DELTA\_P/2^{16}$ ; Ex: 65536 Value representation: 8 digits and 16 decimal places. | ntenance stiffness. Clipped | | | | | | | 110 | PIL | · | (Closed-loop operation) | | | | | W | | 14:0 | U | Clipping parameter for <i>PID_ISUM:</i> $-2^{16} \cdot PID_I\_CLIP \le PID_I$ | $ID\_ISUM \le 2^{16} \cdot PID\_I\_CLIP$ | | | | | 14/ | ٥٧٢٥ | 22.16 | PIL | D_D_CLKDIV (Default:0x00) | (PID regulation) | | | | | W | UXSD | 23:16 | U | Clock divider for D part calculation. | | | | | | R | | 31:0 | PIL | D_E (Default:0x00000000) | (PID regulation) | | | | | K | | 31.0 | S | Actual position deviation. | | | | | | W | 0x5E | 30:0 | PID | _DV_CLIP (Default:0x00000000) (PID regulation) | (Closed-loop operation) | | | | | VV | UAJL | 50.0 | U | Clipping parameter for $PID\_VEL: -PID\_DV\_CLIP \le PID\_$ | VEL ≤ PID_DV_CLIP | | | | | | ●→ Continued on next page. | | | | | | | | | W Ox5F U Tolerated position deviation: PID_E = 0 in case PID_E < PID_TOLERANCE | | | 19:0 | DII | D_TOLERANCE (Default:0x00000) | (PID regulation) | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-------|-----|---------------------------------------------------------------------------------------------------------------------|-----------------------------| | W W Oxfo Tolerance CL_TOLERANCE CDEAUNITION CONTINUENCE CL_TOLERANCE U Tolerated position deviation: CL_DELTA_P = 65536 (gain=1) in case ENC_POS_DEV < CL_TOLERANCE CL_VMIN_EMF (Default:0x000000) U Encoder velocity at which back-EMF compensation starts. | W | | | | | , , | | W Dacase Tolerated position deviation: CL_DELTA_P = 65536 (gain=1) in case ENC_POS_DEN < CL_TOLERANCE | | 0x5F | | | · · · | | | W 0x60 23:0 U CL_DELTA_P = 65536 (gain=1) in case ENC_POS_DEM CL_TOLERANCE | w | | 7:0 | CL_ | · · · · · · · · · · · · · · · · · · · | (Closea-loop operation) | | W 0x60 23:0 U Encoder velocity at which back-EMF compensation starts. | | | | U | • | _DEV < CL_TOLERANCE | | U Encoder velocity at which back-EMF compensation starts. CL_VADD_EMF (Default: \(\text{Dx0000000}\)) U Additional velocity value to calculate the encoder velocity at which back-EMF compensation reaches the maximum angle \(CL_GAMMA\). ENC_VEL_ZERO (Default: \(\text{DxFFFFF}\)) U Delay time [# clock cycles] after the last incremental encoder change to set \(V_ENC_MEAN = 0\). ENC_VEMEN_WAIT (Default: \(\text{Dx000}\)) Delay period [# clock cycles] between two consecutive actual encoder velocity values that account for calculation of mean encoder velocity. Set \(ENC_VMEAN_WAIT\) (Default: \(\text{Dx000}\)) Multiplier for maximum permitted serial encoder variation between consecutive absolute encoder requests. 1: If \(ENC_VMEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VELS_WEAN_VEL | 14/ | 000 | 22.0 | CL_ | VMIN_EMF (Default:0x000000) | | | W 0x61 23:0 U Additional velocity value to calculate the encoder velocity at which back-EMF compensation reaches the maximum angle CL_GAMMA. ENC_VEL_ZERO (Default:0xFFFFFF) | VV | UX6U | 23:0 | U | Encoder velocity at which back-EMF compensation | starts. | | W 0x62 31:0 Compensation reaches the maximum angle CL_GAMMA. | | | | CL_ | VADD_EMF (Default:0x000000) | | | W 0x62 31:0 U Delay time [# clock cycles] after the last incremental encoder change to set V_ENC_MEAN = 0. ENC_VMEAN_WAIT (Default:0x00) (incremental encoders only) Delay period [# clock cycles] between two consecutive actual encoder velocity values that account for calculaton of mean encoder velocity. Set ENC_VMEAN_WAIT > 32. i Is set automatically to SER_PTIME for absolute SSI/SPI encoder. SER_ENC_VARIATION (Default:0x00) (absolute encoders only) Multiplier for maximum permitted serial encoder variation between consecutive absolute encoder requests. ! Maximum permitted value = ENC_VARIATION / 256 • 1/8 • ENC_IN_RES. ! If ENC_VARIATION = 0: Maximum permitted value = 1/8 • ENC_IN_RES. 11:8 ENC_VMEAN_FILTER (Default:0x00) U Filter exponent to calculate mean encoder velocity. ENC_VMEAN_INT (Default:0x0000) (incremental encoders only) 31:16 U Encoder velocity update time [# clock cycles]. i Minimum value is set automatically to 256. CL_CYCLE (Default:0x0000) (absolute encoders only) Closed-loop control cycle [# clock cycles]. i Is set automatically to fastest possible cycle for ABN encoders. V_ENC (Default:0x00000000) S Actual encoder velocity [pps]. V_ENC (Default:0x00000000) | W | 0x61 | 23:0 | U | | | | V_ENC_MEAN = 0. | | | | ΕN | • | | | Delay period [# clock cycles] between two consecutive actual encoder velocity values that account for calculation of mean encoder velocity. Set ENC_VMEAN_WAIT > 32. i Is set automatically to SER_PTIME for absolute SSI/SPI encoder. SER_ENC_VARIATION (Default:0x00) | W | 0x62 | 31:0 | U | | al encoder change to set | | Values that account for calculation of mean encoder velocity. Set ENC_VMEAN_WAIT > 32. i Is set automatically to SER_PTIME for absolute SSI/SPI encoder. SER_ENC_VARIATION (Default:0x00) | | | | EN | | (incremental encoders only) | | SER_ENC_VARIATION (Default:0x00) | | | 7:0 | U | values that account for calculaton of mean encoder ! Set ENC_VMEAN_WAIT > 32. | velocity. | | W 0x63 Multiplier for maximum permitted serial encoder variation between consecutive absolute encoder requests. Maximum permitted value = ENC_VARIATION / 256 • 1/8 • ENC_IN_RES. If ENC_VARIATION = 0: Maximum permitted value = 1/8 • ENC_IN_RES. If ENC_VMEAN_FILTER (Default:0x00) U Filter exponent to calculate mean encoder velocity. ENC_VMEAN_INT (Default:0x0000) (incremental encoders only) 31:16 | | | 7:0 | SEF | • - | (absolute encoders only) | | U Filter exponent to calculate mean encoder velocity. ENC_VMEAN_INT (Default:0x0000) (incremental encoders only) 31:16 U Encoder velocity update time [# clock cycles]. i Minimum value is set automatically to 256. CL_CYCLE (Default:0x0000) (absolute encoders only) 31:16 U Closed-loop control cycle [# clock cycles]. i Is set automatically to fastest possible cycle for ABN encoders. V_ENC (Default:0x00000000) S Actual encoder velocity [pps]. V_ENC_MEAN (Default:0x00000000) | W | 0x63 | | U | absolute encoder requests. ! Maximum permitted value = ENC_VARIA ENC_IN_RES. ! If ENC_VARIATION = 0: Maximum permit | 1 <i>TION</i> / 256 • 1/8 • | | U Filter exponent to calculate mean encoder velocity. ENC_VMEAN_INT (Default:0x0000) (incremental encoders only) 31:16 U Encoder velocity update time [# clock cycles]. i Minimum value is set automatically to 256. CL_CYCLE (Default:0x0000) (absolute encoders only) Closed-loop control cycle [# clock cycles]. i Is set automatically to fastest possible cycle for ABN encoders. V_ENC (Default:0x00000000) S Actual encoder velocity [pps]. V_ENC_MEAN (Default:0x00000000) | | | 11.0 | EN | C_VMEAN_FILTER (Default:0x0) | | | 31:16 U Encoder velocity update time [# clock cycles]. i Minimum value is set automatically to 256. CL_CYCLE (Default:0x0000) (absolute encoders only) Closed-loop control cycle [# clock cycles]. i Is set automatically to fastest possible cycle for ABN encoders. V_ENC (Default:0x00000000) S Actual encoder velocity [pps]. V_ENC_MEAN (Default:0x00000000) | | | 11.0 | U | Filter exponent to calculate mean encoder velocity. | | | i Minimum value is set automatically to 256. CL_CYCLE (Default:0x0000) (absolute encoders only) Closed-loop control cycle [# clock cycles]. i Is set automatically to fastest possible cycle for ABN encoders. V_ENC (Default:0x00000000) S Actual encoder velocity [pps]. V_ENC_MEAN (Default:0x00000000) | | | | | C_VMEAN_INT (Default:0x0000) | (incremental encoders only) | | 31:16 U Closed-loop control cycle [# clock cycles]. i Is set automatically to fastest possible cycle for ABN encoders. 0x65 31:0 V_ENC (Default:0x00000000) S Actual encoder velocity [pps]. V_ENC_MEAN (Default:0x00000000) | | | 31:16 | U | | 56. | | i Is set automatically to fastest possible cycle for ABN encoders. 0x65 31:0 V_ENC (Default:0x00000000) S Actual encoder velocity [pps]. 0x66 31:0 V_ENC_MEAN (Default:0x000000000) | | | | CL_ | <u>, </u> | (absolute encoders only) | | 0x65 31:0 S Actual encoder velocity [pps]. 0x66 31:0 V_ENC_MEAN (Default:0x00000000) | | | 31:16 | U | | ycle for ABN encoders. | | R S Actual encoder velocity [pps]. V_ENC_MEAN (Default:0x00000000) | | 0,45 | 31.0 | V_1 | ENC (Default:0x00000000) | | | 0x66 31:0 V_ENC_MEAN (Default:0x00000000) | D | 0.03 | 31.0 | S | Actual encoder velocity [pps]. | | | S Filtered encoder velocity [pps]. | | 0,46 | 31.0 | V_1 | ENC_MEAN (Default:0x00000000) | | | | | 0,00 | 31.0 | S | Filtered encoder velocity [pps]. | | Table 69: PID and Closed-Loop Registers #### 14.21. **Transfer Registers** | | Transfer Registers | | | | | | | | | | | | | | | | | | | |-----|--------------------|----------|-----------|----------------------------------|---------------------|---------------------------------------|------|--------------------------------|-----------------------------------------------------------------------|-------------------------------------------------------|------------------------|------------------------------------------------------|-----------------------------|---|-------------------------------------------------------|-----------------------------|----|----------------------------------|---------------------| | R/W | Addr | Bit | Val | Description | | | | | | | | | | | | | | | | | | | | AD | DR_TO_ENC (Default:0x00000000) | (SPI encoders only) | | | | | | | | | | | | | | | | W | 0x68 | x68 31:0 | 31:0 | 31:0 | 31:0 | 31:0 | 31:0 | :0 | Address data permanently sent to get encoder angle data slave device. | ta from the SPI encoder | | | | | | | | | | | | | | | | | | | | | Address data sent from TMC4330A to SPI encoder for or | ne-time data transfer. | | | | | | | | | | W | 0>69 | x69 31:0 | )x69 31:0 | 0x69 31:0 | )x69 31:0 | 31:0 | DA | TA_TO_ENC (Default:0x00000000) | (SPI encoders only) | | | | | | | | | | | | VV | 0.000 | | | | | | 31.0 | 31.0 | 31.0 | 3110 | - | Configuration data sent from TMC4330A to SPI encoder | for one-time data transfer. | | | | | | | | | | 31:0 | 31:0 | 31:0 | | | | | | | | | | | | | AD | DR_FROM_ENC (Default:0x00000000) | (SPI encoders only) | | R | 0x6A | | | | 31:0 | Repeated request data is stored here. | | | | | | | | | | | | | | | | | | | | | | | | | | | | | _ | Address data received from SPI encoder as response of | the one-time data transfer. | | | | | R | 0x6B | 31:0 | DA | TA_FROM_ENC (Default:0x00000000) | (SPI encoders only) | | | | | | | | | | | | | | | | | OXOB 3 | 31.0 | 21:0 | 31:0 | 031:0 | 31:0 | 31:0 | - | Data received from SPI encoder as response of the one- | time data transfer. | | | | | | | | | | Table 70: Transfer Registers #### 14.22. **MSLUT Registers** | | | | MSLUT Registers | |---------|------------|-------|-----------------------------------------------------------------------------------------------------------------------------------| | R/<br>W | Addr | Bit | Val Description | | | 0x70 | | MSLUT[0] (Default:0xAAAAB554) | | | 0x71 | 31:0 | MSLUT[1] (Default:0x4A9554AA) | | | 0x72 | | MSLUT[2] (Default:0x24492929) | | | 0x73 | | MSLUT[3] (Default:0x10104222) | | W | 0x74 | | MSLUT[4] (Default:0xFBFFFFF) | | | 0x75 | | MSLUT[5] (Default:0xB5BB777D) | | | 0x76 | | MSLUT[6] (Default:0x49295556) | | | 0x 77 | | MSLUT[7] (Default:0x00404222) | | | | | ! Each bit defines the difference between consecutive values in the microstep look-up table MSLUT (in combination with MSLUTSEL). | | W | 0x78 | 31:0 | MSLUTSEL (Default:0xFFFF8056) | | VV | 0x76 | 31:0 | - Definition of the four segments within each quarter MSLUT wave. | | R | 0x79 | 9:0 | MSCNT (Default:0x000) | | | K 0X75 5.0 | | U Actual µStep position of the sine value. | | | | 8:0 | USTEPA (Default:0x000) | | R | 0x7A | | S Actual microstep value of PWMA output (sine values). | | K | UX/A | 24:16 | USTEPB (Default: 0x0F7) | | | | | S Actual microstep value of PWMB output (cosine values). | | | | 8:0 | USTEPA_SCALE (Default:0x000) | | R | 0x7B | 6.0 | S Actual scaled microstep value of PWMA output (sine values). | | K | UX/D | 24:16 | USTEPB_SCALE (Default:0x0F7) | | | | 24:10 | S Actual scaled microstep value of PWMB output (cosine values). | | | | 7:0 | START_SIN (Default:0x00) | | w | 0x7E | 7.0 | U Start value for sine waveform. | | VV | UX/E | 23:16 | START_SIN90 (Default:0xF7) | | | | 23:10 | U Start value for cosine waveform. | Table 71: MSLUT Registers #### **TMC Version Register** 14.23. | | Version Register | | | | | |-----|------------------|------|--------|--------------------------|--| | R/W | Addr | Bit | Val | Description | | | R | R 0x7F 15:0 | | Versio | on No (Default:0x0002) | | | K | 0.71 | 13.0 | | TMC4330A version number. | | Table 72: Version Register # **15. Absolute Maximum Ratings** The maximum ratings may not be exceeded under any circumstances. Operating the circuit at or near more than one maximum rating at a time for extended periods shall be avoided by application design. | Maximum Ratings: 3.3V supply | | | | | | | |-------------------------------------------------|-----------------|------|-----|------|--|--| | Parameter (VCC = 3.3V nominal → TEST_MODE = 0V) | Symbol | Min | Max | Unit | | | | Supply voltage | V <sub>CC</sub> | 3.0 | 3.6 | V | | | | Input voltage IO | $V_{IN}$ | -0.3 | 3.6 | V | | | Table 73: Maximum Ratings: 3.3V supply | Maximum Ratings: 5.0V supply | | | | | | | |-----------------------------------------------|-----------------|------|-----|------|--|--| | Parameter (VCC = 5V nominal → TEST_MODE = 0V) | Symbol | Min | Max | Unit | | | | Supply voltage | V <sub>CC</sub> | 4.8 | 5.2 | V | | | | Input voltage IO | $V_{IN}$ | -0.3 | 5.2 | V | | | Table 74: Maximum Ratings: 5.0V supply | Maximum Ratings: Temperature | | | | | | | |------------------------------|--------|-----|-----|------|--|--| | Parameter | Symbol | Min | Max | Unit | | | | Temperature | Т | -40 | 125 | °C | | | Table 75: Maximum Ratings: Temperature ### 16. Electrical Characteristics DC characteristics contain the spread of values guaranteed within the specified supply voltage range unless otherwise specified. Typical values represent the average value of all parts measured at +25°C. Temperature variation also causes stray to some values. A device with typical values will not leave Min/Max range within the full temperature range. | DC Characteristics | | | | | | | | |----------------------------------------------------|-------------------|----------------------|------------|-----------|-----------|------|--| | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | | | Extended temperature range | T <sub>COM</sub> | | -40°C | | 125 | °C | | | Nominal core voltage | $V_{DD}$ | | | 1.8 | | V | | | Nominal IO voltage | $V_{DD}$ | | | 3.3 / 5.0 | | V | | | Nominal input voltage | V <sub>IN</sub> | | 0.0 | | 3.3 / 5.0 | V | | | Input voltage low level | $V_{INL}$ | $V_{DD} = 3.3V / 5V$ | -0.3 | | 0.8 / 1.2 | V | | | Input voltage high level | $V_{INH}$ | $V_{DD} = 3.3V / 5V$ | 2.3 / 3.5 | | 3.6 / 5.2 | V | | | Input with pull-down | | $V_{IN} = V_{DD}$ | 5 | 30 | 110 | μΑ | | | Input with pull-up | | $V_{IN} = 0V$ | -110 | -30 | -5 | μΑ | | | NRST Input pull-down current during Power-On-Reset | | $V_{IN} = V_{DD}$ | 5 | 30 | 110 | μΑ | | | Input low current | | $V_{IN} = 0V$ | -10 | | 10 | μΑ | | | Input high current | | $V_{IN} = V_{DD}$ | -10 | | 10 | μΑ | | | Output voltage low level | V <sub>OUTL</sub> | $V_{DD} = 3.3V / 5V$ | | | 0.4 | V | | | Output voltage high level | V <sub>OUTH</sub> | $V_{DD} = 3.3V / 5V$ | 2.64 / 4.0 | | | ٧ | | | Output driver strength | $I_{OUT\_DRV}$ | $V_{DD} = 3.3V / 5V$ | | 4.0 | | mA | | Table 76: DC Characteristics ## 16.1. Power Dissipation | Power Dissipation | | | | | | | | |---------------------------|--------------------|------------------------------------------------------------------|-----|-----|-------------|----------|--| | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | | | Static power dissipation | PD <sub>STAT</sub> | All inputs at VDD or GND $V_{DD} = 3.3V / 5V$ | | | 1.1 / 1.7 | mW | | | Dynamic power dissipation | $PD_{DYN}$ | All inputs at VDD or GND $f_{CLK}$ variable $V_{DD} = 3.3V / 5V$ | | | 2.7 / 4.0 | mW / MHz | | | Total power dissipation | PD | $f_{CLK} = 16 \text{ MHz}$ $V_{DD} = 3.3 \text{V} / 5 \text{V}$ | | | 44.3 / 65.7 | mW | | Table 77: Power Dissipation # **16.2. General IO Timing Parameters** | General IO Timing Parameters | | | | | | | | |------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------------|-------------------|------|----------------------|------|--| | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | | | Operation frequency | f <sub>CLK</sub> | $f_{CLK} = 1 / t_{CLK}$ | 4.2 <sup>1)</sup> | 16 | 30 | MHz | | | Clock Period | t <sub>CLK</sub> | Rising edge to rising edge | 33.5 | 62.5 | | ns | | | Clock time low | | | 16.5 | | | ns | | | Clock time high | | | 16.5 | | | ns | | | CLK input signal rise time | t <sub>RISE_IN</sub> | 20 % to 80 % | | | 20 | ns | | | CLK input signal fall time | t <sub>FALL_IN</sub> | 80 % to 20 % | | | 20 | ns | | | Output signal rise time | t <sub>RISE_OUT</sub> | 20 % to 80 %<br>load 32 pF | | 3.5 | | ns | | | Output signal fall time | t <sub>FALL_OUT</sub> | 80 % to 20 %<br>load 32 pF | | 3.5 | | ns | | | Setup time for SPI input signals in synchronous design | t <sub>SU</sub> | Relative to rising clk edge | 5 | | | ns | | | Hold time | t <sub>HD</sub> | Relative to rising clk edge | 5 | | | ns | | | SCKIN frequency using external clock | t <sub>SCK</sub> | | | | f <sub>CLK</sub> / 4 | MHz | | | Encoder interface pin<br>frequency using external<br>clock<br>(A_SCLK, ANEG_NSCLK, B_SDI,<br>BNEG_NSDI, N, NNEG) | t <sub>ENC</sub> | Assumes synchronous CLK. | | | f <sub>CLK</sub> / 4 | MHz | | | Reference input pin frequency using external clock (STOPL, HOME_REF, STOPR, STPIN, DIRIN, START) | t <sub>REF</sub> | | | | f <sub>CLK</sub> / 4 | MHz | | Table 78: General IO Timing Parameters $<sup>^{1)}</sup>$ The lower limit for $f_{CLK}$ refers to the limits of the internal unit conversion to physical units. The chip will also operate at lower frequencies. # **16.3. Layout Examples** # 16.3.1. Internal Cirucit Diagram for Layout Example Figure 61: Internal Circuit Diagram for Layout Example 16.3.2. Components Assembly for Application with Encoder Figure 62: Components Assembly for Application with Encoder 16.3.3. Top Layer: Assembly Side Figure 63: Top Layer: Assembly Side 16.3.4. Inner Layer (GND) Figure 64: Inner Layer (GND) 16.3.5. Inner Layer (Supply VS) Figure 65: Inner Layer (Supply VS) # 16.4. Package Dimensions | Package Dimensions | | | | | | | | |------------------------|-----|---------------|---------|-------|--|--|--| | Parameter | Ref | Min | Nom | Max | | | | | Total thickness | Α | 0.8 | 0.85 | 0.9 | | | | | Stand off | A1 | 0 | 0.035 | 0.05 | | | | | Mold thickness | A2 | - | 0.65 | 0.67 | | | | | Lead frame thickness | A3 | 0.203 REF | | | | | | | Lead width | b | 0.15 0.2 0.25 | | | | | | | Body size X | D | 4 BSC | | | | | | | Body size Y | Е | 4 BSC | | | | | | | Lead pitch | е | | 0.4 BSC | | | | | | Exposed die pad size X | J | 2.5 | 2.6 | 2.7 | | | | | Exposed die pad size Y | K | 2.5 | 2.6 | 2.7 | | | | | Lead length | L | 0.35 | 0.4 | 0.45 | | | | | Lead leligiti | L1 | 0.332 | 0.382 | 0.432 | | | | | Package edge tolerance | aaa | 0.1 | | | | | | | Mold flatness | bbb | b 0.1 | | | | | | | Coplanarity | ccc | 0.08 | | | | | | | Lead offset | ddd | 0.1 | | | | | | | Exposed pad offset | eee | | 0.1 | | | | | Table 79: Package Dimensions Figure 66: Package Dimensional Drawings #### 16.5. Package Material Information - Please refer to the associated document "TMC43xx Package Material Information, V1.00" for information about available package dimensions and the various tray and reel package options. - This document informs you about outside dimensions per tray and/reel and the number of ICs per tray/reel. It also provides information about available packaging units and their weight, as well as box dimension and weight details for outer packaging. - The document is available for download on the TMC4330A product page at www.trinamic.com. - i Should you require a custom-made component packaging solution or a different outer packaging solution, or have questions pertaining to the component packaging choice, please contact our customer service. #### **NOTE:** → Our trays and reels are JEDEC-compliant. ### 16.6. Marking Details provided on Single Chip #### The marking on each single chip shows: - 1 Trinamic emblem. - 2 Product code. - 3 Date code. - 4 Location of the copyright holder, which is TRINAMIC in Hamburg, Germany. - **5** Lot number. Figure 67: Marking Details on Chip1 <sup>&</sup>lt;sup>1</sup> The image provided is not an accurate rendition of the original product but only serves as illustration. ### **APPENDICES** # 17. Supplemental Directives #### **ESD-DEVICE INSTRUCTIONS** # This product is an ESD-sensitive CMOS device. It is sensitive to electrostatic discharge. - Provide effective grounding to protect personnel and - Ensure work is performed in a nonstatic environment. - Use personal ESD control footwear and ESD wrist straps, if necessary. machines. #### Failure to do so can result in defects, damages and decreased reliability. # Producer Information The producer of the product TMC4330A is TRINAMIC GmbH & Co. KG in Hamburg, Germany; hereafter referred to as TRINAMIC. TRINAMIC is the supplier; and in this function provides the product and the production documentation to its customers. #### Copyright TRINAMIC owns the content of this user manual in its entirety, including but not limited to pictures, logos, trademarks, and resources. © Copyright 2015 TRINAMIC®. All rights reserved. Electronically published by TRINAMIC®, Germany. All trademarks used are property of their respective owners. Redistributions of source or derived format (for example, Portable Document Format or Hypertext Markup Language) must retain the above copyright notice, and the complete Datasheet User Manual documentation of this product including associated Application Notes; and a reference to other available product-related documentation. # Trademark Designations and Symbols Trademark designations and symbols used in this documentation indicate that a product or feature is owned and registered as trademark and,'or patent either by TRINAMIC or by ather manufacturers, whose products are used or referred to in combination With TRINAMIC's products and TRINAMIC's product documentation. This documentation is a noncommercial publication that seeks to provide concise scientific and technical user information to the target user. Thus, we only enter trademark designations and symbols in the Short Spec of the documentation that introduces the product at a quick glance. We also enter the trademark designation 'symbol when the product or feature name occurs for the first time in the document. All trademarks used are property of their respective owners. #### **Target User** The documentation provided here, is for programmers and engineers only, who are equipped with the necessary skills and have been trained to work with this type of product. The *Target User* knows how to responsibly make use of this product without causing harm to himself or others, and without causing damage to systems or devices, in which the user incorporates the product. # **Disclaimer: Life Support Systems** TRINAMIC Motion Control GmbH & Co. KG does not authorize or warrant any of its products for use in life support systems, without the specific written consent of TRINAMIC Motion Control GmbH & Co. KG. Life support systems are equipment intended to support or sustain life, and whose failure to perform, when properly used in accordance with instructions provided, can be reasonably expected to result in personal injury or death. © 2019 TRINAMIC Motion Control GmbH & Co. KG, Hamburg, Germany — Terms of delivery and rights to technical change reserved. Download newest version at: <a href="https://www.trinamic.com">www.trinamic.com</a>. Information given in this document is believed to be accurate and reliable. However, no responsibility is assumed for the consequences of its use nor for any infringement of patents or other rights of third parties which may result from its use. Specifications are subject to change without notice. # Disclaimer: Intended Use The data specified in this user manual is intended solely for the purpose of product description. No representations or warranties, either express or implied, of merchantability, fitness for a particular purpose or of any other nature are made hereunder with respect to information/specification or the products to which information refers and no guarantee with respect to compliance to the intended use is given. In particular, this also applies to the stated possible applications or areas of applications of the product. TRINAMIC products are not designed for and must not be used in connection with any applications where the failure of such products would reasonably be expected to result in significant personal injury or death (Safety-Critical Applications) without TRINAMIC's specific written consent. TRINAMIC products are not designed nor intended for use in military or aerospace applications or environments or in automotive applications unless specifically designated for such use by TRINAMIC. TRINAMIC conveys no patent, copyright, mask work right or other trade mark right to this product. TRINAMIC assumes no liability for any patent and/or other trade mark rights of a third party resulting from processing or handling of the product and/or any other use of the product. ### Product Documentation Details This document **Datasheet User Manual** contains the **User Information** for the **Target User**. The **Short Spec** forms the preface of the document and is aimed at providing a general product overview. The Main Manual contains detailed product information pertaining to functions, and configuration settings. It contains all other pages of this document. # Collateral Documents & Tools • This product documentation is related and/or associated with additional tool kits, firmware and other items, as provided on the product page at: www.trinamic.com . © 2019 TRINAMIC Motion Control GmbH & Co. KG, Hamburg, Germany — Terms of delivery and rights to technical change reserved. Download newest version at: <a href="https://www.trinamic.com">www.trinamic.com</a>. # 18. Tables Index | Table 1: TMC4330A Order Codes | | |-----------------------------------------------------------------------------------------------|-----| | Table 2: Pin Names and Descriptions | 10 | | Table 3: SPI Input Control Interface Pins | 14 | | Table 4: Read and Write Access Examples | | | Table 5: SPI Interface Timing | 17 | | Table 6: Input Filtering Groups (Assigned Pins) | 18 | | Table 7: Input Filtering (Assigned Register) | | | Table 8: Sample Rate Configuration | | | Table 9: Configuration of Digital Filter Length | | | Table 10: Pins Names: Status Events | | | Table 11:Register Names: Status Flags and Events | 21 | | Table 12: Pin Names: Ramp Generator | | | Table 13: Register Names: Ramp Generator | | | Table 14: Overview of General and Basic Ramp Configuration Options | | | Table 15: Description of TMC4330A Motion Profiles | | | Table 16: Trapezoidal Ramps: AACTUAL Assignments during Motion | | | Table 17: Parameter Assignments for S-shaped Ramps | | | Table 18: Minimum and Maximum Values if Real World Units are selected | | | Table 19: Minimum and Maximum Values for Steep Slopes for f <sub>CLK</sub> =16MHz | | | Table 20: Pins used for External Step Control | | | Table 21: Registers used for External Step Control | | | Table 22: Pins used for Reference Switches | | | Table 23: Dedicated Registers for Reference Switches | | | Table 24: Reference Configuration and Corresponding Transition of particular Reference Switch | 53 | | Table 25: Overview of different home_event Settings | | | Table 26: TARGET_REACHED Output Pin Configuration | | | Table 27: Comparison Selection Grid to generate POS_COMP_REACHED_Flag | | | Table 28: Circular motion (X_RANGE = 300) | | | Table 29: Dedicated Ramp Timing Pins | | | Table 30: Dedicated Ramp Timing Registers | | | Table 31: Start Trigger Configuration | | | Table 32: Start Enable Switch Configuration | | | Table 33: Parameter Settings Timing Example 1 | | | Table 34: Parameter Settings Timing Example 2 | | | Table 35: Parameter Settings Timing Example 3 | 71 | | Table 36: Pipeline Activation Options | | | Table 37: Pipeline Mapping for different Pipeline Configurations | | | Table 38: Dedicated PWM Output Pins | | | Table 39: Dedicated PWM Output Registers | | | Table 40: Wave Inclination Characteristics of Internal MSLUT | | | Table 41: Overview of the Microstep Behavior Example | 92 | | Table 42: Dedicated Decoder Unit Pins | | | Table 43: Dedicated Decoder Unit Registers | 93 | | Table 44: Pin Assignment based on selected Encoder Setup | 95 | | Table 45: Index Channel Sensitivity | | | Table 46: Supported SPI Encoder Data Transfer Modes | 109 | | Table 47: Dedicated Closed-Loop and PID Registers | | | Table 48: Dedicated Reset and Clock Pins | | | Table 49: Dedicated Reset and Clock Gating Registers | | | Table 50: General Configuration 0x00 | | | Table 51: Reference Switch Configuration 0x01 | | | Table 52: Start Switch Configuration START_CONF 0x02 | | | Table 53: Input Filter Configuration Register INPUT_FILT_CONF 0x03 | | | Table 54: Current Scale Configuration (0x05) | | | Table 55: Encoder Signal Configuration ENC_IN_CONF (0x07) | 137 | | Table 56: Serial Encoder Data Input Configuration ENC_IN_DATA (0x08) | | | Table 57: Motor Driver Settings (0x0A) | | | Table 58: E | Event Selection Regsiters 0x0B0x0D | 139 | |-------------|-------------------------------------------------------------|------| | | Status Event Register EVENTS (0x0E) | | | | Status Flag Register STATUS (0x0F) | | | | Various Configuration Registers: Synchronization, PWM, etc. | | | | Ramp Generator Registers | | | | External Clock Frequency Register | | | | Farget and Compare Registers | | | | Pipeline Register | | | | Shadow Register | | | | Reset and Clock Gating Register | | | | Encoder Registers | | | | PID and Closed-Loop Registers | | | | Fransfer Registers | | | | MSLUT Registers | | | | Version Register | | | | Maximum Ratings: 3.3V supply | | | | Maximum Ratings: 5.0V supply | | | | Maximum Ratings: Temperature | | | | OC Characteristics | | | | Power Dissipation | | | | General IO Timing Parameters | | | | Package Dimensions | | | | Document Revision History | | | | | _, 0 | # 19. Figures Index | Figure 1: Sample Image TMC4330A Closed-Loop Drive | 1 | |--------------------------------------------------------------------------------------------------|------------| | Figure 2: Block Diagram | 1 | | Figure 3: S-shaped Velocity Profile | 2 | | Figure 4: Hardware Set-up for Closed-loop Operation with TMC220x/222x | 2 | | Figure 5: Hardware Set-up for Open-loop Operation with TMC2100 supporting External Stop Switches | 2 | | Figure 6: Package Outline: Pin Assignments Top View | | | Figure 7: System Overview | | | Figure 8: TMC4330A Connection: VCC=3.3V | . 12 | | Figure 9: TMC4330A with TMC2100 Stepper Driver in stealthChop Mode | | | Figure 10: TMC4330A with TMC22xx Stepper Driver (32 microsteps settings) | | | Figure 11: TMC4330A SPI Datagram Structure | | | Figure 12: Difference between Read and Write Access | | | Figure 13: SPI Timing Datagram | | | Figure 14: Reference Input Pins: SR_REF = 1, FILT_L_REF = 1 | 20 | | Figure 15: START Input Pin: SR_S = 2, FILT_L_S = 0 | . 20<br>20 | | Figure 16: Encoder Interface Input Pins: SR_ENC_IN = 0, FILT_L_ENC_IN = 7 | . 20<br>20 | | Figure 17: No Ramp Motion Profile | | | Figure 18: Trapezoidal Ramp without Break Point | | | | | | Figure 19: Trapezoidal Ramp with Break Point | | | Figure 20: S-shaped Ramp without initial and final Acceleration/Deceleration Values | | | Figure 21: S-shaped Ramp with initial and final Acceleration/Deceleration Values | | | Figure 22: Trapezoidal Ramp with initial Velocity | | | Figure 23: S-shaped Ramp with initial Start Velocity | | | Figure 24: S-shaped Ramp with Stop Velocity | | | Figure 25: S-shaped Ramp with Start and Stop Velocity | | | Figure 26: S-shaped Ramps with combined VSTART and ASTART Parameters | | | Figure 27: SixPoint Ramp: Trapezoidal Ramp with Start and Stop Velocity | | | Figure 28: Example for U-Turn Behavior of SixPoint Ramp | | | Figure 29: Example for U-Turn Behavior of S-shaped Ramp | | | Figure 30: Direct transition via VACTUAL=0 for S-shaped Ramps | | | Figure 31: HOME_REF Monitoring and HOME_ERROR_FLAG | | | Figure 32: Ramp Timing Example 1 | . 69 | | Figure 33: Ramp Timing Example 2 | . 70 | | Figure 34: Ramp Timing Example 3 | . 71 | | Figure 35: Single-level Shadow Register Option to replace complete Ramp Motion Profile | | | Figure 36: Double-stage Shadow Register Option 1, suitable for S-shaped Ramps | | | Figure 37: Double-stage Shadow Register Option 2, suitable for Trapezoidal Ramps | | | Figure 38: Double-Stage Shadow Register Option 3, suitable for Trapezoidal Ramps | | | Figure 39: SHADOW_MISS_CNT Parameter for several internal Start Signals | | | Figure 40: Target Pipeline with Configuration Options | | | Figure 41: Pipeline Example A | | | Figure 42: Pipeline Example B | | | Figure 43: Pipeline Example C | | | Figure 44: Pipeline Example D | | | Figure 45: Pipeline Example E | | | Figure 46: Pipeline Example F | | | Figure 47: Pipeline Example G | | | Figure 48: Pipeline Example H | | | Figure 49: Calculation of PWM Duty Cycles (PWM_AMPL) | | | | | | Figure 50: LUT Programming Example | | | Figure 51: MSLUT Curve with all possible Base Wave Inclinations (highest Inclination first) | | | Figure 52: Triangular Function that compensates Encoder Misalignments | | | Figure 53: Outline of ABN Signals of an incremental Encoder | | | Figure 54:Serial Data Output: Four Examples | | | Figure 55: SSI: SSI_IN_CLK_DELAY=0 | | | Figure 56: SSI: SSI_IN_CLK_DELAY>SER_CLK_IN_HIGH | | | Figure 57: Calculation of the Output Angle with appropriate CL DELTA P | 115 | © 2019 TRINAMIC Motion Control GmbH & Co. KG, Hamburg, Germany $\,-\,$ Terms of delivery and rights to technical change reserved. Download newest version at: $\underline{\text{www.trinamic.com}}$ . | Figure 58: Calculation of the actual Load Angle GAMMA | 119 | |-------------------------------------------------------------|-----| | Figure 59: Manual Clock Gating Activation and Wake-Up | | | Figure 60: Automatic Clock Gating Activation and Wake-Up | 123 | | Figure 61: Internal Circuit Diagram for Layout Example | 159 | | Figure 62: Components Assembly for Application with Encoder | 160 | | Figure 63: Top Layer: Assembly Side | 160 | | Figure 64: Inner Layer (GND) | 161 | | Figure 65: Inner Layer (Supply VS) | 161 | | Figure 66: Package Dimensional Drawings | 162 | | Figure 67: Marking Details on Chip <sup>1</sup> | 163 | | | | # 20. Revision History | Document Revision History | | | | |---------------------------|-------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Version | Date | Author | Description | | 1.00 | 2016-NOV-25 | HS | First complete version. | | 1.01 | 2017-JAN-12 | HS | Default settings for IO ports added. | | 1.02 | 2018-AUG-21 | HS | <ol> <li>Table 76: Information about NRST pull-down current during Power-On-Reset added.</li> <li>Table 78: Information for maximum input pins frequency added.</li> <li>Added section 11.3.3, page 99, for detection of N events.</li> <li>Updated section 12.3.2, page 116, closed loop operation enabling resp. calibration routines clarified and completed.</li> <li>Order code update on page 2: Tape option added.</li> <li>Added section 7.2., page 48.</li> <li>Calculations for ENC_POS_DEV in section 14.19., page 150 added.</li> <li>Corrected and revised PID calculation chapter (section 12.2., page 112).</li> <li>Added section 8.3.3, page 58, to explain the indirect indication of the polarity of the HOME_REF pin.</li> <li>Added a NOTICE (page 57) to remark that an automatic HOME reference search is not available, but TMC4330A provides features to support a manual execution.</li> <li>Added a NOTICE (page 51) to remark that automatic stop behavior is only available in open loop mode with internal ramps.</li> </ol> | Table 80: Document Revision History