LTM4646
Dual 10A or Single 20A μModule Regulator

FEATURES
- Dual 10A or Single 20A Output
- Wide Input Voltage Range: 4.5V to 20V
  - 2.375V_{MIN} with CPWR Bias
- Output Voltage Range: 0.6V to 5.5V
- ±1.5% Maximum Total DC Output Error
- Multiphase Current Sharing
- Differential Remote Sense Amplifier, Each Channel
- Current Mode Control/Fast Transient Response
- Up to 96% Efficiency
- Adjustable Switching Frequency (250kHz to 1.3MHz)
- Frequency Synchronization
- Overcurrent Foldback Protection
- Output Overvoltage Protection
- Internal or External Compensation
- Built-In Temperature Monitoring Diode
- SnPb or RoHS Compliant Finish
- 11.25mm × 15mm × 5.01mm BGA Package

APPLICATIONS
- Point-of-Load Power Supplies
- Telecom and Networking Equipment
- Industrial Equipment
- Medical Equipment

DESCRIPTION
The LTM®4646 is a complete dual 10A output switching mode DC/DC power supply. Included in the package are the switching controller, power FETs, inductors, and all supporting components. Operating from an input voltage range of 4.5V to 20V, the LTM4646 supports two outputs each with an output voltage range of 0.6V to 5.5V, set by external resistors. Its high efficiency design delivers up to 10A continuous current for each output. Only a few input and output capacitors are needed.

The device supports frequency synchronization, multiphase operation, high efficiency light load operation and output voltage tracking for supply rail sequencing and has an onboard temperature diode per channel for device temperature monitoring. High switching frequency and a current mode architecture enable a very fast transient response to line and load changes without sacrificing stability.

Fault protection features include overvoltage and overcurrent protection. The power module is offered in a small footprint 11.25mm × 15mm × 5.01mm BGA package. The LTM4646 is available with SnPb or RoHS compliant terminal finish.

All registered trademarks and trademarks are the property of their respective owners. Protected by U.S. patents, including 5481178, 5847554, 6580258, 6304066, 6476589, 6774611.
**Absolute Maximum Ratings**

(Note 1)

<table>
<thead>
<tr>
<th>Pin</th>
<th>Description</th>
<th>Voltage Range</th>
</tr>
</thead>
<tbody>
<tr>
<td>CPWR, VIN1, VIN2</td>
<td>CPWR, VIN1, VIN2</td>
<td>–0.3V to 22V</td>
</tr>
<tr>
<td>VSW1, VSW2</td>
<td>VSW1, VSW2</td>
<td>–2V to 22V</td>
</tr>
<tr>
<td>PGOOD1, PGOOD2, RUN1, RUN2, DRVCC, INTVCC, EXTVCC, VOUT1, VOUT2, VOUTS1, VOUTS2</td>
<td>PGOOD1, PGOOD2, RUN1, RUN2, DRVCC, INTVCC, EXTVCC, VOUT1, VOUT2, VOUTS1, VOUTS2</td>
<td>–0.3V to 6V</td>
</tr>
<tr>
<td>TRACK/SS1, TRACK/SS2</td>
<td>TRACK/SS1, TRACK/SS2</td>
<td>–0.3V to 5V</td>
</tr>
<tr>
<td>FREQ, VRNG, PHASMD, MODE_PLLIN</td>
<td>FREQ, VRNG, PHASMD, MODE_PLLIN</td>
<td>–0.3V to INTVCC+0.3V</td>
</tr>
<tr>
<td>VOUTS1–, VFB1 (Note 6)</td>
<td>VOUTS1–, VFB1 (Note 6)</td>
<td>–0.3V to 2.7V</td>
</tr>
<tr>
<td>COMP1A, COMP2A (Note 6)</td>
<td>COMP1A, COMP2A (Note 6)</td>
<td>–0.3V to 2.7V</td>
</tr>
<tr>
<td>COMP1B, COMP2B, VFB2</td>
<td>COMP1B, COMP2B, VFB2</td>
<td>–0.3V to 2.7V</td>
</tr>
<tr>
<td>DRVCC Peak Output Current</td>
<td>DRVCC Peak Output Current</td>
<td>100mA</td>
</tr>
</tbody>
</table>

**Internal Operating Temperature Range (Note 2)**

–40°C to 125°C

**Storage Temperature Range**

–55°C to 125°C

**Peak Solder Reflow Package Body Temperature**

245°C

---

**Order Information**

<table>
<thead>
<tr>
<th>Part Number</th>
<th>Ball Finish</th>
<th>Part Marking*</th>
<th>Package Type</th>
<th>MSL Rating</th>
<th>Temperature Range (See Note 2)</th>
</tr>
</thead>
<tbody>
<tr>
<td>LTM4646EY#PBF</td>
<td>SAC305 (RoHS)</td>
<td>LTM4646Y e1</td>
<td>BGA</td>
<td>3</td>
<td>–40°C to 125°C</td>
</tr>
<tr>
<td>LTM4646IY#PBF</td>
<td>SAC305</td>
<td>LTM4646Y</td>
<td>BGA</td>
<td>3</td>
<td>–40°C to 125°C</td>
</tr>
<tr>
<td>LTM4646IY</td>
<td>SnPb (63/37)</td>
<td>LTM4646Y e0</td>
<td>BGA</td>
<td>3</td>
<td>–40°C to 125°C</td>
</tr>
</tbody>
</table>

* Consult Marketing for parts specified with wider operating temperature ranges. * Device temperature grade is indicated by a label on the shipping container. Ball finish code is per IPC/JEDEC J-STD-609.

* Recommended LGA and BGA PCB Assembly and Manufacturing Procedures

* LGA and BGA Package and Tray Drawings
**ELECTRICAL CHARACTERISTICS**  The ● denotes the specifications which apply over the specified internal operating temperature range (Note 2). Specified as each individual output channel. $T_A = 25°C$, $V_{IN} = 12V$ and $V_{RUN1}$, $V_{RUN2}$ at 5V unless otherwise noted. Per the typical application in Figure 18.

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{IN(DC)}$</td>
<td>Input DC Voltage</td>
<td>2.375V with 5V External Bias on CPWR, 4.5V Min without Bias</td>
<td>●</td>
<td>2.375</td>
<td>20</td>
<td>V</td>
</tr>
<tr>
<td>$V_{CPWR(DC)}$</td>
<td>Input Control Power Voltage</td>
<td>Input Range of Bias Normally Connected to $V_{IN}$</td>
<td>4.5</td>
<td>20</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>$V_{OUT1, 2}$ (Range)</td>
<td>Output Voltage Range</td>
<td>(Note 8)</td>
<td>●</td>
<td>0.6</td>
<td>5.5</td>
<td>V</td>
</tr>
<tr>
<td>$V_{OUT1(DC), VOUT2(DC)}$</td>
<td>Output Voltage, Total Variation with Line and Load</td>
<td>$C_{IN} = 10\mu F \times 4, C_{OUT} = 100\mu F \times 4, \text{Ceramic } V_{OUT} = 1.5V$</td>
<td>1.4775</td>
<td>1.5</td>
<td>1.5225</td>
<td>V</td>
</tr>
</tbody>
</table>

**Input Specifications**

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{RUN1}$, $V_{RUN2}$</td>
<td>RUN Pin On/Off Threshold</td>
<td>RUN Rising</td>
<td>1.1</td>
<td>1.2</td>
<td>1.3</td>
<td>V</td>
</tr>
<tr>
<td>$V_{RUN1(HYS), V_{RUN2(HYS)}}$</td>
<td>RUN Pin On Hysteresis</td>
<td></td>
<td>160</td>
<td></td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>$R_{RUN1}$, $R_{RUN2}$</td>
<td>RUN1, RUN2 Resistance</td>
<td>Pull-Down Resistance</td>
<td>100</td>
<td></td>
<td></td>
<td>kΩ</td>
</tr>
<tr>
<td>$I_{INRUSH(VIN)}$</td>
<td>Input Inrush Current at Start-Up</td>
<td>$I_{OUT} = 0A$, $C_{IN} = 10\mu F \times 4$, $C_{SS} = 0.01\mu F$, $C_{OUT} = 100\mu F \times 4$, $V_{OUT1} = 1.5V$, $V_{OUT2} = 1.5V$, $V_{IN} = 12V$</td>
<td>1</td>
<td></td>
<td></td>
<td>A</td>
</tr>
<tr>
<td>$I_{Q(VIN)}$</td>
<td>Input Supply Bias Current</td>
<td>$I_{OUT} = 0.1A$, $f_{SW} = 1MHz$, Pulse-Skipping Mode, $I_{OUT} = 0.1A$, $f_{SW} = 1MHz$, Switching Continuous Shutdown, RUN = 0, $V_{IN} = 12V$</td>
<td>17</td>
<td>35</td>
<td>40</td>
<td>mA</td>
</tr>
<tr>
<td>$I_{S(VIN)}$</td>
<td>Input Supply Current</td>
<td>$V_{IN} = 4.5V$, $V_{OUT} = 1.5V$, $I_{OUT} = 10A$, $f_{SW} = 1MHz$</td>
<td>3.9</td>
<td></td>
<td>1.45</td>
<td>A</td>
</tr>
</tbody>
</table>

**Output Specifications**

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>$I_{OUT1(DC), I_{OUT2(DC)}}$</td>
<td>Output Continuous Current Range</td>
<td>$V_{IN} = 12V$, $V_{OUT} = 1.5V$ (Notes 7, 8)</td>
<td>0</td>
<td>10</td>
<td></td>
<td>A</td>
</tr>
<tr>
<td>$\Delta V_{OUT1(LINE), V_{OUT1}}$</td>
<td>Line Regulation Accuracy</td>
<td>$V_{OUT} = 1.5V$, $V_{IN}$ from 4.5V to 20V, $I_{OUT} = 0A$ for Each Output</td>
<td>●</td>
<td>0.01</td>
<td>0.025</td>
<td>%/V</td>
</tr>
<tr>
<td>$\Delta V_{OUT1(LOAD), V_{OUT1}}$</td>
<td>Load Regulation Accuracy</td>
<td>For Each Output, $V_{OUT} = 1.5V$, 0A to 10A $V_{IN} = 12V$ (Note 7)</td>
<td>●</td>
<td>0.15</td>
<td>0.3</td>
<td>%</td>
</tr>
<tr>
<td>$\Delta V_{OUT2(LOAD), V_{OUT2}}$</td>
<td>Output Ripple Voltage</td>
<td>For Each Output, $I_{OUT} = 0A$, $C_{OUT} = 100\mu F \times 4$, $V_{OUT} = 1.5V$, Frequency = 350kHz</td>
<td>15</td>
<td></td>
<td></td>
<td>mVP-P</td>
</tr>
<tr>
<td>$I_{S}$ (Each Channel)</td>
<td>Output Ripple Voltage Frequency</td>
<td>$V_{IN} = 12V$, $V_{OUT} = 1.5V$, $f_{SEQ} = 115k\Omega$ (Note 4)</td>
<td>350</td>
<td></td>
<td></td>
<td>kHz</td>
</tr>
<tr>
<td>$\Delta V_{OUTSTART}$ (Each Channel)</td>
<td>Turn-On Overshoot</td>
<td>$C_{OUT} = 100\mu F \times 4$, $V_{OUT} = 1.5V$, $I_{OUT} = 0A$ $V_{IN} = 12V$, $C_{SS} = 0.01\mu F$</td>
<td>10</td>
<td></td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>$\Delta I_{START}$ (Each Channel)</td>
<td>Turn-On Time</td>
<td>$C_{OUT} = 100\mu F \times 4$, No Load, TRACK/SS with 0.01µF to GND, $V_{IN} = 12V$</td>
<td>5</td>
<td></td>
<td></td>
<td>ms</td>
</tr>
<tr>
<td>$\Delta V_{OUT(LS)}$ (Each Channel)</td>
<td>Peak Deviation for Dynamic Load</td>
<td>Load: 0A to 6A to 0A $C_{OUT} = 100\mu F \times 4$, $V_{IN} = 12V$, $V_{OUT} = 1.5V$</td>
<td>50</td>
<td></td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>$\Delta I_{SETTLE}$ (Each Channel)</td>
<td>Settling Time for Dynamic Load Step</td>
<td>Load: 0A to 6A to 0A $C_{OUT} = 100\mu F \times 4$, $V_{IN} = 12V$, $V_{OUT} = 1.5V$</td>
<td>20</td>
<td></td>
<td></td>
<td>µs</td>
</tr>
<tr>
<td>$I_{OUT(PK)}$ (Each Channel)</td>
<td>Output Current Limit</td>
<td>$V_{IN} = 12V$, $V_{OUT} = 1.5V$</td>
<td>20</td>
<td></td>
<td></td>
<td>A</td>
</tr>
</tbody>
</table>
**ELECTRICAL CHARACTERISTICS**

The ● denotes the specifications which apply over the specified internal operating temperature range (Note 2). Specified as each individual output channel, $T_A = 25°C$, $V_IN = 12V$ and $V_RUN1, V_RUN2$ at 5V unless otherwise noted. Per the typical application in Figure 18.

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Control Section</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{FB1}$</td>
<td>Voltage at $V_{FB1}$ Pin</td>
<td>$I_{OUT} = 0A, V_{OUT} = 1.5V$</td>
<td>●</td>
<td>0.592</td>
<td>0.600</td>
<td>0.608</td>
</tr>
<tr>
<td>$V_{FB2}$</td>
<td>Voltage at $V_{FB2}$ Pin</td>
<td>$I_{OUT} = 0A, V_{OUT} = 1.5V$</td>
<td>●</td>
<td>0.296</td>
<td>0.3</td>
<td>0.304</td>
</tr>
<tr>
<td>$I_{FB1}, I_{FB2}$</td>
<td>(Note 6)</td>
<td></td>
<td></td>
<td>0</td>
<td>±50</td>
<td>nA</td>
</tr>
<tr>
<td>$V_{OVL1}, V_{OVL2}$</td>
<td>Feedback Overvoltage Lockout</td>
<td>$V_{FB}$ Rising</td>
<td>●</td>
<td>0.630</td>
<td>0.645</td>
<td>0.660</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{FB}$ Rising</td>
<td>●</td>
<td>0.315</td>
<td>0.323</td>
<td>0.330</td>
</tr>
<tr>
<td>$I_{TRACK/SS1}, I_{TRACK/SS2}$</td>
<td>Track Pin Soft-Start Pull-Up Current</td>
<td>TRACK/SS1, TRACK/SS2 = 0V</td>
<td></td>
<td>1.0</td>
<td></td>
<td>μA</td>
</tr>
<tr>
<td>UVLO</td>
<td>$INTVCC$ Undervoltage Lockout</td>
<td>$INTVCC$ Falling $V_{IN}$ (Note 6)</td>
<td></td>
<td>3.3</td>
<td>3.7</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>$INTVCC$ Rising $V_{IN}$ (Note 6)</td>
<td></td>
<td>4.2</td>
<td>4.5</td>
<td></td>
</tr>
<tr>
<td>$\text{I}_{\text{OFF(MIN)}}$</td>
<td>Minimum Top Gate Off-Time</td>
<td>(Note 6)</td>
<td></td>
<td>90</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>$\text{I}_{\text{ON(MIN)}}$</td>
<td>Minimum Top Gate On-Time</td>
<td>(Note 6)</td>
<td></td>
<td>30</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>$R_{FBH1}, R_{FBH2}$</td>
<td>Resistor Between $V_{OUTS1}, V_{OUTS2}$ and $V_{FB1}, V_{FB2}$ Pins for Each Output</td>
<td></td>
<td></td>
<td>59.9</td>
<td>60.4</td>
<td>60.9</td>
</tr>
<tr>
<td>$V_{PGOOD1}, V_{PGOOD2}$</td>
<td>$PGOOD$ Voltage Low</td>
<td>$I_{PGOOD} = 2mA$</td>
<td></td>
<td>0.1</td>
<td>0.3</td>
<td></td>
</tr>
<tr>
<td>$I_{PGOOD}$</td>
<td>$PGOOD$ Leakage Current</td>
<td>$V_{PGOOD} = 5V$</td>
<td></td>
<td>–2</td>
<td>0</td>
<td>2</td>
</tr>
<tr>
<td>$V_{PGOOD}$</td>
<td>$PGOOD$ Trip Level</td>
<td>$V_{FB}$ with Respect to Set Output Voltage</td>
<td></td>
<td>–7.5</td>
<td></td>
<td>%</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{FB}$ Ramping Negative</td>
<td></td>
<td></td>
<td></td>
<td>%</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{FB}$ Ramping Positive</td>
<td></td>
<td></td>
<td></td>
<td>%</td>
</tr>
<tr>
<td><strong>Internal Linear Regulator</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$DRVCC$</td>
<td>Internal $DRVCC$ Voltage</td>
<td>$6V &lt; CPWR &lt; 20V$</td>
<td></td>
<td>5.0</td>
<td>5.3</td>
<td>5.6</td>
</tr>
<tr>
<td>$DRVCC$ Load Regulation</td>
<td>$DRVCC$ Load Regulation</td>
<td></td>
<td>$I_{CC} = 0mA$ to $100mA$</td>
<td></td>
<td>–1.3</td>
<td>–3.0</td>
</tr>
<tr>
<td>$V_{EXTVCC}$</td>
<td>$EXTVCC$ Switchover Voltage</td>
<td>$EXTVCC$ Ramping Positive</td>
<td></td>
<td>4.4</td>
<td>4.6</td>
<td>4.8</td>
</tr>
<tr>
<td>$V_{EXTVCC(DROP)}$</td>
<td>$EXTVCC$ Dropout</td>
<td>$I_{CC} = 20mA, V_{EXTVCC} = 5V$</td>
<td></td>
<td>80</td>
<td>120</td>
<td></td>
</tr>
<tr>
<td>$V_{EXTVCC(HYST)}$</td>
<td>$EXTVCC$ Hysteresis</td>
<td></td>
<td></td>
<td>200</td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td><strong>Frequency and Clock Synchronization</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Frequency Nominal</td>
<td>Nominal Frequency</td>
<td>$R_{FREQ} = 115kΩ$</td>
<td></td>
<td>300</td>
<td>350</td>
<td>400</td>
</tr>
<tr>
<td>Frequency Low</td>
<td>Lowest Frequency</td>
<td>$R_{FREQ} = 165kΩ$ (Note 5)</td>
<td></td>
<td>250</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Frequency High</td>
<td>Highest Frequency</td>
<td>$R_{FREQ} = 29.4kΩ$</td>
<td></td>
<td>1.17</td>
<td>1.3</td>
<td>1.43</td>
</tr>
<tr>
<td>$R_{MODE_PLLIN}$</td>
<td>MODE_PLLIN Input Resistance</td>
<td>MODE_PLLIN to SGND</td>
<td></td>
<td>600</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Channel 2 Phase</td>
<td>$V_{OUT2}$ Phase Relative to $V_{OUT1}$</td>
<td>PHASMD = SGND</td>
<td></td>
<td>180</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>PHASMD = Float</td>
<td></td>
<td>180</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>PHASMD = $INTVCC$</td>
<td></td>
<td>240</td>
<td></td>
<td></td>
</tr>
<tr>
<td>CLKOUT Phase</td>
<td>Phase (Relative to $V_{OUT1}$)</td>
<td>PHASMD = SGND</td>
<td></td>
<td>60</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>PHASMD = Float</td>
<td></td>
<td>90</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>PHASMD = $INTVCC$</td>
<td></td>
<td>120</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{PLLIN}$ High</td>
<td>Clock Input High Level to MODE_PLLIN</td>
<td></td>
<td></td>
<td>2</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{PLLIN}$ Low</td>
<td>Clock Input Low Level to MODE_PLLIN</td>
<td></td>
<td></td>
<td>0.5</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
Electrical Characteristics

The ● denotes the specifications which apply over the specified internal operating temperature range (Note 2). Specified as each individual output channel. $T_A = 25^\circ C$, $V_{IN} = 12V$ and $V_{RUN1}$, $V_{RUN2}$ at 5V unless otherwise noted. Per the typical application in Figure 18.

Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

Note 2: The LTM4646 is tested under pulsed load conditions such that $T_J = T_A$. The LTM4646E is guaranteed to meet specifications from 0°C to 125°C internal temperature. Specifications over the −40°C to 125°C internal operating temperature range are assured by design, characterization and correlation with statistical process controls. The LTM4646I is guaranteed over the full −40°C to 125°C internal operating temperature range. Note that the maximum ambient temperature consistent with these specifications is determined by specific operating conditions in conjunction with board layout, the rated package thermal impedance and other environmental factors.

Note 3: Two outputs are tested separately and the same testing condition is applied to each output.

Note 4: The switching frequency is programmable from 250kHz to 1.3MHz.

Note 5: LTM4646 device is optimized to operate from 300kHz to 750kHz.

Note 6: These parameters are tested at wafer sort.

Note 7: See output current derating curves for different $V_{IN}$, $V_{OUT}$ and $T_A$.

Note 8: For 6V ≤ $V_{IN}$ ≤ 20V, the 3.3 to 5V output current needs to be limited to 9A/channel. All other input and output combinations are 10A/channel with recommended switching frequency included in the efficiency graphs. Derating curves and airflow apply.
TYPICAL PERFORMANCE CHARACTERISTICS

Efficiency vs Output Current, $V_{IN} = 5\text{V}$

![Efficiency vs Output Current, $V_{IN} = 5\text{V}$](image)

Efficiency vs Output Current, $V_{IN} = 8\text{V}$

![Efficiency vs Output Current, $V_{IN} = 8\text{V}$](image)

Efficiency vs Output Current, $V_{IN} = 12\text{V}$

![Efficiency vs Output Current, $V_{IN} = 12\text{V}$](image)

Dual Phase Single Output Efficiency vs Output Current, $V_{IN} = 12\text{V}$

![Dual Phase Single Output Efficiency vs Output Current, $V_{IN} = 12\text{V}$](image)

0.9V Single Phase Single Output Load Transient Response

![0.9V Single Phase Single Output Load Transient Response](image)

1V Single Phase Single Output Load Transient Response

![1V Single Phase Single Output Load Transient Response](image)

1.2V Single Phase Single Output Load Transient Response

![1.2V Single Phase Single Output Load Transient Response](image)

1.5V Single Phase Single Output Load Transient Response

![1.5V Single Phase Single Output Load Transient Response](image)

1.8V Single Phase Single Output Load Transient Response

![1.8V Single Phase Single Output Load Transient Response](image)

Load Transient Response

![Load Transient Response](image)

Load Transient Response

![Load Transient Response](image)

Load Transient Response

![Load Transient Response](image)
TYPICAL PERFORMANCE CHARACTERISTICS

2.5V Single Phase Single Output Load Transient Response

\[ V_{OUT} \text{ 0.5V/DIV} \]
\[ I_{OUT} \text{ 6.7A/DIV} \]
\[ 50ms/DIV \]
\[ 12V_{IN}, 1.5V_{OUT} \text{ AT NO LOAD} \]
\[ C_{OUT} = 470\mu F \times 1, 2.5V \text{ SANYO POSCAP} \]
\[ C_{ERAP} = 100\mu F \times 4, 6.3V \text{ CERAMIC} \]
\[ \text{SOFT-START CAPACITOR} = 0.1\mu F \]
\[ \text{USE RUN PIN TO CONTROL START-UP} \]

3.3V Single Phase Single Output Load Transient Response

\[ V_{OUT} \text{ 0.5V/DIV} \]
\[ I_{OUT} \text{ 6.7A/DIV} \]
\[ 20ms/DIV \]
\[ 12V_{IN}, 1.5V_{OUT} \text{ AT 10A LOAD} \]
\[ C_{OUT} = 470\mu F \times 1, 2.5V \text{ SANYO POSCAP} \]
\[ C_{ERAP} = 100\mu F \times 4, 6.3V \text{ CERAMIC} \]
\[ \text{SOFT-START CAPACITOR} = 0.1\mu F \]
\[ \text{USE RUN PIN TO CONTROL START-UP} \]

5V Single Phase Single Output Load Transient Response

\[ V_{OUT} \text{ 5V/DIV} \]
\[ V_{OUT} \text{ 10mV/DIV} \]
\[ 1\mu s/DIV \]
\[ 12V \text{ TO 1V AT 20A TWO-PHASE} \]
\[ 12V \text{ TO 1V AT 350kHz} \]
\[ \text{rippule AT 20A LOAD} \]
\[ C_{OUT} = 330\mu F 9m\Omega, 100\mu F \times 4, \text{ CERAMIC} \]

Short-Circuit Protection, No Load

\[ V_{IN} = 12V \]
\[ V_{OUT} = 1.5V \]
\[ I_{OUT} = \text{NO LOAD} \]

Short-Circuit Protection, 10A Load

\[ V_{IN} = 12V \]
\[ V_{OUT} = 1.5V \]
\[ I_{OUT} = 10A \]
PIN FUNCTIONS

(Recommended to Use Test Points to Monitor Signal Pin Connections.)

An external clock applied to MODE_PLLIN should be within ±30% of this programmed frequency to ensure frequency lock. See the Applications Information section.

SGND (D3, H3): Signal Ground Pin. Return ground path for all analog and low power circuitry. Tie a single connection to the output capacitor GND in the application. See layout guidelines in Figure 17.

VFB2 (E4): This pin is the + input to a non-inverting amplifier. This pin is connected to VOUTS2 with an 60.4k precision resistor network. The VOUT2 voltage is divided down to 0.3V then gained back up to 0.6V to compare with the internal 0.6V reference. This technique provides for equivalent remote sensing on VOUT2. See Figure 1 and Applications Information section for details.

track/ss1,track/ss2 (H4, F2): Output Voltage Tracking Pin and Soft-Start Inputs. Each channel has a 1.0μA pull-up current source. Each pin can be programmed with a soft-start ramp rate up to the 0.6V internal reference level, then beyond this point the internal 0.6V reference will control the feedback loop. When one channel is configured to be master of the two channels, then a capacitor from this pin to ground will set the soft-start ramp rate. The remaining channel can be set up as the slave, and have the master's output applied through a voltage divider to the slave output's track pin. This voltage divider is equal to the slave output's feedback divider for coincidental tracking. See the Applications Information section. (Recommended to use test points to monitor signal pin connections.)

DRVCC (G7): Internal 5.3V regulator output used to source the power MOSFET drivers, and supply power to the INTVCC input. A 4.7μF ceramic capacitor is needed on this pin to GND.

VOUT1 (H1, J1-J2, K1-K2, L1-L2): Power Output Pins. Apply output load between these pins and GND pins. Recommend placing output decoupling capacitance directly between these pins and GND pins. There is a 49.9Ω resistor connected between VOUT1 and VOUTS1 to protect the output from an open VOUTS1. Review Table 5. See Note 8 in the Electrical Characteristics section for output current guideline.

GND (A3, A6-A7, B3, B6-B7, C3-C7, D6-D7, E6, E8, F5, F7, G6, G8, H6-H7, J4-J7, K3, K6-K7, L3, L6-L7): Power Ground Pins for Both Input and Output Returns.

VOUT2 (A1-A2, B1-B2, C1-C2, D1): Power Output Pins. Apply output load between these pins and GND pins. Recommend placing output decoupling capacitance directly between these pins and GND pins. There is a 49.9Ω resistor connected between VOUT2 and VOUTS2 to protect the output from an open VOUTS2. Review Table 5. See Note 8 in the Electrical Characteristics section for output current guideline.

VOUTS1, VOUTS2 (G2, E2): These pins are connected to the top of the internal top feedback resistor for each output. Each pin can be directly connected to its specific output, or connected to the remote sense point of VOUT. It is important to connect these pins to their designated outputs for proper regulation.

In paralleling modules, the VOUTS1 pin is left floating, and the VFB1 pin is connected to INTVCC. This will disable channel 1's error amplifier and internally connect COMP1A to COMP2A. The PGOOD1 and TRACK/SS1 will be disabled in this mode. Channel 2's error amplifier will regulate the two channel single output. See VFB pin description and Applications Information section.

FREQ (F1): Frequency Set Pin. A resistor from this pin to SGND sets the operating frequency. The Equation:

\[
\frac{41550}{f(\text{kHz})} - 2.2 = R_{\text{FREQ}}(\text{kΩ})
\]
**PIN FUNCTIONS**

(Recommended to Use Test Points to Monitor Signal Pin Connections.)

**CPWR (F8):** Input Power to the Control IC, and Power to the DRV\textsubscript{CC} Regulator. This pin is connected to \( V\text{IN} \) for normal 4.5V to 20V operation. For lower voltage inputs below 4.5V, CPWR can be powered with an external 5V bias. See Application section.

**COMP1A, COMP2A (G3, E3):** Current Control Threshold. These pins are the output of the error amplifier and the switching regulator’s compensation point. The current comparator threshold increases with this control voltage. The voltage ranges from 0V to 2.4V.

**COMP1B, COMP2B (G1, E1):** Internal Compensation Network. These pins are to be connected to their respected COMPA pins. When Utilizing specific external compensation, then float these pins.

**MODE_PLLIN (F3):** Operation Mode Selection or External Clock Synchronization Input. When this pin is tied to INTV\textsubscript{CC}, forced continuous mode operation is selected. Tying this pin to SGND allows discontinuous mode operation. When an external clock is applied at this pin, both channels operate in forced continuous mode and synchronize to the external clock. This pin has an internal 600k pull-down resistor to SGND. An external clock applied to MODE_PLLIN should be within ±30% of this programmed frequency to ensure frequency lock.

**CLKOUT (F4):** Clock output with phase control using the PHASMD pin to enable multiphase operation between devices. Its output level swings between INTV\textsubscript{CC} and SGND. If clock input is present at the MODE_PLLIN pin, it will be synchronized to the input clock, with phase set by the PHASMD pin. If no clock is present at MODE_PLLIN, its frequency will be set by the FREQ pin. To synchronize other controllers, it can be connected to their MODE_PLLIN pins. See the Applications Information section.

**RUN1, RUN2 (H5, D5):** Run Control Pins. A voltage above 1.3V will turn on each channel in the module. A voltage below 1.0V on the RUN pin will turn off the related channel. Each RUN pin has a 1.2\( \mu \)A pull-up current, once the RUN pin reaches 1.2V an additional 4.5\( \mu \)A pull-up current is added to this pin. A 100k resistor to ground is internal, and can be used with a pull-up resistor to \( V\text{IN} \) to turn on the module using the external and internal resistor to program under voltage lockout. Otherwise, an external enable signal or source can drive these pins directly below the 6V max. Enabling either RUN pin will turn on the DRV\textsubscript{CC}, and turn on the INTV\textsubscript{CC} path for operation. See Figure 1 and Applications section.

**PHASMD (H2):** Connect this pin to SGND, INTV\textsubscript{CC}, or floating this pin to select the phase of CLKOUT and channel 2. See Electrical Characteristics table and Application section.

**PGOOD1, PGOOD2 (G5, E5):** Output Voltage Power Good Indicator. Open-drain logic output that is pulled to ground when the output voltage is not within ±7.5% of the regulation point. See Applications section.

**INTV\textsubscript{CC} (F6):** Supply Input for Internal Circuitry (Not Including Gate Drivers). This bias is derived from DRV\textsubscript{CC} internally.

**EXTV\textsubscript{CC} (E7):** External Power Input. When EXTV\textsubscript{CC} exceeds the switchover voltage (typically 4.6V), an internal switch connects this pin to DRV\textsubscript{CC} and shuts down the internal regulator so that INTV\textsubscript{CC} and gate drivers draw power from EXTV\textsubscript{CC}. The \( V\text{IN} \) pin still needs to be powered up but draws minimum current.

**TEMP1+, TEMP1– and TEMP2+, TEMP2– (L8, K8 and B8, A8):** Onboard temperature diode for monitoring each channel with differential connections for noise immunity.

**\( V\text{IN1} \) (K4-K5, L4-L5) and \( V\text{IN2} \) (A4-A5, B4-B5):** Power Input Pins. Apply input voltage between these pins and GND pins. Recommend placing input decoupling capacitance directly between \( V\text{IN} \) pins and GND pins.

**\( V\text{OUTS1–} \) (J3):** Differential Output Sense Amplifier (–) Input of channel 1. Connect this pin to the negative terminal of the output load capacitor of \( V\text{OUT1} \).

**\( V\text{OUTS2–} \) (D4):** Differential Output Sense Amplifier (–) Input of channel 2. Connect this pin to the negative terminal of the output load capacitor of \( V\text{OUT2} \).

**SW1 (H8, J8) and SW2 (C8, D8):** Switching node of each channel that is used for testing purposes. Also an R-C snubber network can be applied to reduce or eliminate switch node ringing, or otherwise leave floating. See the Applications Information section.

**VRNG (D2):** Current Limit Adjustment Range. Tying this pin to INTV\textsubscript{CC} sets full 10A current, or tying to SGND will lower the current limit to 5A. Default to INTV\textsubscript{CC}.
Figure 1. Simplified LTM4646 Block Diagram
DECOUPLING REQUIREMENTS

$T_A = 25^\circ C$. Use Figure 1 configuration.

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>$C_{IN1}, C_{IN2}$</td>
<td>External Input Capacitor Requirement $(V_{IN} = 4.5V$ to $20V, V_{OUT1} = 1.5V)$</td>
<td>$I_{OUT1} = 10A$</td>
<td>$20$</td>
<td>$20$</td>
<td>$\mu F$</td>
<td></td>
</tr>
<tr>
<td>$C_{IN3}, C_{IN4}$</td>
<td>$(V_{IN} = 4.5V$ to $20V, V_{OUT2} = 1.5V)$</td>
<td>$10\mu F \times 2$ (Note 8)</td>
<td>$\mu F$</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$C_{OUT1}$</td>
<td>External Output Capacitor Requirement $(V_{IN} = 4.5V$ to $20V, V_{OUT1} = 1.5V)$</td>
<td>$I_{OUT1} = 10A$ (Note 8)</td>
<td>$400$</td>
<td>$\mu F$</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$C_{OUT2}$</td>
<td>$(V_{IN} = 4.5V$ to $20V, V_{OUT2} = 1.5V)$</td>
<td>$I_{OUT2} = 10A$ (Note 8)</td>
<td>$400$</td>
<td>$\mu F$</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

OPERATION

Power Module Description

The LTM4646 is a dual-output standalone non-isolated switching mode DC/DC power supply. It can provide two 10A outputs with few external input and output capacitors and setup components. This module provides precisely regulated output voltages programmable via external resistors from 0.6$V_{DC}$ to 5.5$V_{DC}$ over 4.5V to 20V input voltages. The typical application schematic is shown in Figure 18. See Note 8 in the Electrical Characteristics section for output current guideline.

The LTM4646 has dual integrated controlled-on time current mode regulators and built-in power MOSFET devices with fast switching speed. The controlled on-time, valley current mode control architecture, allows for not only fast response to transients without clock delay, but also constant frequency switching at steady load condition. The typical switching frequency is 400kHz. For switching-noise sensitive applications, it can be externally synchronized from 250kHz to 1.3MHz. A resistor can be used to program a free run frequency on the FREQ pin. See the Applications Information section.

With current mode control and internal feedback loop compensation, the LTM4646 module has sufficient stability margins and good transient performance with a wide range of output capacitors, even with all ceramic output capacitors. Optimized external compensation is supported by disconnecting the internal compensation.

Current mode control provides cycle-by-cycle fast current limit and foldback current limit in an overcurrent condition. Internal overvoltage and undervoltage comparators pull the open-drain PGOOD outputs low if the output feedback voltage exits a ±7.5% window around the regulation point. As the output voltage exceeds 7.5% above regulation, the bottom MOSFET will turn on to clamp the output voltage. The top MOSFET will be turned off. This overvoltage protect is feedback voltage referred.

Pulling the RUN pins below 1.3V forces the regulators into a shutdown state, by turning off both MOSFETs. The TRACK/SS pins are used for programming the output voltage ramp and voltage tracking during start-up or used for soft-starting the regulator. See the Applications Information section. The LTM4646 is internally compensated to be stable over all operating conditions. Table 5 provides a guideline for input and output capacitances for several operating conditions. The LTpowerCAD will be provided for transient and stability analysis. The $V_{FB1}$ pin is used to program the channel 1 output voltage with a single external resistor to ground, and $V_{FB2}$ pin requires two resistors to program the output. Both channel 1 and 2 have remote sense capability.

Multiphase operation can be easily employed with the MODE_PLLIN, PHASMD, and CLKOUT pins. Up to 6 phases can be cascaded to run simultaneously with respect to each other by programming the PHASMD pin to different levels. See the Applications Information section.

High efficiency at light loads can be accomplished with selectable pulse-skipping operation using the MODE_PLLIN. These light load features will accommodate battery operation. Efficiency graphs are provided for light load operation in the Typical Performance Characteristics section. Each channel has temperature diode included inside the module to monitor the temperature of the module. See the Applications Information section for details.
The typical LTM4646 application circuit is shown in Figure 18. External component selection is primarily determined by the maximum load current and output voltage. Refer to Table 5 for specific external capacitor requirements for particular applications.

**VIN to VOUT Step-Down Ratios**

There are restrictions in the maximum $V_{IN}$ and $V_{OUT}$ step-down ratio that can be achieved for a given input voltage. Each output of the LTM4646 is capable of a wide duty cycle that is limited by the minimum on-time $t_{ON(MIN)}$ of 30ns defined as $t_{ON(MIN)} < D/f_{SW}$ for narrow duty cycle, where $D$ is duty cycle ($V_{OUT}/V_{IN}$) and $f_{SW}$ is the switching frequency. The minimum off-time of 90ns $t_{OFF(MIN)} < 1 – D/f_{SW}$ is required for higher duty cycles. See Note 8 in the Electrical Characteristics section for output current guideline.

**Output Voltage Programming**

The PWM controller has an internal 0.6V reference voltage. As shown in Figure 1, a 60.4k internal feedback resistor connects between the $V_{OUTS1}$ to $V_{FB1}$ and $V_{OUTS2}$ to $V_{FB2}$. It is very important that these pins be connected to their respective outputs for proper feedback regulation. Each channel has a 49.9Ω resistor connected from $V_{OUTS1}$ and $V_{OUTS2}$ to $V_{OUT1}$ and $V_{OUT2}$, respectively. This is used to protect the output if $V_{OUTS}$ is open or left unconnected. The $V_{OUT1}$ output voltage will default to 0.6V with no feedback resistor on $V_{FB1}$. Adding a resistor $R_{FB1}$ from $V_{FB1}$ pin to $V_{OUTS1}$ programs the output voltage:

$$V_{OUT1} = 0.6V \cdot \frac{60.4k + R_{FB1}}{R_{FB1}}$$

The $V_{OUT2}$ output voltage will default to 0.3V with no feedback resistor on $V_{FB2}$. Adding a resistor $R_{FB2}$ from $V_{FB2}$ pin to $V_{OUTS2}$, and the $R_{FB3}$ resistor equal to $(60.4k/\ R_{FB2})$ from $V_{FB2}$ to GND programs the output voltage:

$$V_{OUT2} = 0.6V \cdot \frac{60.4k + R_{FB2}}{R_{FB2}}$$

$$R_{FB3} = 60.4k || R_{FB2} = \left(\frac{60.4k \cdot R_{FB2}}{60.4k + R_{FB2}}\right)$$

The Thevenin equivalent of the $V_{OUT2}$ equation would be the 0.6V with a series resistance of $(60.4k || R_{FB2})$, thus $R_{FB3}$ connected to the series resistance would be $(60.4k || R_{FB2})$ to equal the 0.3V reference.

<table>
<thead>
<tr>
<th>$V_{OUT}$</th>
<th>0.6V</th>
<th>1.0V</th>
<th>1.2V</th>
<th>1.5V</th>
<th>1.8V</th>
<th>2.5V</th>
<th>3.3V</th>
<th>5.0V</th>
</tr>
</thead>
<tbody>
<tr>
<td>$R_{FB1}$</td>
<td>Open</td>
<td>90.9k</td>
<td>60.4k</td>
<td>40.2k</td>
<td>30.1k</td>
<td>19.1k</td>
<td>13.3k</td>
<td>8.25k</td>
</tr>
<tr>
<td>$V_{OUT2}$</td>
<td>0.3V</td>
<td>1.0V</td>
<td>1.2V</td>
<td>1.5V</td>
<td>1.8V</td>
<td>2.5V</td>
<td>3.3V</td>
<td>5.0V</td>
</tr>
<tr>
<td>$R_{FB2}$</td>
<td>Open</td>
<td>90.9k</td>
<td>60.4k</td>
<td>40.2k</td>
<td>30.1k</td>
<td>19.1k</td>
<td>13.3k</td>
<td>8.25k</td>
</tr>
<tr>
<td>$R_{FB3}$</td>
<td>Open</td>
<td>36.5k</td>
<td>30.1k</td>
<td>24.3k</td>
<td>20k</td>
<td>14.7k</td>
<td>11k</td>
<td>7.32k</td>
</tr>
</tbody>
</table>

Figure 2 shows the LTM4646 used in a 2-phase single output: Tie the $V_{FB1}$ pin to INTVCC, which will disable channel 1’s error amplifier and internally connect COMP2 to COMP1. Tie any of the compensation components to the COMP2 pin. The COMP1 pin can be either left open or shorted to COMP2 externally as shown. The, $V_{OUTS1}$, TRACK/SS1 and PGOOD1 pins become non-operable and can be left open. To make a single-output converter of three or more phases, additional LTM4646 micromodules can be used. The first module should be tied the same way as the Figure 2. If only one more channel of an additional LTM4646 is needed, use channel 2 for the additional phase:

- Tie the COMP2 pin to the COMP2 pin of the first module.
- Tie the RUN2 pin to the RUN pins of the first module. Use 1/2 the value for $R_{FB2}$ and $R_{FB3}$.
- Tie $V_{OUTS2}$ of the additional channel to $V_{OUTS2}$ of the first module then to remote sense point.
- Tie the $V_{FB2}$ pin to the first module.
- Tie the $V_{OUTS2}$ pin to the $V_{OUTS2}$ pin of the first module.
- Tie the TRACK/SS2 pin to the TRACK/SS2 pin of the first module.

If both channels are needed for four phases, the additional LTM4646 module should be tied the same way as the first as shown in Figure 2 to disable the second channel 1’s EA:

- Tie the $V_{FB1}$ pin to the module’s own INTVCC.
APPLICATIONS INFORMATION

- Tie the COMP2 pin to the COMP2 pin of the first module.
- Tie the RUN pins to the RUN pins of the first module.
- Tie the VFB2 pin to the VFB2 pin of the first module.
- Use 1/2 the value for RFB2 and RFB3.
- Tie the VOUTS2– pin to the VOUTS2– pin of the first module.
- Tie VOUTS2 of both modules together then to the remote sense output.
- Tie the TRACK/SS2 pin to the TRACK/SS2 pin of the first module.

See Figure 20 for an example.

Input Capacitors

The LTM4646 module should be connected to a low AC impedance DC source. For the regulator input, four 10μF input ceramic capacitors are used for RMS ripple current. A 47μF to 100μF surface mount aluminum electrolytic bulk capacitor can be used for more input bulk capacitance.

This bulk input capacitor is only needed if the input source impedance is compromised by long inductive leads, traces or not enough source capacitance. If low impedance power planes are used, then this bulk capacitor is not needed.

For a buck converter, the switching duty-cycle can be estimated as:

\[ D = \frac{V_{\text{OUT}}}{V_{\text{IN}}} \]

Without considering the inductor current ripple, for each output, the RMS current of the input capacitor can be estimated as:

\[ I_{\text{CIN(RMS)}} = \frac{I_{\text{OUT(MAX)}}}{\eta\%} \cdot \sqrt{D \cdot (1 - D)} \]

In the above equation, \( \eta\% \) is the estimated efficiency of the power module. The bulk capacitor can be a switcher-rated aluminum electrolytic capacitor, polymer capacitor.

The LTM4646 is designed for low output voltage ripple noise and good transient response. The bulk output capacitors defined as \( C_{\text{OUT}} \) are chosen with low enough effective series resistance (ESR) to meet the output voltage ripple and transient requirements. \( C_{\text{OUT}} \) can be a low...
APPLICATIONS INFORMATION

ESR tantalum capacitor, low ESR polymer capacitor or ceramic capacitor. The typical output capacitance range for each output is from 200μF to 470μF. Additional output filtering may be required by the system designer, if further reduction of output ripples or dynamic transient spikes is required. Table 5 shows a matrix of different output voltages and output capacitors to minimize the voltage droop and overshoot during a 7.5A/μs transient. The table optimizes total equivalent ESR and total bulk capacitance to optimize the transient performance. Stability criteria are considered in the Table 5 matrix, and LTpowerCAD will be provided for stability analysis. Multiphase operation will reduce effective output ripple as a function of the number of phases. Application Note 77 discusses this noise reduction versus output ripple current cancellation, but the output capacitance should be considered carefully as a function of stability and transient response. LTpowerCAD can calculate the output ripple reduction as the number of implemented phases increases by N times.

Continuous and Discontinuous Mode Operation

If the MODE_PLLIN pin is tied to INTVCC or an external clock is applied to MODE_PLLIN, the LTM4646 will be forced to operate in continuous mode. With load current less than one-half of the full load peak-to-peak ripple, the inductor current valley can drop to zero or become negative. This allows constant-frequency operation but at the cost of low efficiency at light loads.

If the MODE_PLLIN pin is left open or connected to signal ground, the channel will transition into discontinuous mode operation, where a current reversal comparator shuts off the bottom MOSFET as the inductor current approaches zero, thus preventing negative inductor current and improving light-load efficiency. In this mode, both switches can remain off for extended periods of time. As the output capacitor discharges by load current and the output voltage droops lower, EA will eventually move the ITH voltage above the zero current level (0.8V) to initiate another switching cycle.

Multiphase Operation

For output loads that demand more than 10A of current, two outputs in LTM4646 or even multiple LTM4646s can be paralleled to run out of phase to provide more output current without increasing input and output voltage ripple. The MODE_PLLIN pin allows the LTM4646 to synchronize to an external clock (between 250kHz and 1.3MHz) and the internal phase-locked loop allows the LTM4646 to lock onto an incoming clock phase as well. The CLKOUT signal can be connected to the MODE_PLLIN pin of the following stage to line up both the frequency and the phase of the entire system. Tying the PHASMD pin to INTVCC, SGND, or floating the pin will select VOUT2 and CLKOUT phases relative to VOUT1.

Up to of 12 phases can be cascaded to run simultaneously with respect to each other by programming the PHASMD pin of each LTM4646 channel to different levels. Figure 3 shows a 2-phase design, 4-phase design and a 6-phase design example for clock phasing with the PHASMD table.

A multiphase power supply significantly reduces the amount of ripple current in both the input and output capacitors. The RMS input ripple current is reduced by, and the effective ripple frequency is multiplied by, the number of phases used (assuming that the input voltage is greater than the number of phases used times the output voltage).

The output ripple amplitude is also reduced by the number of phases used when all of the outputs are tied together to achieve a single high output current design. The LTM4646 device is an inherently current mode controlled device, so parallel modules will have very good current sharing. This will balance the thermals on the design. Figure 19 shows an example of parallel operation and pin connection.

Input RMS Ripple Current Cancellation

Application Note 77 provides a detailed explanation of multiphase operation. The input RMS ripple current cancellation mathematical derivations are presented, and a graph is displayed representing the RMS ripple current reduction as a function of the number of interleaved phases. Figure 4 shows this graph.
APPLICATIONS INFORMATION

Figure 3. Examples of 2-Phase, 4-Phase, and 6-Phase Operation with PHASMD Table

Figure 4. Input RMS Current Ratios to DC Load Current as a Function of Duty Cycle

For more information www.analog.com
APPLICATIONS INFORMATION

Frequency Selection and Phase-Locked Loop (MODE_PLLIN and fSET Pins)

The LTM4646 device is operated over a range of frequencies to improve power conversion efficiency. It is recommended to operate the lower output voltages or lower duty cycle conversions at lower frequencies to improve efficiency by lowering power MOSFET switching losses. Higher output voltages or higher duty cycle conversions can be operated at higher frequencies to limit inductor ripple current. The efficiency graphs will show an operating frequency chosen for that condition. An internal oscillator (clock generator) provides phase interleaved internal clock signals for individual channels to lock up to. The switching frequency and phase of each switching channel is independently controlled by adjusting the top MOSFET turn-on time (on-time) through the one-shot timer. This is achieved by sensing the phase relationship between a top MOSFET turn-on signal and its internal reference clock through a phase detector, and the time interval of the one-shot timer is adjusted on a cycle-by-cycle basis, so that the rising edge of the top MOSFET turn-on is always trying to synchronize to the internal reference clock signal for the respective channel.

The frequency of the internal oscillator can be programmed from 250kHz to 1.3MHz by connecting a resistor, $R_T$, from the FREQ pin to signal ground (SGND). The FREQ pin is regulated to 1.2V internally. The value of this resistor can be chosen according to the formula:

$$ R_T (\text{k}\Omega) = \frac{41550}{f(\text{kHz})} - 2.2 $$

For applications with stringent frequency or interference requirements, an external clock source connected to the MODE_PLLIN pin can be used to synchronize the internal clock signals through a clock phase-locked loop (Clock PLL). The LTM4646 operates in forced continuous mode of operation when it is synchronized to the external clock. The external clock frequency has to be within ±30% of the internal oscillator frequency for successful synchronization.

The clock input levels should be no less than 2V for “high” and no greater than 0.5V for “low”. The MODE_PLLIN pin has an internal 600k pull-down resistor.

During dynamic transient conditions either in the line voltage or load current (e.g., load step or release), the top switch will turn on more or less frequently in response to achieve faster transient response. This is the benefit of the LTM4646’s controlled on-time, valley current mode architecture. However, this process may understandably lose phase and even frequency lock momentarily. For relatively slow changes, phase and frequency lock can still be maintained. For large load current steps with fast slew rates, phase lock will be lost until the system returns back to a steady-state condition. It may take up to several hundred microseconds to fully resume the phase lock, but the frequency lock generally recovers quickly, long before phase lock does.

Minimum On-Time and Minimum Off-Time

Minimum on-time $t_{ON}$ is the smallest time duration that the LTM4646 is capable of turning on the top MOSFET on either channel. It is determined by internal timing delays, and the gate charge required to turn on the top MOSFET. The LTM4646 has a minimum on time of ~30ns, and far lower than what would be a concern based on the maximum operating frequency of 1.3MHz.

The below equation can be checked against the $V_{IN}$, $V_{OUT}$, and (FREQ) frequency of operation to insure the minimum on time $t_{ON(MIN)}$ is above 30ns.

$$ \frac{V_{OUT}}{V_{IN} \cdot FREQ} > t_{ON(MIN)} $$

If the duty cycle falls below what can be accommodated by the minimum on-time, the controller will begin to skip cycles. The output voltage will continue to be regulated, but the output ripple will increase. The on-time can be increased by lowering the switching frequency. The below equation can be checked against the $V_{IN}$, $V_{OUT}$, and (FREQ) frequency of operation to insure the minimum off time $t_{OFF(MIN)}$ is above 90ns.

$$ \frac{V_{OUT(MAX)}}{V_{IN(MAX)}} = D_{MAX} \quad D_{MAX} = 1 - FREQ \cdot t_{OFF(MIN)} $$
APPLICATIONS INFORMATION

Output Voltage Soft Starting and Tracking

Output voltage tracking can be programmed externally using the TRACK/SS pins. The output can be tracked up and down with another regulator. The master regulator’s output is divided down with an external resistor divider that is the same as the slave regulator’s feedback divider for to implement coincident tracking. The LTM4646 uses an accurate 60.4k resistor internally for the top feedback resistor for each channel. Figure 5 shows an example of coincident tracking.

\[
\text{SLAVE} = \left(1 + \frac{60.4\,\text{k}}{R_{FB}}\right) \cdot V_{\text{TRACK}}
\]

\(V_{\text{TRACK}}\) is the track ramp applied to the slave’s track pin. \(V_{\text{TRACK}}\) has a control range of 0V to 0.6V, or the internal reference voltage. When the master’s output is divided down with the same resistor values used to set the slave’s output, then the slave will coincident track with the master until it reaches its final value. The master will continue to its final value from the slave’s regulation point. Voltage tracking is disabled when \(V_{\text{TRACK/SS}}\) is more than 0.6V. \(R_{TB}\) in Figure 5 will be equal to the \(R_{FB}\) for coincident tracking. Figure 6 shows the coincident tracking waveforms.

The TRACK/SS pins can be controlled by a capacitor placed on the regulator TRACK/SS pin to ground. A 1.0μA current source will charge the TRACK/SS pin up to the voltage reference and then proceed up to INTVCC. After the 0.6V ramp, the TRACK/SS pin will no longer be in control, and the internal voltage reference will control output regulation from the feedback divider. Foldback current limit is disabled during this sequence of turn-on during tracking or soft-starting. The TRACK/SS pins are pulled low when the RUN pin is below 1.2V. The total soft-start time can be calculated as:

\[
t_{\text{SOFT-START}} = \left(\frac{C_{SS}}{1.0\mu\text{A}}\right) \cdot 0.6\text{V}
\]

Ratiometric tracking can be achieved by a few simple calculations and the slew rate value applied to the master’s TRACK/SS pin. As mentioned above, the TRACK/SS pin has a control range from 0 to 0.6V. The master’s TRACK/SS pin slew rate is directly equal to the master’s output slew rate in volts per second. The equation:

\[
\frac{\text{MR}}{\text{SR}} \cdot 60.4\,\text{k} = R_{TA}
\]

where MR is the master’s output slew rate and SR is the slave’s output slew rate in volts per second. When coincident tracking is desired, then MR and SR are equal, thus \(R_{TA}\) is equal to 60.4k. \(R_{TB}\) is derived from equation:

\[
R_{TB} = -\frac{0.6\text{V}}{\frac{V_{FB}}{60.4\,\text{k}} + \frac{V_{FB} - V_{\text{TRACK}}}{R_{TB} - R_{TA}}}
\]

where \(V_{FB}\) is the feedback voltage reference of the regulator, and \(V_{\text{TRACK/SS}}\) is 0.6V. Since \(R_{TA}\) is equal to the 60.4k top feedback resistor of the slave regulator in equal slew rate or coincident tracking, then \(R_{TB}\) is equal to \(R_{FB}\) with \(V_{FB} = V_{\text{TRACK/SS}}\). In ratiometric tracking, a different slew rate may be desired for the slave regulator. \(R_{TB}\) can be solved for when SR is slower than MR. Make sure that the slave supply slew rate is chosen to be fast enough so that the slave output voltage will reach its final value before the master output. For example, \(MR = 20\text{V/s}\), and \(SR = 15\text{V/s}\). Then \(R_{TA} = 80.6k\). Solve for \(R_{TB}\) to equal to 80.6k.

Each of the TRACK/SS pins will have the 1.0μA current source on when a resistive divider is used to implement tracking on that specific channel. This will impose an offset on the TRACK/SS pin input. Smaller values resistors with the same ratios as the resistor values calculated from the above equation can be used. For example, where the 60.4k is used then a 6.04k can be used to reduce the TRACK/SS pin offset to a negligible value.

Power Good

Each PGOOD pin is connected to an internal open-drain N-channel MOSFET. An external resistor or current source can be used to pull this pin up to 6V (e.g., \(V_{\text{OUT1,2}}\) or DRVCC). Overvoltage or undervoltage comparators (OV, UV) turn on the MOSFET and pull the PGOOD pin low when the feedback voltage is outside the ±7.5% window of the reference voltage. The PGOOD pin is also pulled low when the channel’s RUN pin is below the 1.2V threshold.
Figure 5. Example of Output Tracking Application Circuit

Figure 6. Output Coincident Tracking Waveform
APPLICATIONS INFORMATION

(hysteresis applies), or in undervoltage lockout (UVLO).
In an overvoltage (OV) condition, MT is turned off and MB is turned on immediately without delay and held on until the overvoltage condition clears. This happens regardless of any other condition as long as the RUN pin is enabled. For example, upon enabling the RUN1 pin, if VOUT is prebiased at more than 7.5% above the programmed regulated voltage, the OV stays triggered and BG forced on until VOUT is pulled a ~2.5% hysteresis below the 7.5% OV threshold.

Stability Compensation

The module has already been internally compensated for all output voltages. Table 5 is provided for most application requirements. LTPowerCAD will be provided for other control loop optimization. Use LTPowerCAD when tying output in parallel for higher current. External compensation may be necessary.

Run Enable

The RUN pins have an enable threshold of 1.3V maximum, typically 1.2V with 160mV of hysteresis. They control the turn on each of the channels and DRVCC and INTVCC. A 100k resistor to ground is internal, and can be used with a pull-up resistor to VIN to turn on the module using the external and internal resistor to program under voltage lock out. Otherwise an external enable signal or source can drive these pins directly below the 6V max. The RUN pins can also be used for output voltage sequencing. In parallel operation the RUN pins can be tie together and controlled from a single control. See the Typical Application circuits in Figure 21.

DRVCC, INTVCC, and EXTVCC

The LTM4646 module has an internal 5.3V low dropout regulator (DRVCC) that is derived from the input voltage through the CPWR (control power) pin. This regulator is used to power the INTVCC control circuitry and the power MOSFET drivers. This regulator can source up to 100mA, and typically uses ~50mA for powering the device at the maximum frequency. This internal 5.3V supply is enabled by either RUN1 or RUN2. EXTVCC allows an external 5V supply to power the LTM4646 and reduce power dissipation from the internal low dropout 5V regulator. The power loss savings can be calculated by:

\[(CPWR - 5V) \cdot 50mA = P_{LOSS}\]

EXTVCC has a threshold of 4.6V for activation, and a maximum rating of 6V. When using a 5V input, connect this 5V input to EXTVCC also to maintain a 5V gate drive level. EXTVCC must sequence on after CPWR, and EXTVCC must sequence off before CPWR.

CPWR (Control Power)

The LTM4646 module has a CPWR pin that is biased with a supply voltage minimum of 4.5V, and up to VIN maximum in normal operation. When operating at lower input voltages below the 4.5V minimum, this pin can biased with an alternate source to power the controller section while operating down to the 2.375V minimum.

For example, if 3.3V is supplied to VIN, and a 5V bias with a 50mA capability was used to source the CPWR pin, then 3.3V input power conversion can be implemented. Even though the CPWR can operate from 4.5V to 20V, a lower bias will lower the power loss if the module. See Figure 21 for an example.

Output Remote Sense

The LTM4646’s differential output sensing schemes are distinct from conventional schemes where the regulated output and its ground reference are directly sensed with a difference amplifier whose output is then divided down with an external resistor divider and fed into the error amplifier input. This conventional scheme is limited by the common mode input range of the difference amplifier and typically limits differential sensing to the lower range of output voltages.

The LTM4646 allows for seamless differential output sensing by sensing the resistively divided feedback voltage differentially. This allows for differential sensing in the full output range from 0.6V to 5.5V. Channel 1’s difference amplifier (DIFFAMP) has a bandwidth of around 8MHz, and channel 2’s feedback amplifier has a bandwidth of around 4MHz, both high enough so as to not affect main loop compensation and transient behavior.
APPLICATIONS INFORMATION

The LTM4646 differential output sensing can correct for up to ±300mV of common-mode deviation in the output's power and ground lines on channel 1, and ±200mV on channel 2.

To avoid noise coupling into the feedback voltages, the resistor dividers should be placed close to the \( V_{OUTS1} \) and \( V_{OUTS1}^- \), or \( V_{OUTS2} \) and \( V_{OUTS2}^- \) pins. Remote output and ground traces should be routed together as a differential pair to the remote output. For best accuracy, these traces to the remote output and ground should be connected as close as possible to the desired regulation point. Review the parallel schematics in Figure 20.

OUTPUT CURRENT RANGE PIN (VRNG)

Tying the VRNG pin to SGND will set the output current to 5A, and ~9A current limit. Tying the VRNG pin to INTVCC will set the output current to 10A, and ~20A current limit.

SW Pins

The SW pins are generally for testing purposes by monitoring these pins. These pins can also be used to dampen out switch node ringing caused by LC parasitic in the switched current paths. Usually a series R-C combination is used called a snubber circuit. The resistor will dampen the resonance and the capacitor is chosen to only affect the high frequency ringing.

If the stray inductance or capacitance can be measured or approximated then a somewhat analytical technique can be used to select the snubber values. The inductance is usually easier to predict. It combines the power path board inductance in combination with the MOSFET interconnect bond wire inductance. First the SW pin can be monitored with a wide bandwidth scope with a high frequency scope probe. The ring frequency can be measured for its value. The impedance \( Z \) can be calculated:

\[
Z(L) = 2\pi f L
\]

where \( f \) is the resonant frequency of the ring, and \( L \) is the total parasitic inductance in the switch path. If a resistor is selected that is equal to \( Z \), then the ringing should be dampened. The snubber capacitor value is chosen so that its impedance is equal to the resistor at the ring frequency. Calculated by: \( Z(C) = \frac{1}{(2\pi f C)} \). These values are a good place to start with. Modification to these components should be made to attenuate the ringing with the least amount of power loss.

Temperature Monitoring (TEMP1 and TEMP2)

A diode connected PNP transistor is used for temperature monitoring. Measuring the absolute temperature of a diode is possible due to the relationship between current, voltage and temperature described by the classic diode equation:

\[
I_D = I_S \cdot e^{\left(\frac{V_D}{\eta \cdot V_T}\right)}
\]

or

\[
V_D = \eta \cdot V_T \cdot \ln\left(\frac{I_D}{I_S}\right)
\]

where \( I_D \) is the diode current, \( V_D \) is the diode voltage, \( \eta \) is the ideality factor (typically close to 1.0) and \( I_S \) (saturation current) is a process dependent parameter. \( V_T \) can be broken out to:

\[
V_T = \frac{k \cdot T}{q}
\]

where \( T \) is the diode junction temperature in Kelvin, \( q \) is the electron charge and \( k \) is Boltzmann’s constant. \( V_T \) is approximately 26mV at room temperature (298K) and scales linearly with Kelvin temperature. It is this linear temperature relationship that makes diodes suitable temperature sensors. The \( I_S \) term in the equation above is the extrapolated current through a diode junction when the diode has zero volts across the terminals. The \( I_S \) term varies from process to process, varies with temperature, and by definition must always be less than \( I_D \). Combining all of the constants into one term:

\[
K_D = \frac{\eta \cdot k}{q}
\]

where \( K_D = 8.62 - 5 \), and knowing \( \ln(I_D/I_S) \) is always positive because \( I_D \) is always greater than \( I_S \), leaves us with the equation that:
where V_D appears to increase with temperature. It is common knowledge that a silicon diode biased with a current source has an approximate \(-2\text{mV/°C}\) temperature relationship (Figure 7), which is at odds with the equation:

\[ V_D = T(\text{KELVIN}) \cdot K_D \cdot \ln \left( \frac{I_D}{I_S} \right) \]

\[ \text{where } V_D \text{ appears to increase with temperature.} \]

To obtain a linear voltage proportional to temperature, we cancel the \(I_S\) variable in the natural logarithm term to remove the \(I_S\) dependency from the following equation. This is accomplished by measuring the diode voltage at two currents \(I_1\) and \(I_2\), where \(I_1 = 10 \cdot I_2\).

Subtracting we get:

\[ \Delta V_D = T(\text{KELVIN}) \cdot K_D \cdot \ln \left( \frac{I_1}{I_S} \right) - T(\text{KELVIN}) \cdot K_D \cdot \ln \left( \frac{I_2}{I_S} \right) \]

Combining like terms, then simplifying the natural log terms yields:

\[ \Delta V_D = T(\text{KELVIN}) \cdot K_D \cdot \ln(10) \]

and redefining constant

\[ K'_D = K_D \cdot \ln(10) = 198\mu\text{V/k} \]

yields

\[ \Delta V_D = K'_D \cdot T(\text{KELVIN}) \]

Solving for temperature:

\[ T(\text{KELVIN}) = \frac{\Delta V_D}{K'_D} \]

\[ T(\text{KELVIN}) = [°\text{C}] + 273.15, \]

\[ [°\text{C}] = T(\text{KELVIN}) - 273.15 \]

means that if we take the difference in voltage across the diode measured at two currents with a ratio of 10, the resulting voltage is 198\(\mu\text{V}\) per Kelvin of the junction with a zero intercept at 0 Kelvin. The diode connected PNP transistor at the TEMP+, TEMP− pins can be used to monitor the internal temperature of the LTM4646. A general temperature monitor can be implemented by connecting a resistor between TEMP+ and VIN to set the current to 100\(\mu\text{A}\), grounding the TEMP− pin, and then monitoring the diode voltage drop with temperature. A more accurate temperature monitor can be achieved with a circuit injecting two currents that are at a 10:1 ratio. See LTC2997 data sheet.

**Thermal Considerations and Output Current Derating**

The thermal resistances reported in the Pin Configuration section of the data sheet are consistent with those parameters defined by JESD51-12 and are intended for use with finite element analysis (FEA) software modeling tools that leverage the outcome of thermal modeling, simulation, and correlation to hardware evaluation performed on a µModule® package mounted to a hardware test board.

The motivation for providing these thermal coefficients is found in JESD51-12 (“Guidelines for Reporting and Using Electronic Package Thermal Information”). Many designers may opt to use laboratory equipment and a test vehicle such as the demo board to anticipate the µModule regulator’s thermal performance in their application at various electrical and environmental operating conditions to compliment any FEA activities. Without FEA software, the thermal resistances reported in the Pin Configuration section are in-and-of themselves not relevant to providing guidance of thermal performance; instead, the derating curves provided in the data sheet can be used in a...
APPLICATIONS INFORMATION

manner that yields insight and guidance pertaining to one’s application-usage, and can be adapted to correlate thermal performance to one’s own application. The Pin Configuration section gives four thermal coefficients explicitly defined in JESD51-12; these coefficients are quoted or paraphrased below:

1. \(\theta_{JA}\), the thermal resistance from junction to ambient, is the natural convection junction-to-ambient air thermal resistance measured in a one cubic foot sealed enclosure. This environment is sometimes referred to as “still air” although natural convection causes the air to move. This value is determined with the part mounted to a 95mm × 76mm PCB with four layers.

2. \(\theta_{JCbottom}\), the thermal resistance from junction to the bottom of the product case, is determined with all of the component power dissipation flowing through the bottom of the package. In the typical μModule, the bulk of the heat flows out the bottom of the package, but there is always heat flow out into the ambient environment. As a result, this thermal resistance value may be useful for comparing packages but the test conditions don’t generally match the user’s application.

3. \(\theta_{JCtop}\), the thermal resistance from junction to top of the product case, is determined with nearly all of the component power dissipation flowing through the top of the package. As the electrical connections of the typical μModule are on the bottom of the package, it is rare for an application to operate such that most of the heat flows from the junction to the top of the part. As in the case of \(\theta_{JCbottom}\), this value may be useful for comparing packages but the test conditions don’t generally match the user’s application.

4. \(\theta_{JB}\), the thermal resistance from junction to the printed circuit board, is the junction-to-board thermal resistance where almost all of the heat flows through the bottom of the μModule and into the board, and is really the sum of the \(\theta_{JCbottom}\) and the thermal resistance of the bottom of the part through the solder joints and through a portion of the board. The board temperature is measured a specified distance from the package.

A graphical representation of the aforementioned thermal resistances is given in Figure 8; blue resistances are contained within the μModule regulator, whereas green resistances are external to the μModule package.

As a practical matter, it should be clear to the reader that no individual or sub-group of the four thermal resistance parameters defined by JESD51-12 or provided in the Pin Configuration section replicates or conveys normal operating conditions of a μModule regulator. For example, in normal board-mounted applications, never does 100% of the device’s total power loss (heat) thermally conduct exclusively through the top or exclusively through bottom of the μModule package—as the standard defines.

Figure 8. Graphical Representation of JESD51-12 Thermal Coefficients
APPLICATIONS INFORMATION

for $\theta_{JC\text{top}}$ and $\theta_{JC\text{bottom}}$, respectively. In practice, power loss is thermally dissipated in both directions away from the package—granted, in the absence of a heat sink and airflow, a majority of the heat flow is into the board.

Within the LTM4646, be aware there are multiple power devices and components dissipating power, with a consequence that the thermal resistances relative to different junctions of components or die are not exactly linear with respect to total package power loss. To reconcile this complication without sacrificing modeling simplicity—but also, not ignoring practical realities—an approach has been taken using FEA software modeling along with laboratory testing in a controlled-environment chamber to reasonably define and correlate the thermal resistance values supplied in this data sheet: (1) Initially, FEA software is used to accurately build the mechanical geometry of the LTM4646 and the specified PCB with all of the correct material coefficients along with accurate power loss source definitions; (2) this model simulates a software-defined JEDEC environment consistent with JESD51-12 to predict power loss heat flow and temperature readings at different interfaces that enable the calculation of the JEDEC-defined thermal resistance values; (3) the model and FEA software is used to evaluate the LTM4646 with heat sink and airflow; (4) having solved for and analyzed these thermal resistance values and simulated various operating conditions in the software model, a thorough laboratory evaluation replicates the simulated conditions with thermocouples within a controlled-environment chamber while operating the device at the same power loss as that which was simulated. The outcome of this process and due diligence yields a set of derating curves provided in other sections of this data sheet. After these laboratory tests have been performed, then the $\theta_{JB}$ and $\theta_{BA}$ are summed together to correlate quite well with the LTM4646 model with no airflow or heat sinking in a define chamber. This $\theta_{JB} + \theta_{BA}$ value should accurately equal the $\theta_{JA}$ value because approximately 100% of power loss flows from the junction through the board into ambient with no airflow or top mounted heat sink. Each system has its own thermal characteristics, therefore thermal analysis must be performed by the user in a particular system.

The LTM4646 has been designed to effectively remove heat from both the top and bottom of the package. The bottom substrate material has very low thermal resistance to the printed circuit board. An external heat sink can be applied to the top of the device for excellent heat sinking with airflow.

Safety Considerations

The LTM4646 modules do not provide isolation from $V_{\text{IN}}$ to $V_{\text{OUT}}$. There is no internal fuse. If required, a slow blow fuse with a rating twice the maximum input current needs to be provided to protect each unit from catastrophic failure. The fuse or circuit breaker should be selected to limit the current to the regulator during overvoltage in case of an internal top MOSFET fault. If the internal top MOSFET fails, then turning it off will not resolve the overvoltage, thus the internal bottom MOSFET will turn on indefinitely trying to protect the load. Under this fault condition, the input voltage will source very large currents to ground through the failed internal top MOSFET and enabled internal bottom MOSFET. This can cause excessive heat and board damage depending on how much power the input voltage can deliver to this system. A fuse or circuit breaker can be used as a secondary fault protector in this situation.

The device does support over current protection. Temperature diodes are provided for monitoring internal temperature, and can be used to detect the need for thermal shutdown that can be done by controlling the RUN pin.

Power Derating

The 5V, 8V and 12V power loss curves in Figures 9 through 11 can be used in coordination with the load current derating curves in Figures 12 to 16 for calculating an approximate $\theta_{JA}$ thermal resistance for the LTM4646 with airflow conditions. The power loss curves are taken at room temperature, and are increased with a 1.35 to 1.4 multiplicative factor at 125°C. These factors come from the fact that the power loss of the regulator increases about 45% from 25°C to 150°C, thus a 50% spread
over 125°C delta equates to ~0.35%/°C loss increase. A 125°C maximum junction minus 25°C room temperature equates to a 100°C increase. This 100°C increase multiplied by 0.35%/°C equals a 35% power loss increase at the 125°C junction, thus the 1.35 multiplier.

The derating curves are plotted with \( V_{\text{OUT1}} \) and \( V_{\text{OUT2}} \) in parallel single output operation starting at 20A of load with low ambient temperature. The output voltages are 1V, 2.5V and 5V. These are chosen to include the lower and higher output voltage ranges for correlating the thermal resistance. Thermal models are derived from several temperature measurements in a controlled temperature chamber along with thermal modeling analysis.

The junction temperatures are monitored while ambient temperature is increased with and without airflow. The power loss increase with ambient temperature change is factored into the derating curves. The junctions are maintained at ~120°C maximum while lowering output current or power while increasing ambient temperature. The decreased output current will decrease the internal module loss as ambient temperature is increased.

The monitored junction temperature of 120°C minus the ambient operating temperature specifies how much temperature rise can be allowed. As an example in Figure 13, the load current is derated to ~14.5A at ~95°C with no airflow or heat sink and the power loss for the 12V to 1.0V at 14.5A output is a ~3.04W loss. The ~3.04W loss is calculated with the ~2.25W room temperature loss from the 12V to 1.0V power loss curve at 14.5A, and the 1.35 multiplying factor at 125°C ambient. If the 95°C ambient temperature is subtracted from the 125°C junction temperature, then the difference of 30°C divided by 3.04W equals a 9.9°C/W \( \theta_{JA} \) thermal resistance. Table 2 specifies a 10.1°C/W value which is pretty close. The airflow graphs are more accurate due to the fact that the ambient temperature environment is controlled better with airflow. As an example in Figure 13, the load current is derated to ~16.5A at ~95°C with 200LFM of airflow and the power loss for the 12V to 1.0V at 16.5A output is a 3.7W loss. The 3.7W loss is calculated with the ~2.75W room temperature loss from the 12V to 1.0V power loss curve at 16.5A, and the 1.35 multiplying factor at 125°C ambient. If the 95°C ambient temperature is subtracted from the 125°C junction temperature, then the difference of 30°C divided by 3.7W equals a 8.1°C/W \( \theta_{JA} \) thermal resistance. Table 2 specifies a 8.1°C/W value which is pretty close. Tables 2 through 4 provide equivalent thermal resistances for 1V, 2.5V and 5V outputs with and without airflow.

The derived thermal resistances in Table 2 through Table 4 for the various conditions can be multiplied by the calculated power loss as a function of ambient temperature to derive temperature rise above ambient, thus maximum junction temperature. Room temperature power loss can be derived from the power loss curves and adjusted with
## APPLICATIONS INFORMATION

### Table 2. 1.0V Output

<table>
<thead>
<tr>
<th>DERATING CURVE</th>
<th>V&lt;sub&gt;IN&lt;/sub&gt; (V)</th>
<th>POWER LOSS CURVE</th>
<th>AIRFLOW (LFM)</th>
<th>HEAT SINK</th>
<th>BGA ( \Theta_{JA} ) (°C/W)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Figures 12, 13</td>
<td>5, 12</td>
<td>Figure 9, 11</td>
<td>0</td>
<td>None</td>
<td>10.1</td>
</tr>
<tr>
<td>Figures 12, 13</td>
<td>5, 12</td>
<td>Figure 9, 11</td>
<td>200</td>
<td>None</td>
<td>8.1</td>
</tr>
<tr>
<td>Figures 12, 13</td>
<td>5, 12</td>
<td>Figure 9, 11</td>
<td>400</td>
<td>None</td>
<td>7.4</td>
</tr>
</tbody>
</table>

### Table 3. 2.5V Output

<table>
<thead>
<tr>
<th>DERATING CURVE</th>
<th>V&lt;sub&gt;IN&lt;/sub&gt; (V)</th>
<th>POWER LOSS CURVE</th>
<th>AIRFLOW (LFM)</th>
<th>HEAT SINK</th>
<th>BGA ( \Theta_{JA} ) (°C/W)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Figures 14, 15</td>
<td>5, 12</td>
<td>Figure 9, 11</td>
<td>0</td>
<td>None</td>
<td>10.1</td>
</tr>
<tr>
<td>Figures 14, 15</td>
<td>5, 12</td>
<td>Figure 9, 11</td>
<td>200</td>
<td>None</td>
<td>8.0</td>
</tr>
<tr>
<td>Figures 14, 15</td>
<td>5, 12</td>
<td>Figure 9, 11</td>
<td>400</td>
<td>None</td>
<td>7.4</td>
</tr>
</tbody>
</table>

### Table 4. 5V Output (EXTV<sub>CC</sub> electrically connected to 5V<sub>OUT</sub>)

<table>
<thead>
<tr>
<th>DERATING CURVE</th>
<th>V&lt;sub&gt;IN&lt;/sub&gt; (V)</th>
<th>POWER LOSS CURVE</th>
<th>AIRFLOW (LFM)</th>
<th>HEAT SINK</th>
<th>BGA ( \Theta_{JA} ) (°C/W)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Figures 16</td>
<td>12</td>
<td>Figure 11</td>
<td>0</td>
<td>None</td>
<td>8.5</td>
</tr>
<tr>
<td>Figures 16</td>
<td>12</td>
<td>Figure 11</td>
<td>200</td>
<td>None</td>
<td>7.0</td>
</tr>
<tr>
<td>Figures 16</td>
<td>12</td>
<td>Figure 11</td>
<td>400</td>
<td>None</td>
<td>6.3</td>
</tr>
</tbody>
</table>

### HEAT SINK MANUFACTURER

- **Cool Innovations**
  - PART NUMBER: 3-0504035UT411
  - WEBSITE: www.coolinnovations.com
  - Thermally conductive adhesive tape pre-attached, Chomerics P/N T411

### Table 5. Capacitor Matrix (All Parameters Are Typical and Dependent on Board Layout)

<table>
<thead>
<tr>
<th>VENDOR</th>
<th>VALUE</th>
<th>PART NUMBER</th>
<th>VENDOR</th>
<th>VALUE</th>
<th>PART NUMBER</th>
</tr>
</thead>
<tbody>
<tr>
<td>Taiyo Yuden</td>
<td>22μF, 25V</td>
<td>C3216X7S0J226M</td>
<td>Panasonic SP</td>
<td>470μF, 2.5V</td>
<td>EEFQX0E471R</td>
</tr>
<tr>
<td>Murata</td>
<td>22μF, 25V</td>
<td>GRM31CR61C226KE15L</td>
<td>Panasonic POSCAP</td>
<td>470μF, 2.5V</td>
<td>2R5TPD470M5</td>
</tr>
<tr>
<td>Murata</td>
<td>100μF, 6.3V</td>
<td>GRM32ER60J107M</td>
<td>Panasonic POSCAP</td>
<td>470μF, 6.3V</td>
<td>6TPD470M</td>
</tr>
<tr>
<td>AVX</td>
<td>100μF, 6.3V</td>
<td>18126D107MAT</td>
<td>Panasonic</td>
<td>100μF, 20V</td>
<td>20SEP100M</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>V&lt;sub&gt;OUT&lt;/sub&gt; (V)</th>
<th>C&lt;sub&gt;N&lt;/sub&gt; (CERAMIC)</th>
<th>C&lt;sub&gt;N&lt;/sub&gt; (BULK)**</th>
<th>C&lt;sub&gt;OUT1&lt;/sub&gt; (CERAMIC)</th>
<th>C&lt;sub&gt;OUT2&lt;/sub&gt; (CERAMIC/BULK)</th>
<th>C&lt;sub&gt;F&lt;/sub&gt; (pF)</th>
<th>C&lt;sub&gt;COMP&lt;/sub&gt; (pF)</th>
<th>V&lt;sub&gt;IN&lt;/sub&gt; (V)</th>
<th>DROOP (mV)</th>
<th>P-P DEVIATION (mV)</th>
<th>RECOVERY TIME (µs)</th>
<th>LOAD STEP (A/µs)</th>
<th>FREQ (kHz)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.9</td>
<td>22μF x4</td>
<td>100μF x4</td>
<td>470μF x2</td>
<td>100</td>
<td>5,12</td>
<td>26</td>
<td>52</td>
<td>30</td>
<td>5</td>
<td>400</td>
<td>5</td>
<td>400</td>
</tr>
<tr>
<td>1.0</td>
<td>22μF x4</td>
<td>100μF x4</td>
<td>470μF x2</td>
<td>100</td>
<td>5,12</td>
<td>26</td>
<td>52</td>
<td>30</td>
<td>5</td>
<td>400</td>
<td>5</td>
<td>400</td>
</tr>
<tr>
<td>1.2</td>
<td>22μF x4</td>
<td>100μF x4</td>
<td>470μF x2</td>
<td>100</td>
<td>5,12</td>
<td>30</td>
<td>60</td>
<td>30</td>
<td>5</td>
<td>500</td>
<td>5</td>
<td>500</td>
</tr>
<tr>
<td>1.5</td>
<td>22μF x4</td>
<td>100μF x3</td>
<td>None</td>
<td>47</td>
<td>100</td>
<td>5,12</td>
<td>44</td>
<td>88</td>
<td>25</td>
<td>5</td>
<td>600</td>
<td>5</td>
</tr>
<tr>
<td>1.8</td>
<td>22μF x4</td>
<td>100μF x3</td>
<td>None</td>
<td>47</td>
<td>100</td>
<td>5,12</td>
<td>44</td>
<td>88</td>
<td>25</td>
<td>5</td>
<td>700</td>
<td>5</td>
</tr>
<tr>
<td>2.5</td>
<td>22μF x4</td>
<td>100μF x2</td>
<td>None</td>
<td>47</td>
<td>100</td>
<td>5,12</td>
<td>53</td>
<td>107</td>
<td>25</td>
<td>5</td>
<td>850</td>
<td>5</td>
</tr>
<tr>
<td>3.3</td>
<td>22μF x4</td>
<td>100μF x1</td>
<td>None</td>
<td>47</td>
<td>100</td>
<td>5,12</td>
<td>67</td>
<td>133</td>
<td>20</td>
<td>3.3</td>
<td>1100</td>
<td>3.3</td>
</tr>
<tr>
<td>5.0</td>
<td>22μF x4</td>
<td>100μF x1</td>
<td>None</td>
<td>47</td>
<td>100</td>
<td>5,12</td>
<td>67</td>
<td>185</td>
<td>20</td>
<td>3.3</td>
<td>1300</td>
<td>3.3</td>
</tr>
</tbody>
</table>

**Bulk capacitance is optional if V<sub>IN</sub> has very low input impedance.
APPLICATIONS INFORMATION

Figure 9. 5V<sub>IN</sub> Power Loss Curve

Figure 10. 8V<sub>IN</sub> Power Loss Curve

Figure 11. 12V<sub>IN</sub> Power Loss Curve

Figure 12. 5V<sub>IN</sub> to 1V Derating Curve, No Heat Sink, 
I<sub>SW</sub> = 350kHz, EXTV<sub>CC</sub> Electrically Connected to V<sub>IN</sub>

Figure 13. 12V<sub>IN</sub> to 1V Derating Curve, No Heat Sink, I<sub>SW</sub> = 400kHz

Figure 14. 5V<sub>IN</sub> to 2.5V Derating Curve, No Heat Sink, 
I<sub>SW</sub> = 550kHz, EXTV<sub>CC</sub> Electrically Connected to V<sub>IN</sub>

Figure 15. 12V<sub>IN</sub> to 2.5V Derating Curve, No Heat Sink, 
I<sub>SW</sub> = 850kHz

Figure 16. 12V<sub>IN</sub> to 5V Derating Curve, No Heat Sink, 
I<sub>SW</sub> = 1.3MHz, EXTV<sub>CC</sub> Electrically Connected to V<sub>OUT</sub>
the above ambient temperature multiplicative factors. The printed circuit board is a 1.6mm thick four layer board with two ounce copper for the two outer layers and one ounce copper for the two inner layers.

Use a separated SGND ground copper area for components connected to signal pins. Connect the SGND to GND underneath the unit.

- For parallel modules, tie the V\text{OUT}, V\text{FB}, and COMP pins together. Use an internal layer to closely connect these pins together. The TRACK/SS pin can be tied a common capacitor for regulator soft-start.

- Bring out test points on the signal pins for monitoring.

Figures 17a and 17b give a good example of the recommended layout.

**Layout Checklist/Example**

The high integration of LTM4646 makes the PCB board layout very simple and easy. However, to optimize its electrical and thermal performance, some layout considerations are still necessary.

- Use large PCB copper areas for high current paths, including V\text{IN}, GND, V\text{OUT1} and V\text{OUT2}. It helps to minimize the PCB conduction loss and thermal stress.

- Place high frequency ceramic input and output capacitors next to the V\text{IN}, GND and V\text{OUT} pins to minimize high frequency noise.

- Place a dedicated power ground layer underneath the unit.

- To minimize the via conduction loss and reduce module thermal stress, use multiple vias for interconnection between top layer and other power layers.

- Do not put vias directly on the pads, unless they are capped or plated over.

**Figure 17. Recommended PCB Layout**

![Figure 17](image-url)
Figure 18. 4.5V to 20V Input to 1.5V Dual Output, at 10A Each
**TYPICAL APPLICATIONS**

![Schematic Diagram]

**Figure 19. 12V Input to 0.75V at 20A Two Phase**
Figure 20. Four Phase Design 1V at 40A
Figure 21. 3.3V to 1.8V, and 2.5V at 10A each with PGOOD Power Up Sequencing

Figure 22. Efficiency, 3.3V
Figure 23. 12V to 3.3V Up to 10A, 5V to 1.8V at 10A
### LTM4646 Component BGA Pinout

<table>
<thead>
<tr>
<th>PIN ID</th>
<th>FUNCTION</th>
<th>PIN ID</th>
<th>FUNCTION</th>
<th>PIN ID</th>
<th>FUNCTION</th>
<th>PIN ID</th>
<th>FUNCTION</th>
<th>PIN ID</th>
<th>FUNCTION</th>
<th>PIN ID</th>
<th>FUNCTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>A1</td>
<td>VOUT2</td>
<td>B1</td>
<td>VOUT2</td>
<td>C1</td>
<td>VOUT2</td>
<td>D1</td>
<td>VOUT2</td>
<td>E1</td>
<td>COMP2B</td>
<td>F1</td>
<td>FREQ</td>
</tr>
<tr>
<td>A2</td>
<td>VOUT2</td>
<td>B2</td>
<td>VOUT2</td>
<td>C2</td>
<td>VOUT2</td>
<td>D2</td>
<td>VRNG</td>
<td>E2</td>
<td>VOUTS2</td>
<td>F2</td>
<td>TRACK/SS2</td>
</tr>
<tr>
<td>A3</td>
<td>GND</td>
<td>B3</td>
<td>GND</td>
<td>C3</td>
<td>GND</td>
<td>D3</td>
<td>SGND</td>
<td>E3</td>
<td>COMP2A</td>
<td>F3</td>
<td>MODE_PLLIN</td>
</tr>
<tr>
<td>A4</td>
<td>VIN2</td>
<td>B4</td>
<td>VIN2</td>
<td>C4</td>
<td>GND</td>
<td>D4</td>
<td>VOUTS2</td>
<td>E4</td>
<td>VFB2</td>
<td>F4</td>
<td>CLKOUT</td>
</tr>
<tr>
<td>A5</td>
<td>VIN2</td>
<td>B5</td>
<td>VIN2</td>
<td>C5</td>
<td>GND</td>
<td>D5</td>
<td>RUN2</td>
<td>E5</td>
<td>PGOOD2</td>
<td>F5</td>
<td>GND</td>
</tr>
<tr>
<td>A6</td>
<td>GND</td>
<td>B6</td>
<td>GND</td>
<td>C6</td>
<td>GND</td>
<td>D6</td>
<td>GND</td>
<td>E6</td>
<td>GND</td>
<td>F6</td>
<td>INTVCC</td>
</tr>
<tr>
<td>A7</td>
<td>GND</td>
<td>B7</td>
<td>GND</td>
<td>C7</td>
<td>GND</td>
<td>D7</td>
<td>GND</td>
<td>E7</td>
<td>EXTVCC</td>
<td>F7</td>
<td>GND</td>
</tr>
<tr>
<td>A8</td>
<td>TEMP2−</td>
<td>B8</td>
<td>TEMP2+</td>
<td>C8</td>
<td>SW2</td>
<td>D8</td>
<td>SW2</td>
<td>E8</td>
<td>GND</td>
<td>F8</td>
<td>CPWR</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>PIN ID</th>
<th>FUNCTION</th>
<th>PIN ID</th>
<th>FUNCTION</th>
<th>PIN ID</th>
<th>FUNCTION</th>
<th>PIN ID</th>
<th>FUNCTION</th>
<th>PIN ID</th>
<th>FUNCTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>G1</td>
<td>COMP1B</td>
<td>H1</td>
<td>VOUT1</td>
<td>J1</td>
<td>VOUT1</td>
<td>K1</td>
<td>VOUT1</td>
<td>L1</td>
<td>VOUT1</td>
</tr>
<tr>
<td>G2</td>
<td>VOUTS1</td>
<td>H2</td>
<td>PHASMD</td>
<td>J2</td>
<td>VOUT1</td>
<td>K2</td>
<td>VOUT1</td>
<td>L2</td>
<td>VOUT1</td>
</tr>
<tr>
<td>G3</td>
<td>COMP1A</td>
<td>H3</td>
<td>SGND</td>
<td>J3</td>
<td>VOUTS1</td>
<td>K3</td>
<td>GND</td>
<td>L3</td>
<td>GND</td>
</tr>
<tr>
<td>G4</td>
<td>VFB1</td>
<td>H4</td>
<td>TRACK/SS1</td>
<td>J4</td>
<td>GND</td>
<td>K4</td>
<td>VIN1</td>
<td>L4</td>
<td>VIN1</td>
</tr>
<tr>
<td>G5</td>
<td>PGOOD1</td>
<td>H5</td>
<td>RUN1</td>
<td>J5</td>
<td>GND</td>
<td>K5</td>
<td>VIN1</td>
<td>L5</td>
<td>VIN1</td>
</tr>
<tr>
<td>G6</td>
<td>GND</td>
<td>H6</td>
<td>GND</td>
<td>J6</td>
<td>GND</td>
<td>K6</td>
<td>GND</td>
<td>L6</td>
<td>GND</td>
</tr>
<tr>
<td>G7</td>
<td>DRVCC</td>
<td>H7</td>
<td>GND</td>
<td>J7</td>
<td>GND</td>
<td>K7</td>
<td>GND</td>
<td>L7</td>
<td>GND</td>
</tr>
<tr>
<td>G8</td>
<td>GND</td>
<td>H8</td>
<td>SW1</td>
<td>J8</td>
<td>SW1</td>
<td>K8</td>
<td>TEMP1−</td>
<td>L8</td>
<td>TEMP1+</td>
</tr>
</tbody>
</table>
PACKAGE DESCRIPTION

NOTES:
1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994
2. ALL DIMENSIONS ARE IN MILLIMETERS
3. BALL DESIGNATION PER JESD MS-028 AND JEP95
4. DETAILS OF PIN #1 IDENTIFIER ARE OPTIONAL, BUT MUST BE LOCATED WITHIN THE ZONE INDICATED. THE PIN #1 IDENTIFIER MAY BE EITHER A MOLD OR MARKED FEATURE.

PACKAGE TOP VIEW

PACKAGE BOTTOM VIEW

PACKAGE SIDE VIEW

88-Lead (15mm × 11.25mm × 5.01mm)
(Reference LTC DWG # 05-08-1541 Rev A)

BGA Package

DIMENSIONS

SYMBOL | MIN | NOM | MAX
--- | --- | --- | ---
A | 4.31 | 5.01 | 5.21
A1 | 5.00 | 5.00 | 5.00
A2 | 4.31 | 4.41 | 4.51
B | 0.60 | 0.75 | 0.90
C | 1.905 | 1.905 | 1.905
D | 3.175 | 3.175 | 3.175
E | 4.445 | 4.445 | 4.445
F | 6.350 | 6.350 | 6.350
G | 5.080 | 5.080 | 5.080
H1 | 3.810 | 3.810 | 3.810
H2 | 2.540 | 2.540 | 2.540
I | 1.270 | 1.270 | 1.270
J | 0.36 | 0.36 | 0.36
K | 0.15 | 0.15 | 0.15
L | 0.00 | 0.00 | 0.00
M | 0.00 | 0.00 | 0.00
N | 0.635 | 0.635 | 0.635
O | 0.00 | 0.00 | 0.00
P | 3.95 | 3.95 | 3.95
Q | 0.00 | 0.00 | 0.00
R | 3.81 | 3.81 | 3.81
S | 1.27 | 1.27 | 1.27
T | 0.46 | 0.46 | 0.46
U | 0.10 | 0.10 | 0.10
V | 0.10 | 0.10 | 0.10
W | 0.10 | 0.10 | 0.10
X | 0.10 | 0.10 | 0.10
Y | 0.10 | 0.10 | 0.10
Z | 0.10 | 0.10 | 0.10

TOTAL NUMBER OF BALLS: 88
## REVISION HISTORY

<table>
<thead>
<tr>
<th>REV</th>
<th>DATE</th>
<th>DESCRIPTION</th>
<th>PAGE NUMBER</th>
</tr>
</thead>
</table>
| A   | 9/18 | Changed Absolute Maximum voltage of $V_{FB1}$ from "–0.3V to 2.7V" to "–0.3V to (INTVCC to 0.3V)."  
Changed $R_{FBH1}$, $R_{FBH2}$ from 60.05 (min) and 60.75 (max) to 59.9 (min) and 60.9 (max).  
Corrected run enable hysteresis from 100mV to 160mV | 2  
4  
19 |
RELATED PARTS

<table>
<thead>
<tr>
<th>PART NUMBER</th>
<th>DESCRIPTION</th>
<th>COMMENTS</th>
</tr>
</thead>
<tbody>
<tr>
<td>LTM4642</td>
<td>Dual 4A or Single 8A Step-Down µModule Regulator</td>
<td>4.5V ≤ ( V_{IN} ) ≤ 20V, 0.6V ≤ ( V_{OUT} ) ≤ 5.5V, 9mm × 11.25mm × 4.92mm BGA</td>
</tr>
<tr>
<td>LTM4628</td>
<td>Dual 8A or Single 16A Step Down µModule Regulator</td>
<td>4.5V ≤ ( V_{IN} ) ≤ 26.5V, 0.6V ≤ ( V_{OUT} ) ≤ 5.5V, 15mm × 15mm × 4.32mm LGA, 15mm × 15mm × 4.92 BGA</td>
</tr>
<tr>
<td>LTM4620A</td>
<td>Dual 13A or Single 26A Step-Down µModule Regulator</td>
<td>4.5V ≤ ( V_{IN} ) ≤ 16V, 0.6V ≤ ( V_{OUT} ) ≤ 5.3V, 15mm × 15mm × 4.41mm LGA, 15mm × 15mm × 5.01mm BGA</td>
</tr>
<tr>
<td>LTM4630A</td>
<td>Dual 18A or Single 36A Step-Down µModule Regulator</td>
<td>4.5V ≤ ( V_{IN} ) ≤ 15V, 0.6V ≤ ( V_{OUT} ) ≤ 5.3V, 16mm × 16mm × 4.41mm LGA, 16mm × 16mm × 5.01mm BGA</td>
</tr>
<tr>
<td>LTM4644</td>
<td>Quad 4A Step-Down µModule Regulator</td>
<td>4.5V ≤ ( V_{IN} ) ≤ 14V, 0.6V ≤ ( V_{OUT} ) ≤ 5.5V, 9mm × 15mm × 5.01mm BGA</td>
</tr>
<tr>
<td>LTM4637</td>
<td>Single 20A Step-Down µModule Regulator</td>
<td>4.5V ≤ ( V_{IN} ) ≤ 20V, 0.6V ≤ ( V_{OUT} ) ≤ 5.5V, 15mm × 15mm × 4.32mm LGA, 15mm × 15mm × 4.92 BGA</td>
</tr>
<tr>
<td>LTM4645</td>
<td>Single 25A Step-Down µModule Regulator</td>
<td>4.7V ≤ ( V_{IN} ) ≤ 15V, 0.6V ≤ ( V_{OUT} ) ≤ 1.8V, 9mm × 15mm × 3.51mm BGA</td>
</tr>
<tr>
<td>LTM4647</td>
<td>Single 30A Step-Down µModule Regulator</td>
<td>4.7V ≤ ( V_{IN} ) ≤ 15V, 0.6V ≤ ( V_{OUT} ) ≤ 1.8V, 9mm × 15mm × 5.01mm BGA</td>
</tr>
</tbody>
</table>