### FEATURES
- $V_{CAP}$ Operating Range: 0.1V to 5.5V
- $V_{SYS}$ Operating Range: 1.71V to 5.25V
- Automatic Switchover from Charge to Backup Mode
- Programmable ±2% Accurate Charge Input Current Limit from 125mA to 2A
- ±1% Backup Voltage Accuracy
- Automatic Backup Capacitor Balancing
- Fixed 1.2MHz Switching Frequency
- Burst Mode® Operation: 40µA Quiescent Current
- Built-In Programmable Multipurpose Comparator with Open-Collector Output
- Open-Collector Outputs to Indicate Direction of Operation and End of Charge
- Thermally Enhanced TSSOP-24 and 4mm × 4mm QFN-24 Packages

### APPLICATIONS
- Supercapacitor Backup Converter and Charger
- Battery Backup Converter and Charger
- Servers, RAID Systems
- RF Systems with Battery/Capacitor Backup

### DESCRIPTION
The **LTC3110** is a 2A bidirectional buck-boost DC/DC regulator with capacitor charger and balancer. Its wide 0.1V to 5.5V capacitor/battery voltage and 1.8V to 5.25V system backup voltage ranges make it well suited to a wide variety of backup applications using supercapacitors or batteries. A proprietary low noise switching algorithm optimizes efficiency with capacitor/battery voltages that are above, below or equal to the system output voltage.

The LTC3110 can autonomously transition from charge to backup mode or switch modes based on an external command. Pin-selectable Burst Mode operation reduces standby current and improves light-load efficiency, which combined with a 1µA shutdown current make the LTC3110 ideally suited for backup applications. Additional features include voltage supervisors for direction control and end of charge, and a general purpose comparator with open-collector output for interfacing with a µC. The LTC3110 is available in thermally enhanced, low profile 24-lead TSSOP and 4mm × 4mm QFN packages.

---

**Backup Mode Efficiency**

![Backup Mode Efficiency Graph](image_url)

---

All registered trademarks and trademarks are the property of their respective owners.
LTC3110

**ABSOLUTE MAXIMUM RATINGS** *(Note 1)*

- $V_{CAP}, V_{SYS}, V_{SYS}, V_{MODE}, V_{CMPIN}, V_{DIR}, V_{RUN}, V_{CAPOK}, V_{CMPOUT}, V_{CHRG}$: $-0.3 \text{V} \text{ to } 6 \text{V}$
- $R_{SEN}$ DC Current: 1.6A
- Operating Junction Temperature Range *(Notes 2, 3)*: $-40^\circ\text{C}$ to $150^\circ\text{C}$
- Storage Temperature Range: $-65^\circ\text{C}$ to $150^\circ\text{C}$
- Lead Soldering Temperature (Soldering, 10 sec): $300^\circ\text{C}$
- Reflow Peak Body Temperature (30sec max): $260^\circ\text{C}$

**PIN CONFIGURATION**

**ORDER INFORMATION**

<table>
<thead>
<tr>
<th>LEAD FREE FINISH</th>
<th>TAPE AND REEL</th>
<th>PART MARKING*</th>
<th>PACKAGE DESCRIPTION</th>
<th>TEMPERATURE RANGE</th>
</tr>
</thead>
<tbody>
<tr>
<td>LTC3110EFE#PBF</td>
<td>LTC3110EFE#TRPBF</td>
<td>LTC3110EFE</td>
<td>24-Lead Plastic TSSOP</td>
<td>$-40^\circ\text{C}$ to $125^\circ\text{C}$</td>
</tr>
<tr>
<td>LTC3110IFE#PBF</td>
<td>LTC3110IFE#TRPBF</td>
<td>LTC3110IFE</td>
<td>24-Lead Plastic TSSOP</td>
<td>$-40^\circ\text{C}$ to $125^\circ\text{C}$</td>
</tr>
<tr>
<td>LTC3110HFE#PBF</td>
<td>LTC3110HFE#TRPBF</td>
<td>LTC3110IFE</td>
<td>24-Lead Plastic TSSOP</td>
<td>$-40^\circ\text{C}$ to $150^\circ\text{C}$</td>
</tr>
<tr>
<td>LTC3110EF#PBF</td>
<td>LTC3110EF#TRPBF</td>
<td>3110</td>
<td>24-Lead (4mm × 4mm) Plastic QFN</td>
<td>$-40^\circ\text{C}$ to $125^\circ\text{C}$</td>
</tr>
<tr>
<td>LTC3110UF#PBF</td>
<td>LTC3110UF#TRPBF</td>
<td>3110</td>
<td>24-Lead (4mm × 4mm) Plastic QFN</td>
<td>$-40^\circ\text{C}$ to $125^\circ\text{C}$</td>
</tr>
<tr>
<td>LTC3110HUF#PBF</td>
<td>LTC3110HUF#TRPBF</td>
<td>3110</td>
<td>24-Lead (4mm × 4mm) Plastic QFN</td>
<td>$-40^\circ\text{C}$ to $150^\circ\text{C}$</td>
</tr>
</tbody>
</table>

Contact the factory for parts specified with wider operating temperature ranges. *The temperature grade is identified by a label on the shipping container. Tape and reel specifications. Some packages are available in 500 unit reels through designated sales channels with #TRMPBF suffix.
**ELECTRICAL CHARACTERISTICS**  The ● denotes the specifications which apply over the specified operating junction temperature range, otherwise specifications are at $T_A = 25^\circ C$ (Note 2). $V_{\text{CAP}} = 3.3V$, $V_{\text{SYS}} = 3.3V$, $V_{\text{DIR}} = V_{\text{SGND}}$, $V_{\text{MODE}} = V_{\text{RUN}} = V_{\text{SYS}} = V_{\text{SVSYS}}$ unless otherwise noted.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{\text{CAP}}$ No-Load Operating Range in Backup Operation</td>
<td>$V_{\text{SYS}} \geq 1.8V$</td>
<td>0.1</td>
<td>5.5</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>$V_{\text{CAP}}$ Start-Up</td>
<td>$V_{\text{SYS}} &lt; \text{Undervoltage Lockout Threshold}$</td>
<td>●</td>
<td>1.8</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>$V_{\text{SYS}}$ Operating Range in Charge Operation</td>
<td>$V_{\text{DIR}} = V_{\text{SYS}}$</td>
<td>●</td>
<td>1.8</td>
<td>5.25</td>
<td>V</td>
</tr>
<tr>
<td>Undervoltage Lockout Threshold</td>
<td>$V_{\text{SYS}}$ Ramping Down, $V_{\text{CAP}} = 0V$</td>
<td>1.55</td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td></td>
<td>$V_{\text{SYS}}$ Ramping Up, $V_{\text{CAP}} = 0V$</td>
<td>1.71</td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td></td>
<td>$V_{\text{CAP}}$ Ramping Down, $V_{\text{SYS}} = 0V$, $V_{\text{RUN}} = V_{\text{CAP}}$</td>
<td>1.55</td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td></td>
<td>$V_{\text{CAP}}$ Ramping Up, $V_{\text{SYS}} = 0V$, $V_{\text{RUN}} = V_{\text{CAP}}$</td>
<td>1.71</td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>$V_{\text{DIR}}$ Feedback Voltage</td>
<td>$0^\circ C &lt; T_J &lt; 85^\circ C$ (Note 5)</td>
<td>0.592</td>
<td>0.6</td>
<td>0.608</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>$-40^\circ C &lt; T_J &lt; 150^\circ C$</td>
<td>0.589</td>
<td>0.6</td>
<td>0.611</td>
<td>V</td>
</tr>
<tr>
<td>$V_{\text{FB}}$ Feedback Pin Input Current</td>
<td> </td>
<td>0.1</td>
<td>50</td>
<td>nA</td>
<td></td>
</tr>
<tr>
<td>$V_{\text{FB}}$ Feedback Pin Input Current</td>
<td> </td>
<td>1.095</td>
<td>1.117</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>$V_{\text{FB}}$ End-of-Charge Threshold Rising</td>
<td>$\text{DIR} = V_{\text{SYS}}$</td>
<td>●</td>
<td>1.040</td>
<td>1.061</td>
<td>V</td>
</tr>
<tr>
<td>$V_{\text{FB}}$ End-of-Charge Threshold Falling</td>
<td>$\text{DIR} = V_{\text{SYS}}$</td>
<td>●</td>
<td>0.1</td>
<td>50</td>
<td>nA</td>
</tr>
<tr>
<td>$V_{\text{FB}}$ Overcharge Threshold Rising</td>
<td>$V_{\text{FB}} = 1.1V$</td>
<td>1.125</td>
<td>1.150</td>
<td>1.175</td>
<td>V</td>
</tr>
<tr>
<td>$V_{\text{FB}}$ Overcharge Hysteresis</td>
<td> </td>
<td>35</td>
<td>mV</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Quiescent Current, Burst Mode Operation ($I_{\text{VCAP}} + I_{\text{VSYS}} + I_{\text{SVSYS}}$)</td>
<td>$V_{\text{MODE}} = 0V$</td>
<td>40</td>
<td>μA</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Quiescent Current, End of Charge ($I_{\text{VCAP}} + I_{\text{VSYS}} + I_{\text{SVSYS}}$)</td>
<td>$V_{\text{DIR}} = V_{\text{SYS}}$</td>
<td>40</td>
<td>μA</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Quiescent Current, Shutdown ($I_{\text{VCAP}}$)</td>
<td>$V_{\text{RUN}} = 0V$, $V_{\text{SYS}} = V_{\text{SVSYS}} = 0V$</td>
<td>0.05</td>
<td>1</td>
<td>μA</td>
<td></td>
</tr>
<tr>
<td>Peak Current Limit in Backup Operation</td>
<td>(Note 4)</td>
<td>5</td>
<td>6</td>
<td>7</td>
<td>A</td>
</tr>
<tr>
<td>DC Current Limit in Backup Operation</td>
<td>(Note 4)</td>
<td>●</td>
<td>3.5</td>
<td>4.5</td>
<td>A</td>
</tr>
<tr>
<td>Peak Current Limit in Charge Operation</td>
<td>(Note 4)</td>
<td>5</td>
<td>6</td>
<td>7</td>
<td>A</td>
</tr>
<tr>
<td>Reverse Current Limit in Backup Operation</td>
<td>(Note 4)</td>
<td>1</td>
<td>1.2</td>
<td>2</td>
<td>A</td>
</tr>
<tr>
<td>Switch Leakage</td>
<td>Switch B, C: $V_{\text{CAP}} = V_{\text{SW1}} = 5.5V$, $V_{\text{SYS}} = V_{\text{SW2}} = 5.25V$, $V_{\text{SW1}} = V_{\text{SW2}} = 0V$</td>
<td>0.1</td>
<td>μA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Switch A, D: $V_{\text{CAP}} = 5.5V$, $V_{\text{SYS}} = 5.25V$, $V_{\text{SW1}} = V_{\text{SW2}} = 0V$</td>
<td>0.1</td>
<td>μA</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Switch On-Resistance</td>
<td>Switch A (Note 6)</td>
<td>64</td>
<td>mΩ</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Switch B (Note 6)</td>
<td>49</td>
<td>mΩ</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Switch C (Note 6)</td>
<td>49</td>
<td>mΩ</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Switch D Including Sense Resistor (Note 6)</td>
<td>86</td>
<td>mΩ</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Oscillator Frequency</td>
<td>$V_{\text{CAP}} = 0.2V$, $V_{\text{SYS}} = 0.2V$</td>
<td>●</td>
<td>900</td>
<td>1200</td>
<td>1500</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>300</td>
<td>300</td>
<td>kHz</td>
</tr>
<tr>
<td>Soft Start-Up Time in Backup Mode</td>
<td>From $V_{\text{RUN}}$ rising to $V_{\text{FB}} = 90%$</td>
<td>0.8</td>
<td>1.3</td>
<td>1.8</td>
<td>ms</td>
</tr>
<tr>
<td>Maximum Duty Cycle in Boost Mode</td>
<td>$V_{\text{CAP}} = 0.2V$</td>
<td>●</td>
<td>91</td>
<td>93</td>
<td>96</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>98</td>
<td></td>
<td>%</td>
</tr>
<tr>
<td>Minimum Duty Cycle in Buck Mode</td>
<td>●</td>
<td>0</td>
<td>%</td>
<td></td>
<td></td>
</tr>
<tr>
<td>MODE Input Logic Threshold</td>
<td>Enable Burst Mode Operation</td>
<td>0.3</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Enable PWM Mode Operation</td>
<td>1</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>MODE Input Pull-Down Resistor</td>
<td> </td>
<td>6</td>
<td>MΩ</td>
<td></td>
<td></td>
</tr>
<tr>
<td>DIR Threshold Rising</td>
<td>●</td>
<td>1.073</td>
<td>1.095</td>
<td>1.117</td>
<td>V</td>
</tr>
<tr>
<td>DIR Threshold Falling</td>
<td>●</td>
<td>1.024</td>
<td>1.045</td>
<td>1.066</td>
<td>V</td>
</tr>
<tr>
<td>DIR Hysteresis</td>
<td>●</td>
<td>30</td>
<td>50</td>
<td>70</td>
<td>mV</td>
</tr>
<tr>
<td>DIR Input Current</td>
<td>$V_{\text{DIR}} = 1.1V$</td>
<td>0.1</td>
<td>50</td>
<td>nA</td>
<td></td>
</tr>
</tbody>
</table>

For more information www.analog.com
## ELECTRICAL CHARACTERISTICS

The • denotes the specifications which apply over the specified operating junction temperature range, otherwise specifications are at TA = 25°C (Note 2). VCAP = 3.3V, VSYS = 3.3V, VDIR = VSGND, VMODE = VRUN = VSYS = SVSYS unless otherwise noted.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>CMPIN Threshold Rising</td>
<td></td>
<td>0.638</td>
<td>0.65</td>
<td>0.662</td>
<td>V</td>
</tr>
<tr>
<td>CMPIN Threshold Falling</td>
<td></td>
<td>0.575</td>
<td>0.59</td>
<td>0.605</td>
<td>V</td>
</tr>
<tr>
<td>CMPIN Input Current</td>
<td>V_CMPIN = 5.5V</td>
<td>0.1</td>
<td>50</td>
<td>nA</td>
<td></td>
</tr>
<tr>
<td>PROG Voltage</td>
<td>V_FBVCAP = 1V, DIR = VSYS</td>
<td>0.6</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>PROG Current Gain</td>
<td>DIR = VSYS</td>
<td>200</td>
<td>µA/A</td>
<td></td>
<td></td>
</tr>
<tr>
<td>I_SYS Input Current Limit</td>
<td>R_PROG = 24.3k (Notes 7, 8), DIR = VSYS, TJ = –40°C to 125°C</td>
<td>119</td>
<td>123</td>
<td>128</td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>R_PROG = 24.3k (Notes 7, 8, 9), DIR = VSYS, TJ = –40°C to 125°C</td>
<td>115</td>
<td>123</td>
<td>135</td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>R_PROG = 12.1k (Notes 7, 8), DIR = VSYS, TJ = –40°C to 125°C</td>
<td>241</td>
<td>248</td>
<td>255</td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>R_PROG = 6.04k (Notes 7, 8), DIR = VSYS, TJ = –40°C to 125°C</td>
<td>487</td>
<td>497</td>
<td>507</td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>R_PROG = 6.04k (Notes 7, 8, 9), DIR = VSYS, TJ = –40°C to 125°C</td>
<td>473</td>
<td>497</td>
<td>525</td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>R_PROG = 3.01k (Notes 7, 8), DIR = VSYS, TJ = –40°C to 125°C</td>
<td>977</td>
<td>997</td>
<td>1017</td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>R_PROG = 3.01k (Notes 7, 8, 9), DIR = VSYS, TJ = –40°C to 125°C</td>
<td>948</td>
<td>997</td>
<td>1046</td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>R_PROG = 1.5k (Notes 7, 8), DIR = VSYS, TJ = –40°C to 125°C</td>
<td>1960</td>
<td>2000</td>
<td>2040</td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>R_PROG = 1.5k (Notes 7, 8, 9), DIR = VSYS, TJ = –40°C to 125°C</td>
<td>1900</td>
<td>2000</td>
<td>2100</td>
<td>mA</td>
</tr>
</tbody>
</table>

| VMID to VCAP Voltage Ratio                           | V_MID = Open Load, V_CAP = 5V | 0.492 | 0.5   | 0.508 |       |
| VMID Balancing Current                               | V_CAP = 5V, V_MID = 5V | 150   | 300   |       | mA    |
|                                                    | V_CAP = 5V, V_MID = 0V | –300  | –150  |       | mA    |
| VMID Current in Shutdown                             | V_RUN = 0V | 1    | 0.1   | µA    |       |
| VMID Suspend Charging Threshold                      | V_MID Rising, V_CAP = 5V | 2.6   | 2.62  | V     |
|                                                    | V_MID Falling, V_CAP = 5V | 2.38  | 2.4   | V     |
| CHRG, CAPOK, CMPOUT Open-Drain Output Voltage        | I = 10mA | 0.3   | 0.1   | 0.3   | V     |
| RUN Input Logic Threshold                            |            | 0.3   | 1     | V     |
| RUN Pull-Down Resistor                               |            | 6     | MΩ    |       |

**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** The LTC3110 is tested under pulsed load conditions such that TJ = TA. The LTC3110E is guaranteed to meet performance specifications from 0°C to 85°C junction temperature. Specifications over the –40°C to 125°C operating junction temperature range are assured by design, characterization and correlation with statistical process controls. The LTC3110I is guaranteed to meet specifications over the –40°C to 125°C operating junction temperature range. The LTC3110H is guaranteed to meet specifications over the full –40°C to 150°C operating junction temperature range. High temperatures degrade operating lifetime; operating life time is derated for junction temperatures greater than 125°C.

Note that the maximum ambient temperature consistent with these specifications is determined by specific operating conditions in conjunction with board layout, the rated package thermal impedance and other environmental factors. The junction temperature (T_J, in °C) is calculated from the ambient temperature (T_A, in °C) and power dissipation (P_DIS, in watts) according to the formula:

\[
T_J = T_A + (P_D \cdot \theta_{JA})
\]

where \(\theta_{JA}\) (in °C/W) is the package thermal impedance.

**Note 3:** This IC includes overtemperature protection that is intended to protect the device during momentary overload conditions. The maximum rated junction temperature will be exceeded when this protection is active. Continuous operation above the specified absolute maximum operating junction temperature may impair device reliability or permanently damage the device.

**Note 4:** Current measurements are performed when the LTC3110 is not switching. The current limit values measured in operation will be somewhat higher due to the propagation delay of the comparators.

**Note 5:** Guaranteed by design characterization and correlation with statistical process controls.

**Note 6:** Guaranteed by design, correlation and bench measurements.

**Note 7:** Current measurements are made when the output is not switching.

**Note 8:** Accuracy of this specification is directly related to the accuracy of the resistor used to program the parameter.

**Note 9:** The Input Current Limit is reduced at junction temperatures above 125°C. See Thermal Foldback of Charge Current in the Operation section, and the graph V_PROG Programming Voltage vs Temperature in the Typical Performance Characteristics section.
TYPICAL PERFORMANCE CHARACTERISTICS

- Efficiency vs V_CAP Voltage
- Burst Mode Efficiency
- Charge Efficiency
- Maximum Load Current in PWM Mode
- Maximum Load Current in Burst Mode Operation
- R_DS(ON) of SWA Dynamic
- R_DS(ON) of SWA Static
- R_DS(ON) of SWD Dynamic
- R_DS(ON) of SWD Static

TA = 25°C unless otherwise noted

For more information www.analog.com
TYPICAL PERFORMANCE CHARACTERISTICS  
\( T_A = 25°C \) unless otherwise noted

**Graphs and Tables**

- **R\(_{\text{DS(ON)}}\)** of SWB
- **R\(_{\text{DS(ON)}}\)** of SWC
- **Switch Leakage vs Temperature**
- **Feedback Voltage vs V\(_{\text{CAP}}\)**
- **Feedback Voltage vs Temperature**
- **V\(_{\text{SYS}}\) Load Regulation**
- **Switching Frequency vs V\(_{\text{CAP}}\)**
- **Switching Frequency vs V\(_{\text{SYS}}\)**
- **Switching Frequency vs Temperature**

For more information [www.analog.com](http://www.analog.com)
TYPICAL PERFORMANCE CHARACTERISTICS  $T_A = 25^\circ C$ unless otherwise noted

- **$V_{PROG}$ Programming Voltage vs Temperature**
- **$V_{PROG}$ Programming Voltage vs $V_{FBVCAP}$**
- **$V_{PROG}$ Programming Voltage vs $V_{FBVCAP}$**
- **$V_{PROG}$ Programming Voltage vs $V_{SYS}$**
- **FBVCAP Comparator Thresholds vs Temperature**
- **DIR Thresholds vs Temperature**
- **$I_{V_{SYS}}$ Input Current Limit vs $R_{PROG}$**

For more information [www.analog.com](http://www.analog.com)
TYPICAL PERFORMANCE CHARACTERISTICS

$T_A = 25°C$ unless otherwise noted

**IVSYS Input Current vs V\text{CAP}**

**PROG Current Gain vs Temperature**

**IV\text{CAP} Charge Current vs V\text{CAP}**

**VMID Load Regulation**

**VMID Buffer Current vs V\text{CAP}**

**VMID vs Temperature**

**Input Current Limit Aging**

**Backup Soft-Start**

**Backup Time**

For more information [www.analog.com](http://www.analog.com)
TYPICAL PERFORMANCE CHARACTERISTICS  

\( T_A = 25^\circ C \) unless otherwise noted

**Load Step 0A to 2A**

- \( V_{SYS} \) 200mV/DIV
- \( I_{LOAD} \) 1A/DIV
- 100µs/DIV

**Charge Sleep to Backup Transient in Autonomous Application**

- \( V_{SYS} \) 1V/DIV
- \( CHRGB \) 5V/DIV
- \( I_L \) 1A/DIV
- 200µs/DIV

**Backup to Charge Transient in Autonomous Application**

- \( V_{SYS} \) 1V/DIV
- \( CHRGB \) 5V/DIV
- \( I_L \) 1A/DIV
- 200µs/DIV

**Burst Mode Operation**

- \( V_{SYS} \) 50mV/DIV
- \( I_L \) 0.5A/DIV
- 10ms/DIV

**PWM Mode Operation**

- \( I_SYS = 100mA \)

**PWM Mode Operation in \( V_{CAP} \) Overvoltage Failure Condition**

- \( I_SYS = 100mA \)

**Charge Balancer Operation**

- \( C1 > C2 \)

**Single Capacitor Backup**

- \( I_{LOAD} = 300mA \)
- \( C1 = 1.2F \)

For more information [www.analog.com](http://www.analog.com)
PIN FUNCTIONS (FE/UFD)

**CAPOK (Pin 1/Pin 22):** V\text{CAP} Voltage OK Indicator Output. The open-drain output is pulled low if the FBV\text{CAP} voltage is lower than the FBV\text{CAP} falling threshold. The output is released if FBV\text{CAP} is higher than the rising threshold.

**CMPOUT (Pin 2/Pin 23):** General Purpose Comparator Output. The open-drain output is pulled low while the CMPIN pin voltage is above the comparator rising threshold. The output is released when CMPIN is below the falling threshold.

**MODE (Pin 3/Pin 24):** Burst/PWM Mode Selection Input. Driving MODE to a logic 1 state programs fixed frequency, low noise PWM operation. Driving MODE low programs Burst Mode operation. Note that the MODE pin has no effect when operating in charger mode.

**CMPIN (Pin 4/Pin 1):** General Purpose Comparator Positive Input with Hysteresis. The voltage at CMPIN is compared to an internal reference voltage. The pin can be driven digitally or configured as voltage supervisor with the help of an external resistor divider. If driven from a resistor divider or from a source with >200Ω impedance, connect a 0.1µF capacitor between CMPIN and GND for best performance. The CMPIN rising threshold is 0.65V and the falling threshold is 0.59V.

**FBV\text{CAP} (Pin 5/Pin 2):** V\text{CAP} End-Of-Charge Voltage Programming Feedback Divider Input with Hysteresis. The end-of-charge threshold can be adjusted from 1.1V to 5.5V. The FBV\text{CAP} rising threshold is 1.095V and falling threshold is 1.061V.

**SGND (Pin 6/Pin 3):** Signal Ground Connection. A ground plane is highly recommended. Sensitive analog components terminated at ground should connect to the SGND pin with a Kelvin connection, separated from the high current path in PGND.

**DIR (Pin 7/Pin 4):** Charge/Backup Mode Selector Input with Hysteresis. A voltage on DIR above the rising threshold enables the LTC3110 charger mode. A voltage below the falling threshold enables the backup mode. The pin can be driven digitally, e.g., from a µC. With the help of an external resistor divider the pin can be configured as voltage supervisor input monitoring any system voltage. The DIR rising threshold is 1.095V and the falling threshold is 1.045V.

**RUN (Pin 8/Pin 5):** Logic-Controlled Shutdown Input.
- RUN ≥ 1.0V: Normal Operation
- RUN ≤ 0.3V: Shutdown

**FB (Pin 9/Pin 6):** V\text{SYS} Backup Voltage Feedback Pin. Connect resistor divider tap here. The V\text{SYS} voltage can be adjusted from 1.8V to 5.25V. The feedback reference voltage is 0.6V.

**PROG (Pin 10/Pin 7):** Charger Input Current (I\text{VSYS}) Programming Resistor. A resistor from PROG to SGND programs the average current flowing in V\text{SYS} when operating in charging mode.

\[ R_{\text{PROG}} = \frac{3k\Omega}{A} \text{ for } 1.5k\Omega < R_{\text{PROG}} < 24.3k\Omega \]

R\text{PROG} can be increased to 48.7k if the charge current foldback is avoided with FBV\text{CAP} held down < 1V or grounded.
**PIN FUNCTIONS**  (FE/UFD)

**CHRG** (Pin 11/Pin 8): Charge/Backup Mode Indicator Output. The open-drain output is pulled low while the regulator is in charge mode. The open-drain output is released while the regulator is in backup mode.

**SVSYS** (Pin 12/Pin 9): Signal Supply Voltage Input for Buck/Boost Controller Circuitry. Pin must be shorted to VSYS or supplied from VSYS through a RC filter. See the Applications Information section for details.

**VSYS** (Pins 13, 15/Pins 10, 12): Bidirectional Power Supply Pin for System Backup Output Voltage and Charge Current Input Voltage. A bypass capacitor must be connected between VSYS and PGND. Refer to the Typical Applications schematics and the Applications Information section for capacitor selection details.

**RSEN** (Pin 14/Pin 11): Current Sense Resistor Tap at Junction of Internal Sense Resistor and Switch D. Pin RSEN is internally shorted to pin VSYS via low impedance. DC current in RSEN must be limited to 1.6A.

**SW2** (Pins 16, 17/Pin 13, 14): Switch Pin Connected to Internal Switches C and D of the Buck-Boost Regulator. Connect one side of the buck-boost inductor to SW2. Provide a short wide PCB trace from the inductor to SW2 to minimize voltage transients and noise.

**PGND** (Pins 18, 19, Exposed Pad Pin 25/Pins 15, 16, Exposed Pad Pin 25): Power Ground Connection. Terminate all high current ground paths to PGND. The exposed pad must be soldered to the PCB ground for rated thermal performance.

**SW1** (Pins 20, 21/Pins 17, 18): Switch Pin Connected to Internal Switches A and B of the Buck-Boost Regulator. Connect one side of the buck-boost inductor to SW1. Provide a short wide PCB trace from the inductor to SW1 to minimize voltage transients and noise.

**VCAP** (Pins 22, 23/Pins 19, 20): Bidirectional Power Pin for Connection to Supercap Backup Capacitor(s) or Backup Battery(ies). When in charge mode a current flows out of pin VCAP to charge the storage elements connected between VCAP and PGND. When in backup mode the current is flowing into pin VCAP and the stored energy is used to backup the load on VSYS.

**VMID** (Pin 24/Pin 21): Active Voltage Balancing Power Output. This pin should be tied to the junction of two series supercapacitors. If the output is not used, a compensation capacitor of 1nF must be connected between pins VMID and PGND.
**OPERATION**

**INTRODUCTION**

The LTC3110 is a monolithic buck-boost DC/DC regulator/charger combination with pin-selectable operation modes to utilize a single LTC3110 device for charging ($V_{DIR} = \text{high}$) as well as for system backup ($V_{DIR} = \text{low}$). During charging a limit for the average current drawn from the system power source can be accurately programmed with an external resistor. An integrated, active, voltage balancing buffer at pin $V_{\text{MID}}$ prevents capacitor overvoltage conditions caused from capacitor mismatch while charging a stack of supercapacitors.

The buck-boost regulator utilizes a proprietary switching algorithm which allows the system voltage, $V_{\text{SYS}}$, to be regulated above, below, or equal to the voltage on the storage element, $V_{\text{CAP}}$, without discontinuity in inductor current or large voltage ripple in the backup voltage $V_{\text{SYS}}$.

With the DIR pin direction control circuitry, the LTC3110 can instantly reverse the inductor current and change between charging and backup operation modes, reacting quickly on a power failure condition by providing the backup voltage to the system (see Figure 1).

Charging

When powered from the system voltage, $V_{\text{SYS}}$, the buck-boost regulator is usually set to operate in charge mode ($V_{\text{DIR}} = \text{high}$), that is, a voltage source connected to $V_{\text{SYS}}$ is the power input into the LTC3110 and the converter charges a backup storage element connected between the $V_{\text{CAP}}$ and PGND pins. When operating in charge mode, the LTC3110’s average current limit circuitry is active. With a resistor between the PROG and SGND pins, the maximum average current drawn from $V_{\text{SYS}}$ can be programmed to accurately limit the current demand.

**Active Charge Balancer**

While charging, the integrated linear charge balancing buffer regulates the mid-voltage, $V_{\text{MID}}$, of a stack of capacitors to half of $V_{\text{CAP}}$ thus equalizing out voltage mismatches of top and bottom capacitor, see Figure 3. If the capacitor mismatch is exceeding the current capabilities of the charge balancer, charging is suspended until $V_{\text{MID}}$ comes back to half of $V_{\text{CAP}}$ (see charging waveforms in the Typical Performance Characteristics section). Note, the suspend charge function is only active for $V_{\text{CAP}} > 2.2V = V_{\text{TH(CHRG)}}$ with hysteresis. For $V_{\text{CAP}} < 2V$ the charger operation is always continuous.
Charge Termination

The final charge voltage at pin V\text{CAP} is programmed with a resistor divider at FB\text{V}\text{CAP}, see Figure 10 in the Application Information Section.

If FB\text{V}\text{CAP} exceeds typically 95% of its end of charge threshold, the PROG reference voltage and with it the charge current level begins to fold back (see Figure 2). Before charge termination the charge current is eventually folded back to a level of typically 30% of the programmed value (see charging waveforms in the Typical Performance Characteristic section). When the programmed voltage level is reached, the controller will terminate charging and switch off into a low quiescent current state wherein the charge balancer at the V\text{MID} pin is disabled and the CAPOK pin is released. The low current state is maintained until the voltage on V\text{CAP} decays and the FB\text{V}\text{CAP} falling threshold is crossed. After this, controller and charge balancer will resume operation with the CAPOK pin pulled low until the regulation voltage is reached again. Note the IC cannot prevent outside sources leaking current into the capacitors from overvoltaging them.

Backup Operation in Fixed Frequency PWM Mode

With the MODE pin held high while V\text{DIR} = \text{low}, the LTC3110 operates in a fixed-frequency pulse-width modulation (PWM) mode using a voltage mode control loop. This mode of operation maximizes the \text{V\text{SYS}} backup current that can be delivered by the converter, reduces \text{V\text{SYS}} voltage ripple, and yields a low noise fixed-frequency switching spectrum. A proprietary switching algorithm provides seamless transitions between operating modes and eliminates discontinuities in the average inductor current, inductor current ripple, and loop transfer function throughout all regions of operation. These advantages result in increased efficiency, improved loop stability, and lower \text{V\text{SYS}} voltage ripple in comparison to the traditional 4-switch buck-boost converter.

Figure 4 shows the topology of the LTC3110 power stage which is comprised of two P-channel MOSFET switches and two N-channel MOSFET switches and their associated gate drivers. In response to the error amplifier output, an internal pulse-width modulator generates the appropriate switch duty cycles to maintain regulation of the \text{V\text{SYS}} voltage.

When the V\text{CAP} voltage is significantly greater than the \text{V\text{SYS}} voltage, the buck-boost converter operates in buck mode. Switch D turns on continuously and switch C remains off. Switches A and B are pulse-width modulated to produce the required duty cycle to support the \text{V\text{SYS}} regulation voltage. As the V\text{CAP} voltage decreases, switch A remains on for a larger portion of the switching cycle. When the duty cycle reaches approximately 90%, the switch pair AC begins turning on for a small fraction of the switching period. As the \text{V\text{SYS}} voltage decreases further, the AC switch pair remains on for longer durations and the duration of the BD phase decreases proportionally. At this point, switch A remains on continuously while switch pair CD is pulse-width modulated to obtain the desired \text{V\text{SYS}} voltage. At this point, the converter is operating solely in boost mode.
OPERATION

Backup in Burst Mode Operation

When MODE is held low while \( V_{\text{DIR}} \) = low, the buck-boost converter operates in Burst Mode operation using a variable frequency switching algorithm that minimizes the no-load input quiescent current and improves efficiency at light load by reducing the amount of switching to the minimum level required to support the load. The \( V_{\text{SYS}} \) current capability in Burst Mode operation is substantially lower than in PWM mode and is intended to support light stand-by loads. Curves showing the maximum Burst Mode load current as a function of the \( V_{\text{CAP}} \) and \( V_{\text{SYS}} \) voltage can be found in the Typical Performance Characteristics section of this data sheet. If the converter load in Burst Mode operation exceeds the maximum Burst Mode current capability, \( V_{\text{SYS}} \) will lose regulation. Each Burst Mode cycle is initiated when switches A and C turn on producing a linearly increasing current through the inductor. When the inductor current reaches the Burst Mode peak current limit, switches A and C are turned off and switches B and D are turned on, discharging the energy stored in the inductor into the \( V_{\text{SYS}} \) capacitor and load. Once the inductor current reaches zero, all switches are turned off and the cycle is complete. Current pulses generated in this manner are repeated as often as necessary to maintain regulation of the \( V_{\text{SYS}} \) voltage.

\( V_{\text{CAP}} \) Peak and DC-Current Limits (Backup Mode)

The LTC3110 has two current limit circuits that are designed to limit the peak inductor current to ensure that the switch currents remain within the capabilities of the IC during output short-circuit or overload conditions. First current limit: In PWM mode the \( V_{\text{CAP}} \) DC current limit operates by injecting a current into the feedback pin (FB). For this current limit feature being most effective, the Thévenin resistance (\( R_{\text{BOT}}/R_{\text{TOP}} \)) from FB to ground should exceed 100kΩ.

On a hard \( V_{\text{SYS}} \) short, with Burst Mode operation or PWM mode selected, it is possible for the inductor current to increase substantially beyond the DC current limit threshold. In this case the peak current, second current limit, turns off the power switch until the start of the next switching cycle.

Reverse Current Limit (Backup Mode)

In PWM mode operation the LTC3110 has the ability to actively conduct current away from \( V_{\text{SYS}} \) if it is necessary to maintain regulation. If \( V_{\text{SYS}} \) is held above the regulation voltage, it could result in large reverse currents. This situation can occur if \( V_{\text{SYS}} \) of the LTC3110 is held up by another supply. To prevent damage to the part in this condition, the LTC3110 has a reverse current comparator that monitors the current entering power switch D from the load. If this current exceeds 1.2A (typical), switch D is turned off for the remainder of the switching cycle. For a no-load current application, the inductor current ripple must be lower than double the minimum reverse current limit (\( 1A \times 2 = 2A \) maximum inductor current ripple). See the Inductor Selection section for information about how to calculate the inductor current ripple.

Preventing \( V_{\text{CAP}} \) Overcharge Failure Due to Reverse DC Current (Backup Mode)

If during PWM backup operation (MODE = high and \( \text{DIR} \) = low), an external power supply or any second DC/DC regulator wrongly drives \( V_{\text{SYS}} \) higher than the programmed back-up voltage level, the LTC3110 will reverse its \( V_{\text{SYS}} \) current and simultaneously create reverse current flow charging \( V_{\text{CAP}} \). If the wrong \( V_{\text{SYS}} \) voltage level is kept for a longer period of time, \( F_{\text{BAP}} \) may exceed the overcharge threshold and the LTC3110 stops reverse charging.

Charging through reverse DC current while \( V_{\text{DIR}} \) is low is not indicated at pin CHRG, which remains high impedance.

The overcharge condition is generally prevented in the application by setting the LTC3110 into charge operation, if \( V_{\text{SYS}} \) is driven from an external source.

If the external source is supervised from the DIR comparator, the CHRG output can drive the gate of a PMOS and isolate the external source in backup operation, see applications with PFET on pages 29, 30, 31.

If \( V_{\text{SYS}} \) is supervised from the DIR comparator, the external source must be capable to deliver more than the maximum reverse current limit of the LTC3110 in backup direction, see autonomous application on page 36. Only if the external supply is strong enough, charge operation can be initiated reliably.
FB\textsubscript{VCAP} Failure Condition

External component failures, e. g., open or shorted resistors or leakage currents at pin FB\textsubscript{VCAP}, can cause V\textsubscript{CAP} to charge up to a higher, undefined voltage. If V\textsubscript{CAP} exceeds typically 5.95V, the LTC3110 suspends charging which protects the LTC3110 from substantially exceeding the absolute maximum ratings if FB\textsubscript{VCAP} is shorted to ground.

Note supercapacitors and batteries often have a lower maximum voltage rating than 5.95V. In these cases the general purpose comparator can be configured to detect the overvoltage at V\textsubscript{CAP} (see the figure General Purpose Comparator as redundant V\textsubscript{CAP} supervisor in the Application Information section).

Soft-Start (Backup Mode)

To minimize V\textsubscript{CAP} current transients on power-up, the LTC3110 incorporates an internal soft-start circuit. The soft-start is implemented by a linearly increasing ramp of the error amplifier reference voltage during the soft-start duration. During the soft-start period the regulator is always operating in PWM operation independent of the MODE pin setting. In case the V\textsubscript{SYS} voltage at start-up is already pre-charged above 80% of the target value, the soft-start is skipped and the LTC3110 immediately enters the mode of operation that has been set with the MODE pin. The soft-start period is reset by thermal shutdown and from undervoltage lockout events.

Error Amplifier and Internal Compensation of V\textsubscript{SYS}

Backup Voltage Regulation

The buck-boost converter utilizes a voltage mode error amplifier with an internal compensation network.

Error Amplifier and Internal Compensation of V\textsubscript{SYS}

Average Current Limit Regulation

The buck-boost converter in charge mode (DIR = high) utilizes an error amplifier with an internal compensation network to regulate the average current flowing into the V\textsubscript{SYS} pin. The current limit is programmable with R\textsubscript{PROG}.

R\textsubscript{SEN} Current Sense Resistor Tap

R\textsubscript{SEN} connects to the junction of FET D and the integrated sense resistor.

The R\textsubscript{SEN} pin can be left unconnected, otherwise a load current, I\textsubscript{RSEN}, will simultaneously decrease the average charge current flowing out of the V\textsubscript{CAP} pin. Note: A fast voltage step at V\textsubscript{SYS} in the presence of a large R\textsubscript{SEN} capacitor causes a large inrush current through the internal R\textsubscript{SEN} resistor, e. g., closure of a mechanical power connection supplying V\textsubscript{SYS}. In these cases, the value of the capacitor between R\textsubscript{SEN} and ground is limited to a maximum of 10µF.

V\textsubscript{CAPOK} End-Of-Charge Indicator and FB\textsubscript{VCAP} Comparator

The LTC3110 includes an open-drain comparator output pin, V\textsubscript{CAPOK}, which is used to indicate the charging state of the energy storage element.

The comparator input, FB\textsubscript{VCAP}, is typically connected with a resistor divider from V\textsubscript{CAP} to ground in order to program the final charge voltage. When FB\textsubscript{VCAP} exceeds the rising threshold, the comparator output, V\textsubscript{CAPOK}, is high impedance. When FB\textsubscript{VCAP} drops below the falling threshold, V\textsubscript{CAPOK} is pulled to ground. While RUN = high, CAPOK continues to pull down with reduced strength until both V\textsubscript{CAP} and V\textsubscript{SYS} are below the threshold of the internal pull-down transistor, maximum 1.4V.

The comparator operates in both charge and backup mode and is unconditionally released if the LTC3110 is shut down with RUN = low.

CHRG Operation Mode Indicator and DIR Comparator

The LTC3110 includes an open-drain DIR comparator output pin, CHRG, which is typically used to indicate the operation mode of the chip: charge or backup. With the help of a pull-up resistor the output can be used to interface with a microcontroller, or connect to the gate of a p-channel MOSFET used as an input isolation switch (see USB application in the Typical Application section).

The DIR comparator has hysteresis and the CHRG pin is pulled low while V\textsubscript{DIR} is greater than the comparator rising threshold and CHRG is released while V\textsubscript{DIR} is lower than its falling threshold.
The **CHRG** pin is unconditionally released if the LTC3110 is shut down with **RUN** = low or in undervoltage condition. Note that the **DIR** pin can be driven above **VCAP** or **VSYS**, as long as the voltage is limited to less than the absolute maximum rating.

**General Purpose Comparator**

The LTC3110 includes a voltage comparator with its input accessible at the **CMPIN** pin and with a fixed internal reference voltage.

The comparator can be used to monitor **VCAP**, **VSYS** or any auxiliary supply voltage. The open-drain output, **CMPOUT**, can interface to a microcontroller with the help of a pull-up resistor. The comparator is typically used to supervise **VCAP** and to set a threshold for the lowest **VCAP** voltage tolerated in backup mode before the system needs to reduce power consumption. The **CMPOUT** pin is unconditionally released if the LTC3110 is shut down with **RUN** = low or in undervoltage condition (see also the Applications Information section).

**Shutdown**

Shutdown of the LTC3110 is accomplished by pulling the **RUN** pin below 0.3V and IC operation is enabled by pulling the **RUN** pin above 1.0V. The **RUN** pin has an internal pull-down resistor. Note that **RUN** can be driven above **VCAP** or **VSYS**, as long as the voltage is limited to less than the absolute maximum rating.

**Thermal Foldback of Charge Current**

To help preventing the LTC3110 from going into thermal shutdown when charging very large capacitors, the LTC3110 is equipped with a thermal regulator. If the die temperature exceeds 130°C (typical) the average **VSYS** current limit is lowered to help reduce the amount of power being dissipated in the package. The current limit is reduced to approximately 15% of the programmed limit just before thermal shutdown. The current limit will return to its full value when the die temperature drops below 130°C, typically.

**Undervoltage Lockout**

If either voltages at **VCAP** and **VSYS** drop below the undervoltage lockout falling threshold, the LTC3110 will stop operation and the **SW1**, **SW2**, **VMID**, **CMPOUT**, **CHRG** and **PROG** pins will be high impedance. **CAPOK** will continue to pull down with reduced strength until both **VCAP** and **VSYS** are below the threshold of the internal pull-down transistor, maximum 1.4V. The LTC3110 will resume operation when at least one pin, **VCAP** or **VSYS**, rises above the undervoltage lockout rising threshold.

**THERMAL CONSIDERATIONS**

The power switches in the LTC3110 are designed to operate continuously with currents up to the internal current limit thresholds. However, when operating at high current levels there may be significant heat generated within the IC. As a result, careful consideration must be given to the thermal environment of the IC in order to optimize efficiency and ensure that the LTC3110 is able to provide its full-rated output current. Specifically, the exposed pad of both the QFN and TSSOP packages shall be soldered to the PC board and the PC board should be designed to maximize the conduction of heat out of the IC package. If the die temperature exceeds approximately 165°C, the IC will enter overtemperature shutdown, all switching will be inhibited and the charge balancer disabled. Note: Open-drain output pins **CAPOK**, **CMPOUT** and **CHRG** may still pull down while in thermal shutdown. The part will remain disabled until the die cools by approximately 10°C. The soft-start circuit is reinitialized in overtemperature shutdown to provide a smooth recovery when the fault condition is removed.
The standard LTC3110 application circuit is shown as the Typical Application on the front page of this data sheet. The appropriate selection of external components is dependent upon the required performance of the IC in each particular application given considerations and trade-offs such as PCB area, cost, $V_{SYS}$ and $V_{CAP}$ voltage, allowable ripple voltage, efficiency and thermal considerations. This section of the data sheet provides some basic guidelines and considerations to aid in the selection of external components and the design of the application circuit.

**Inductor Selection**

The choice of inductor used in LTC3110 application circuits influences the maximum deliverable backup and charge current, the magnitude of the inductor current ripple, and the power conversion efficiency. The inductor must have low DC series resistance or current capability and efficiency will be compromised. Larger inductance values reduce inductor current ripple and will therefore generally yield greater backup current capability. For a fixed DC resistance, a larger value of inductance will yield higher efficiency by reducing the peak current to be closer to the average backup current and therefore minimize resistive losses due to high RMS currents. However, a larger inductor within any given inductor family will generally have a greater series resistance, thereby counteracting this efficiency advantage. An inductor used in LTC3110 applications should have a saturation current rating that is greater than the worst-case average inductor current plus half the ripple current. The peak-to-peak inductor current ripple for each operational mode can be calculated from the following formula:

$$
\Delta I_{L(P-P)(BUCK)} = \frac{V_{SYS}}{1.2 \text{MHz} \cdot L} \left( \frac{V_{CAP} - V_{SYS}}{V_{CAP}} \right)
$$

$$
\Delta I_{L(P-P)(BOOST)} = \frac{V_{CAP}}{1.2 \text{MHz} \cdot L} \left( \frac{V_{SYS} - V_{CAP}}{V_{SYS}} \right)
$$

$L$ is the inductance in $\mu$H.

In addition to its influence on power conversion efficiency, the inductor DC resistance can also impact the maximum output capability of the buck-boost converter particularly at low $V_{CAP}$ voltages. In buck mode, the output current of the buck-boost converter is limited only by the inductor current reaching the current limit threshold. However, in boost mode, especially at large step-up ratios, the $V_{SYS}$ backup current capability can also be limited by the total resistive losses in the power stage. These include switch resistances, inductor resistance and PCB trace resistance. Use of an inductor with high DC resistance can degrade the $V_{SYS}$ backup current capability from that shown in the Typical Performance Characteristics section of this data sheet. As a guideline, in most applications the inductor DC resistance should be significantly smaller than the typical power switch resistance of 60$\text{m}\Omega$.

The minimum inductor value must guarantee that the worst-case average $V_{CAP}$ current plus half the ripple current doesn’t reach the $V_{CAP}$ current limit threshold. For the fixed switching frequency of 1.2MHz the recommended typical inductor value is 1.5$\mu$H.

Different inductor core materials and styles have an impact on the size and price of an inductor at any given current rating. Shielded construction is generally preferred as it minimizes the chances of interference with other circuitry. The choice of inductor style depends upon the price, sizing, and EMI requirements of a particular application. Table 1 provides a small sampling of inductors that are well suited to many LTC3110 applications.

**Table 1. Recommended Inductors**

<table>
<thead>
<tr>
<th>VENDOR</th>
<th>PART/STYLE</th>
</tr>
</thead>
<tbody>
<tr>
<td>Coilcraft</td>
<td><a href="http://www.coilcraft.com">www.coilcraft.com</a></td>
</tr>
<tr>
<td></td>
<td>XAL50xx Series (XAL5030-222ME )</td>
</tr>
<tr>
<td></td>
<td>XAL60xx Series (XAL6030-222ME )</td>
</tr>
<tr>
<td></td>
<td>EPL7040 Series (EPL7040-222ME )</td>
</tr>
<tr>
<td>Würth Elektronik</td>
<td><a href="http://www.we-online.com">www.we-online.com</a></td>
</tr>
<tr>
<td></td>
<td>WE-HCI Series (744310150, 744314200) WE-LHMI Series (7443734018, 74437349022)</td>
</tr>
<tr>
<td>Coiltronics</td>
<td><a href="http://www.cooperindustries.com">www.cooperindustries.com</a></td>
</tr>
<tr>
<td></td>
<td>DR73 Series (DR73-2R2-2) DRQ74 Series (DRQ74-2R2-R)</td>
</tr>
<tr>
<td>Vishay</td>
<td><a href="http://www.vishay.com">www.vishay.com</a></td>
</tr>
<tr>
<td>Sumida</td>
<td><a href="http://www.sumida.com">www.sumida.com</a></td>
</tr>
<tr>
<td></td>
<td>CDEP6031ME Series (CDEP6031MEP-2R2MC)</td>
</tr>
<tr>
<td>Murata</td>
<td><a href="http://www.murata.com">www.murata.com</a></td>
</tr>
<tr>
<td></td>
<td>LQH66S Series (LQH66SN1R5M03)</td>
</tr>
<tr>
<td>Taiyo Yuden</td>
<td><a href="http://www.t-yuden.com">www.t-yuden.com</a></td>
</tr>
<tr>
<td></td>
<td>NR6012T2R5NE NR8040T2R0N</td>
</tr>
<tr>
<td>TDK</td>
<td><a href="http://www.component.tdk.com">www.component.tdk.com</a></td>
</tr>
<tr>
<td></td>
<td>CLF Series</td>
</tr>
</tbody>
</table>
APPLICATIONS INFORMATION

**VSYS Capacitor Selection**

A low ESR capacitor should be utilized at the VSYS pin in order to minimize VSYS backup voltage ripple. Multilayer ceramic capacitors are an excellent option as they have low ESR and are available in small footprints. The capacitor value should be chosen large enough to reduce the VSYS voltage ripple to acceptable levels. Neglecting the capacitor ESR and ESL, the peak-to-peak VSYS voltage ripple can be calculated by the following formulas, where CVSYS is the VSYS capacitance and ILOAD is the VSYS load current.

\[
\Delta V_{P-P}^{BUCK} = \frac{V_{SYS}}{8 \cdot (1.2\text{MHz})^2 \cdot L \cdot CVSYS} \left( \frac{V_{CAP} - V_{SYS}}{V_{CAP}} \right)
\]

\[
\Delta V_{P-P}^{BOOST} = \frac{I_{LOAD}}{1.2\text{MHz} \cdot CVSYS} \left( \frac{V_{SYS} - V_{CAP}}{V_{SYS}} \right)
\]

Given the VSYS current is discontinuous in boost mode, the ripple in this mode will generally be much larger than the magnitude of the ripple in buck mode. In addition to VSYS voltage ripple generated across the VSYS capacitance, there is also VSYS voltage ripple produced across the internal resistance of the VSYS capacitor. The ESR-generated VSYS voltage ripple is proportional to the series resistance of the VSYS capacitor.

**Supercapacitor Selection and Additional Bypass**

The LTC3110 is stable with a total CVCAP capacitance value greater than 2mF, or 4mF for each stacked capacitor. Supercapacitors are much larger physically than ceramic or tantalum capacitors, and therefore usually cannot be placed close to the charger. To minimize layout contribution to capacitor ESR, the trace width connecting the capacitors to each other and the IC should be as large as possible. The VMID pin trace is not as critical, as it only carries 300mA of average current. It is recommended that a local decoupling capacitor be placed from VCAP to ground, and the capacitor should be placed as close to the IC as possible. Multilayer ceramic capacitors are an excellent choice for voltage decoupling as they have extremely low ESR and are available in small footprints. While a 10μF decoupling capacitor is sufficient for most applications, larger values may be used without limitation. To minimize voltage ripple and ensure proper operation of the IC, a low ESR bypass capacitor with a value of 100nF and a second low ESR bypass capacitor of 10μF should be located as close to the VCAP pin as possible. The traces connecting this capacitor to VCAP and the ground plane should be made as short as possible. If using a single VSYS capacitor where balancing is not required, a capacitor of at least 1nF must be connected between VMID and PGND.

**Recommended VCAP and VSYS Bypass Capacitors**

The choice of capacitor technology is primarily dictated by a trade-off between cost, size and leakage current. Ceramic capacitors are often utilized in switching converter applications due to their small size, low ESR and low leakage currents. However, many ceramic capacitors designed for power applications experience significant loss in capacitance from their rated value with increased DC bias voltages. For example, it is not uncommon for a small surface mount ceramic capacitor to lose more than 50% of its rated capacitance when operated near its rated voltage. As a result, it is sometimes necessary to use a larger value capacitance or a capacitor with a higher voltage rating than required in order to actually realize the intended capacitance at the full operating voltage. To ensure that the intended capacitance is realized in the application circuit, be sure to consult the capacitor vendor’s curve of capacitance versus DC bias voltage. The capacitors listed in Table 3 provide a sampling of small surface mount ceramic capacitors that are well suited to LTC3110 application circuits. All listed capacitors are either X5R or X7R dielectric in order to ensure that capacitance loss over temperature is minimized.

**Maximum Capacitor Voltage and Balancing**

The service lifetime of a supercapacitor is determined by its rated voltage, rated temperature, rated lifetime, actual operating voltage, and operating temperature. To extend the life of a supercapacitor the operating voltage and temperature should be reduced from the maximum ratings. The websites for Illinois Capacitor\(^1\) and Maxwell\(^2\) provide the means to determine their capacitor lifetime.

---

2. [http://www.maxwell.com/products/ultracapacitors/docs/APPLICATIONNOTE1012839_1.PDF](http://www.maxwell.com/products/ultracapacitors/docs/APPLICATIONNOTE1012839_1.PDF)

For more information [www.analog.com](http://www.analog.com)
APPLICATIONS INFORMATION

Using the suggested derated voltage for each capacitor will improve lifetime. The LTC3110 will keep each capacitor voltage at \( \frac{V_{\text{CAP}}}{2} \) once \( V_{\text{CAP}} \) is higher than typically 2.2V. To prevent an overvoltage on one of the supercapacitors during charging, the \( V_{\text{MID}} \) voltage is continuously driven from the voltage balancing buffer output with typically 300mA of current capability.

The LTC3110 has minimal current draw from \( V_{\text{CAP}} \) at end of charge. Care should be taken to limit sources of current that may pull \( V_{\text{CAP}} \) above its programmed regulation value, as there is no way for the LTC3110 to maintain regulation.

\( V_{\text{SYS}} \) Voltage Programming

The \( V_{\text{SYS}} \) voltage is set via an external resistor divider connected to the FB pin as shown in Figure 6.

The resistor divider values determine the \( V_{\text{SYS}} \) backup voltage according to the following formula:

\[
V_{\text{SYS}} = 0.6V \cdot \left( 1 + \frac{R_{\text{TOP}}}{R_{\text{BOT}}} \right)
\]  

(1)

The buck-boost converter utilizes voltage mode control and in addition to setting the \( V_{\text{SYS}} \) voltage, the value of \( R_{\text{TOP}} \) plays an integral role in the dynamics of the feedback loop. In general, a larger value for \( R_{\text{TOP}} \) will increase stability and reduce the speed of the transient response. A smaller value of \( R_{\text{TOP}} \) will reduce stability but increase the speed of the transient response. A good starting point is to choose \( R_{\text{TOP}} = 1M \) and then calculate the required value of \( R_{\text{BOT}} \) to set the desired \( V_{\text{SYS}} \) voltage according to Equation 1. If a large \( V_{\text{SYS}} \) capacitor is used, the bandwidth of the converter is reduced. In such cases \( R_{\text{TOP}} \) can be reduced to improve the transient response. If a large inductor or small \( V_{\text{SYS}} \) capacitor is utilized the loop will be less stable and the phase margin can be improved by increasing the value of \( R_{\text{TOP}} \).

\( V_{\text{CAP}} \) Voltage Programming

The \( V_{\text{CAP}} \) voltage is set via an external resistor divider connected to the FB\( V_{\text{CAP}} \) pin as shown in Figure 7.

The resistor divider values determine the maximum \( V_{\text{CAP}} \) voltage according to the following formula:

\[
V_{\text{CAP}} = 1.095V \cdot \left( 1 + \frac{R_{\text{TOP}}}{R_{\text{BOT}}} \right)
\]

Care should be taken to limit sources of current that may pull \( V_{\text{CAP}} \) above its programmed maximum value, as there is no way for the LTC3110 to maintain \( V_{\text{CAP}} \) regulation in charger mode (see also Figure 15, Overvoltage Error Signal Provided to the \( \mu \)C).

\( V_{\text{MID}} \) Charge Balancer Output

This pin should be tied to the junction of two series supercapacitors. A push/pull buffer output forces the \( V_{\text{MID}} \) pin to half of the voltage of the \( V_{\text{CAP}} \) pin. Generally capacitors with equal value of at least 1nF should be connected from \( V_{\text{CAP}} \) to \( V_{\text{MID}} \) and from \( V_{\text{MID}} \) to PGNDF if the output is unused, e.g., for applications with a single supercapacitor or batteries.

---

For more information [www.analog.com](http://www.analog.com)
APPLICATIONS INFORMATION

DIR Backup Supervisor Threshold Voltage Programming

The backup supervisor threshold voltage is set via an external resistor divider connected to the DIR pin as shown in Figure 10.

The resistor divider values determine the DIR supervisor threshold voltage according to the following formula:

\[ V_{TH(DIR\_RISING)} = 1.095V \cdot \left(1 + \frac{R_{TOP}}{R_{BOT}}\right) \]

\[ V_{TH(DIR\_FALLING)} = 1.045V \cdot \left(1 + \frac{R_{TOP}}{R_{BOT}}\right) \]

Programming Backup Voltage and DIR Threshold Voltage with Improved Accuracy

In applications with the DIR pin voltage and the FB pin voltage divided down from the same V_{SYS} voltage, a single resistor divider string is reducing the effect of resistor tolerances and saves one resistor component:

\[ \begin{align*} 
V_{SYS} &= 0.6V \cdot \left(1 + \frac{R_{TOP} + R_{MID}}{R_{BOT}}\right) \\
V_{TH(DIR\_RISING)} &= 1.095V \cdot \left(1 + \frac{R_{TOP}}{R_{BOT} + R_{MID}}\right) \\
V_{TH(DIR\_FALLING)} &= 1.045V \cdot \left(1 + \frac{R_{TOP}}{R_{BOT} + R_{MID}}\right) 
\end{align*} \]

Note the direction supervisor threshold V_{TH(DIR\_RISING)} must be higher and have enough voltage difference to the backup voltage V_{SYS} to accommodate for the resistor tolerances, ripple voltage and voltage dipping from load current steps. If necessary an RC filter in front of the DIR pin may reduce the reaction speed of the supervisor, see Figure 12.

Pay attention to the requirement, if the DIR input supervises V_{SYS} as in Figure 11 or in the autonomous applications on page 36, the external V_{SYS} supply must be capable to deliver more than the maximum reverse current limit of 2A of the LTC3110, in order to reliably change into charge operation.

For more information www.analog.com
**APPLICATIONS INFORMATION**

**IVSYS Average Current Limit Programming for Charger Operation (DIR = High)**

The $V_{SYS}$ average current limit is set via an external resistor connected between the PROG pin and signal ground, SGND, as shown in Figure 13.

The resistor value determines the average current into $V_{SYS}$ according to the following formula:

$$I_{SYS} = \frac{3k\Omega}{R_{PROG}}$$

For applications with a wide temperature range, the thermal coefficient of resistor $R_{PROG}$ must be taken into account. If $R_{PROG}$ is > 12.4k, additional $R_{FLT}$ and $C_{FLT}$ are required for filtering.

![Figure 13. Setting the $V_{SYS}$ Average Current Limit](image)

**CMPIN Configuration as General Purpose Voltage Supervisor with Hysteresis**

The resistor divider values, see Figure 14, determine rising and falling threshold $V_{TH}$ according to the following formula:

$$V_{TH(\text{RISING})} = 0.65V \cdot \left(1 + \frac{R_{TOP}}{R_{BOT}}\right)$$

$$V_{TH(\text{FALLING})} = 0.59V \cdot \left(1 + \frac{R_{TOP}}{R_{BOT}}\right)$$

If CMPIN is driven from a resistor divider or from any output with >200Ω impedance, connect a 0.1µF capacitor between CMPIN and GND for best performance, see Figure 14.

**General Purpose Comparator Configuration as Redundant $V_{CAP}$ Supervisor for Overvoltage Failure Detection**

Component failures interrupting the $V_{CAP}$ voltage feedback (FBVCAP) can potentially cause an over voltage condition at $V_{CAP}$ during charging. The general purpose comparator can be configured as the supervisor providing an overvoltage error signal to the microcontroller (see Figure 15).

![Figure 15. Overvoltage Error Signal Provided to the µC](image)

**SVSYS Filtering**

In many noise critical applications it is useful to filter the signal supply pin, $SVSYS$, with a small RC filter on the PCB, see Figure 16. Note, if the filter is added any further loads connected to the $SVSYS$ pin must be checked if they are small with respect to the resistor impedance and not creating undesired voltage drops at $SVSYS$.

![Figure 16. $SVSYS$ Filtering](image)

**RUN, DIR, MODE, CMPIN Inputs Digitally Controlled**

The RUN, DIR, MODE and CMPIN comparator inputs can be driven digitally from an external microcontroller.
APPLICATIONS INFORMATION

Open-Collector Outputs

CHRG, CAPOK and CMPOUT open-collector outputs can be connected together with other external signals in wired OR configuration and pull-up resistors for level shifting when interfacing into μC Inputs.

The open-collector outputs can also be used to drive small loads up to 20mA, e.g., miniature lamps or LEDs.

Table 2. Recommended Supercapacitors and Ultracapacitors

<table>
<thead>
<tr>
<th>VENDOR</th>
<th>VALUE (F)</th>
<th>ESR (mΩ)</th>
<th>VOLTAGE (V)</th>
<th>TEMPERATURE RANGE (°C)</th>
<th>SIZE (mm) W × L × H</th>
</tr>
</thead>
<tbody>
<tr>
<td>Murata Electronics</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>DMF3R5R5L334M3DTA0</td>
<td>0.33</td>
<td>60</td>
<td>4.2 (5.5 Peak)</td>
<td>–30 to 70</td>
<td>14.0 × 21.0 × 2.5</td>
</tr>
<tr>
<td>DMF32R5H474M3DTA0</td>
<td>0.47</td>
<td>40</td>
<td>4.2 (5.5 Peak)</td>
<td>–30 to 70</td>
<td>14.0 × 21.0 × 3.2</td>
</tr>
<tr>
<td>Tecate</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>TPL-10/10X30F</td>
<td>10</td>
<td>85</td>
<td>2.7</td>
<td>–40 to 65</td>
<td>10.0 × 10.0 × 30.0</td>
</tr>
<tr>
<td>TPL-25/16X26F</td>
<td>25</td>
<td>42</td>
<td>2.7</td>
<td>–40 to 65</td>
<td>16.0 × 16.0 × 26.0</td>
</tr>
<tr>
<td>TPL-100/22X45F</td>
<td>100</td>
<td>15</td>
<td>2.7</td>
<td>–40 to 65</td>
<td>22.0 × 22.0 × 45.0</td>
</tr>
<tr>
<td>TPLE-25/16X26F</td>
<td>25</td>
<td>42</td>
<td>2.3</td>
<td>–40 to 65</td>
<td>16.0 × 16.0 × 26.0</td>
</tr>
<tr>
<td>TPLE-100/22X45F</td>
<td>100</td>
<td>15</td>
<td>2.3</td>
<td>–40 to 65</td>
<td>22.0 × 22.0 × 45.0</td>
</tr>
<tr>
<td>TPLS-400/35X60F</td>
<td>400</td>
<td>12</td>
<td>2.7</td>
<td>–40 to 65</td>
<td>35.0 × 35.0 × 60.0</td>
</tr>
<tr>
<td>AVX</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>BZ015A503Z_B</td>
<td>0.05</td>
<td>160</td>
<td>5.5</td>
<td>–20 to 70</td>
<td>28.0 × 17.0 × 4.1</td>
</tr>
<tr>
<td>BZ015A104Z_B</td>
<td>0.1</td>
<td>80</td>
<td>5.5</td>
<td>–20 to 70</td>
<td>28.0 × 17.0 × 6.7</td>
</tr>
<tr>
<td>CAP-XX</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>HS206F</td>
<td>0.6</td>
<td>70</td>
<td>5.5</td>
<td>–40 to 85</td>
<td>39.0 × 17.0 × 2.5</td>
</tr>
<tr>
<td>HS230</td>
<td>1.2</td>
<td>50</td>
<td>5.5</td>
<td>–40 to 85</td>
<td>39.0 × 17.0 × 3.8</td>
</tr>
<tr>
<td>Cooper Bussmann</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>A1635-2R5475-R</td>
<td>4.7</td>
<td>25</td>
<td>2.5</td>
<td>–25 to 70</td>
<td>16.0 × 16.0 × 35.0</td>
</tr>
<tr>
<td>M1325-2R5905-R</td>
<td>9</td>
<td>20</td>
<td>2.5</td>
<td>–40 to 60</td>
<td>13.0 × 13.0 × 26.0</td>
</tr>
<tr>
<td>HB1635-2R5256-R</td>
<td>25</td>
<td>36</td>
<td>2.5</td>
<td>–25 to 70</td>
<td>16.0 × 16.0 × 25.0</td>
</tr>
<tr>
<td>HV1860-2R7107-R</td>
<td>100</td>
<td>12</td>
<td>2.7</td>
<td>–40 to 65</td>
<td>18.0 × 18.0 × 60.0</td>
</tr>
<tr>
<td>Illinois Capacitor</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>506DER2R55SLZ</td>
<td>50</td>
<td>30</td>
<td>2.5</td>
<td>–40 to 70</td>
<td>18.0 × 18.0 × 60.0</td>
</tr>
<tr>
<td>357DER2R55SEZ</td>
<td>100</td>
<td>12</td>
<td>2.5</td>
<td>–40 to 70</td>
<td>35.0 × 35.0 × 60.0</td>
</tr>
<tr>
<td>Maxwell</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>BCAP0005</td>
<td>5</td>
<td>170</td>
<td>2.7</td>
<td>–40 to 65</td>
<td>10.0 × 10.0 × 20.0</td>
</tr>
<tr>
<td>BCAP0100T01</td>
<td>100</td>
<td>15</td>
<td>2.7</td>
<td>–40 to 65</td>
<td>22.0 × 22.0 × 45.0</td>
</tr>
<tr>
<td>Taiyo Yuden</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>PAS2026FR2R5504</td>
<td>0.5</td>
<td>55</td>
<td>2.5</td>
<td>–25 to 60</td>
<td>26.0 × 20.0 × 0.9</td>
</tr>
<tr>
<td>PAS0815LS2R5105</td>
<td>1</td>
<td>70</td>
<td>2.5</td>
<td>–25 to 70</td>
<td>8.0 × 8.0 × 15.0</td>
</tr>
<tr>
<td>LIC2540R3R8207</td>
<td>200</td>
<td>50</td>
<td>2.2 to 3.8</td>
<td>–25 to 70</td>
<td>25.0 × 25.0 × 40.0</td>
</tr>
</tbody>
</table>

For more information www.analog.com
PCB Layout Considerations

The LTC3110 switches large currents at high frequencies. Special care should be given to the PCB layout to ensure stable, noise-free operation. Figures 19 and 20 depict the recommended PCB layout to be utilized for the LTC3110, if a 2-layer PCB is being used. A 4-layer PCB layout is recommended for thermal and noise reasons. A few key guidelines follow:

1. All circulating high current paths should be kept as short as possible. This can be accomplished keeping the routes to the components in Figures 19 and 20 as short and as wide as possible. Capacitor ground connections should be connect by vias down to the ground plane in the shortest route possible. The bypass capacitors $C_{SYS}$ and $C_{CAP}$ should be placed as close to the IC as possible and should have the shortest possible path to ground.

2. The components shown and their connections should all be placed over a complete ground plane.

3. Use of vias in the die attach pad will enhance the thermal environment of the charger, especially if the vias extend to a ground plane region on the exposed bottom surface of the PCB.

4. Keep the connections to the FB, PROG, DIR, CMPIN and FBV$_{CAP}$ pins as short as possible and away from the switch pin connections.

<table>
<thead>
<tr>
<th>PART NUMBER</th>
<th>VALUE (µF)</th>
<th>VOLTAGE (V)</th>
<th>FOOTPRINT</th>
</tr>
</thead>
<tbody>
<tr>
<td>AVX</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>12066D106K</td>
<td>10</td>
<td>6.3</td>
<td>0603</td>
</tr>
<tr>
<td>12066D226K</td>
<td>22</td>
<td>6.3</td>
<td>0805</td>
</tr>
<tr>
<td>12066D476K</td>
<td>47</td>
<td>6.3</td>
<td>0805</td>
</tr>
<tr>
<td>Kemet</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>C0603C106M9PACTU</td>
<td>10</td>
<td>6.3</td>
<td>0603</td>
</tr>
<tr>
<td>C0805C226M9PACTU</td>
<td>22</td>
<td>6.3</td>
<td>0805</td>
</tr>
<tr>
<td>C0805C476M9PACTU</td>
<td>47</td>
<td>6.3</td>
<td>0805</td>
</tr>
<tr>
<td>Murata</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>GRM188D70J106MA73</td>
<td>10</td>
<td>6.3</td>
<td>0603</td>
</tr>
<tr>
<td>GRM219B30J226ME47</td>
<td>22</td>
<td>6.3</td>
<td>0805</td>
</tr>
<tr>
<td>GRM21BB30J476ME15</td>
<td>47</td>
<td>6.3</td>
<td>0805</td>
</tr>
<tr>
<td>TDK</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>C1608X7S0J106M080AC</td>
<td>10</td>
<td>6.3</td>
<td>0603</td>
</tr>
<tr>
<td>C2012X5R0J226M085AB</td>
<td>22</td>
<td>6.3</td>
<td>0805</td>
</tr>
<tr>
<td>C2012X5R0J476M125AC</td>
<td>47</td>
<td>6.3</td>
<td>0805</td>
</tr>
<tr>
<td>Taiyo Yuden</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>JMK107BJ106MA</td>
<td>10</td>
<td>6.3</td>
<td>0603</td>
</tr>
<tr>
<td>JMK212ABJ226MD</td>
<td>22</td>
<td>6.3</td>
<td>0805</td>
</tr>
<tr>
<td>JMK212BBJ476MG</td>
<td>47</td>
<td>6.3</td>
<td>0805</td>
</tr>
</tbody>
</table>
Figure 19. PCB Component Placement of the TSSOP Package
Figure 20. PCB Component Placement of the QFN Package

COMPONENT NAMES:
SEE TYPICAL APPLICATION ON PAGE 27
TYPICAL APPLICATIONS

3.3V/2A Output from Stack of Supercapacitors Backup/Recharge Application with Active Voltage Balancing

1.8V/300mA Output from Single Capacitor Discharged from 2.5V to 1V and with Reserve Available Down to 0.3V
TYPICAL APPLICATIONS

500mA USB Charge/Backup Application with Variable Charging Power, \( P_{\text{CHRG}} \), Depending on System Load
Autonomous Backup and Recharge Application with Input Isolation Switch

- **C1**: 100F
- **C2**: 100F
- **R1**: 1910k
- **R2**: 536k
- **R3**: 1910k
- **R4**: 681k
- **R5**: 931k
- **R6**: 215k
- **R7**: 9.31k
- **R8**: 4.53k
- **R9**: 3.01k
- **R10**: 1000k
- **R11**: 1000k
- **L1**: 2.2µH
- **C1**: 100F
- **C2**: 100F
- **C3**: 150µF
- **C4**: 47µF
- **C5**: 1µF
- **L1**: 2200µH
- **R1**: 51.1kΩ
- **R2**: 3.3kΩ
- **R3**: 0.01kΩ
- **R4**: 12kΩ
- **R5**: 6.8kΩ
- **R6**: 3.9kΩ
- **R7**: 4.7kΩ
- **R8**: 27kΩ
- **R9**: 1kΩ
- **R10**: 10kΩ
- **M1**: IRLML6402
- **V1**: 3.6V ±4%
- **V2**: 1.8V
- **V3**: 2.5V
- **V4**: 3.6V/3.2V

**System DC/DC Regulators**

- **V1**: MAIN
- **V2**: STEP-DOWN
- **V3**: DC/DC
- **V4**: MAIN

**Typical Applications**

For more information [www.analog.com](http://www.analog.com)
TYPICAL APPLICATIONS

Lead Acid Battery Backup/Recharge Application

- **3.3V LDO or BUCK REGULATOR**
- **12V**
- **M1 IRLML6402**
- **L1 1.5µH**
- **SW1 VCAP**
- **FBVCAP**
- **SW2 SYS**
- **VSYS**
- **RSEN PROG**
- **RPROG 6.04k**
- **R5 9k7**
- **R7 5k**
- **R8 9.3k**
- **R9 4.53k**
- **R10 10k**
- **C1, C2**
- **1µF 150µF**
- **1nF 0.1µF**
- **3110 TA05**
TYPICAL APPLICATIONS

NiMH Battery Backup/Recharge Application

NOTE ON DIGITAL CONTROL SIGNALS IN NiMH BACKUP/RECHARGE APPLICATION:
CHARGING IS INITIATED BY PULLING DIR = HIGH AND FBVCAP = LOW.
CHARGING IS TERMINATED BY PULLING DIR = HIGH AND FBVCAP = HIGH (FBVCAP MUST BE ≥ 1.2V).
SYSTEM BACK-UP IS INITIATED BY FORCING FBVCAP = LOW, WAITING 5µs, THEN FORCING DIR = LOW.

GENERAL SAFETY NOTE: CHARGING MUST BE TERMINATED IF THE BATTERY VOLTAGE
OR CHARGE TIME HAVE REACHED THEIR MAXIMUM VALUES OR IF THE BATTERY
TEMPERATURE IS ABOVE OR BELOW THE SAFE OPERATING REGION OF THE BATTERY,
SEE DATA SHEET OF THE BATTERY.
THE THERMISTOR, USED FOR MEASURING THE TEMPERATURE, MUST HAVE GOOD
THERMAL CONNECTION TO THE BATTERY PACK.
Charging with Solar Current and 24/7 Backup:

If daylight is present, the supercapacitors are charged up with the output current of the solar cells. When daylight is not present, the supercapacitors partially discharge and provide the backup power to maintain V\text{SYS}.

High backup power mode (no waveform): if mode = high and with the supercapacitors charged, the application can provide the V\text{SYS} backup voltage with low ripple and full output current capabilities. Mode = high stops further charging.

Charging States:

If mode = low: the V\text{SYS} voltage is fed with current from the solar module or is regulated from the LTC3110 in burst mode if sunlight is missing. If sunlight is present, V\text{SYS} is regulated with a two-point voltage regulation defined by the solar panel open circuit voltage.

1. Charging state: the solar panel output current pre-charges the supercapacitors until the voltage rises above the rising threshold and the supercapacitor charging state is entered.

2. Supercapacitor charging state: the LTC3110 charges the supercapacitors by drawing current from the solar module until the V\text{SYS} voltage falls below the falling threshold and the V\text{SYS} pre-charging state is re-entered.

The LTC3110 toggles between the pre-charging state and the charging state until the supercapacitor voltage is above the V\text{FBV\text{CAP}} falling threshold and the charge sleep state is entered.

3. Charge sleep state (no waveform): V\text{FBV\text{CAP}} is fully charged and FB\text{V\text{CAP}} is above the V\text{FBV\text{CAP}} falling threshold while the V\text{SYS} voltage is regulated with LTC3110’s burst mode backup operation. In the charge sleep state, the solar module is isolated from V\text{SYS}.

Startup with discharged supercaps:
The V\text{SYS} voltage is monitored with the LTC2935-2 supervisor enabling the LTC3110 only at a voltage above 2.7V.

If powered from high impedance sources (e.g., solar cells), V\text{SYS} must be initially high enough to skip the soft start function of the LTC3110. See soft start (backup mode) in the operation section.

Notes:
The required panel size and the number of solar cells in series or in parallel strongly depends on the local sunlight conditions. V\text{SOLAR} must be one V\text{BE} higher than V\text{SYS} (3.58V + 0.7V = 4.3V) in the lowest light condition to deliver solar current.

To prevent overvoltage of V\text{SYS}, the \text{I\text{V\text{SYS}}} average current limit must be at least 4 times larger than the maximum solar current. V\text{SOLAR} must be above the base current of the solar panel.

The absolute maximum of V\text{SOLAR} is defined from the V\text{CEO} value of Q1 (e.g., 20V) which allows the connection of modules with open circuit voltages of V\text{OC} > 5.25V. Optionally, a primary battery can be added as reserve to cover poor light conditions.

Example solar module manufacturers:

- Sharp
- Panasonic
- Powerfilm

For more information www.analog.com
PACKAGE DESCRIPTION

FE Package
24-Lead Plastic TSSOP (4.4mm)
(Reference LTC DWG # 05-08-1771 Rev B)
Exposed Pad Variation AA

NOTE:
1. CONTROLLING DIMENSION: MILLIMETERS
2. DIMENSIONS ARE IN MILLIMETERS (INCHES)
3. DRAWING NOT TO SCALE
4. RECOMMENDED MINIMUM PCB METAL SIZE FOR EXPOSED PAD ATTACHMENT
*DIMENSIONS DO NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.150mm (.006") PER SIDE

For more information www.analog.com
UF Package
24-Lead Plastic QFN (4mm × 4mm)
(Reference LTC DWG # 05-08-1697 Rev B)

NOTE:
1. DRAWING PROPOSED TO BE MADE A JEDEC PACKAGE OUTLINE MO-220 VARIATION (WGGD-X)—TO BE APPROVED
2. DRAWING NOT TO SCALE
3. ALL DIMENSIONS ARE IN MILLIMETERS
4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE, IF PRESENT
5. EXPOSED PAD SHALL BE SOLDER PLATED
6. SHADeD AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE
# REVISION HISTORY

<table>
<thead>
<tr>
<th>REV</th>
<th>DATE</th>
<th>DESCRIPTION</th>
<th>PAGE NUMBER</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>03/16</td>
<td>Add H-grade option.</td>
<td>2, 4</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Clarified conditions and Note 9 for Input Current Limit.</td>
<td>4</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Changed axis labels $V_{\text{MID}}$ Buffer Current, Backup Time, Charge Balancer curves.</td>
<td>8, 9</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Enhanced 1.8V/300mA output circuit.</td>
<td>27</td>
</tr>
<tr>
<td>B</td>
<td>11/16</td>
<td>Changed reference page number in Preventing $V_{\text{CAP}}$ Overcharge Failure section</td>
<td>15</td>
</tr>
<tr>
<td>C</td>
<td>08/18</td>
<td>Changed capacitor value</td>
<td>19</td>
</tr>
</tbody>
</table>
**TYPICAL APPLICATION**

Autonomous Backup and Recharge Application (3.6V Nominal, 3.2V Backup Voltage)

**RELATED PARTS**

<table>
<thead>
<tr>
<th>PART NUMBER</th>
<th>DESCRIPTION</th>
<th>COMMENTS</th>
</tr>
</thead>
<tbody>
<tr>
<td>LTC4040</td>
<td>2.5A Battery Backup Power Manager</td>
<td>Step-Up Backup Supply and Step-Down Battery Charger, 6.5A Switches for 2.5A, Automatic Seamless Switchover to Backup Mode from 3.2V Battery</td>
</tr>
<tr>
<td>LTC3226</td>
<td>2-Cell Supercapacitor Charger with Backup PowerPath™ Controller</td>
<td>1x/2x Multimode Charge Pump Supercapacitor Charger with Automatic Cell Balancing, Internal 2A LDO Backup Supply (CPO to VOUT). Automatic Main/Backup Switchover, 3mm × 3mm QFN-16 Package</td>
</tr>
<tr>
<td>LTC3625/LTC3625-1</td>
<td>1A High Efficiency 2-Cell Supercapacitor Charger with Automatic Cell Balancing</td>
<td>High Efficiency Step-Up/Step-Down Charging of Two Series Supercapacitors, Automatic Cell Balancing. Programmable Charging Current Up to 500mA (Single Inductor), 1A (Dual Inductor), 3mm × 4mm DFN-12 Package</td>
</tr>
<tr>
<td>LTC3128</td>
<td>3A Monolithic Buck-Boost Supercapacitor Charger and Balancer with Accurate Input Current Limit</td>
<td>±2% Accurate Average Input Current Limit Programmable to 3A, Active Charge Balancing, Charges 1 or 2 Capacitors, VREF: 1.73V to 5.5V, VOUT: 1.8V to 5.5V</td>
</tr>
<tr>
<td>LTC3350</td>
<td>High Current Supercapacitor Backup Controller and System Monitor</td>
<td>Synchronous Step-Down CC/CV Charging up to Four Series Supercapacitors VIN: 4.5V to 35V, 14-Bit ADC for Monitoring System Voltages/Capacitance, Capacitive and ESR, Internal Active Balancers, 38-Lead 5mm × 7mm QFN Package</td>
</tr>
<tr>
<td>LTC4425</td>
<td>Linear SuperCap Charger with Current-Limited Ideal Diode and VIL Monitor</td>
<td>Constant-Current/Constant-Voltage Linear Charger for 2-cell Series Supercapacitor Stack, 2A Charge Current, Auto Cell Balancing, 20µA Quiescent Current</td>
</tr>
<tr>
<td>LTC3127</td>
<td>1A Buck-Boost DC/DC Converter with Programmable Input Current Limit</td>
<td>Programmable (0.2A to 1A) ±4% Accurate Average Input Current Limit, 1.8V to 5.5V (Input) and 1.8V to 5.25V (Output) Voltage Range</td>
</tr>
<tr>
<td>LTC3125</td>
<td>1.2A IOUT, 1.6MHz, Synchronous Boost DC/DC Converter with Adjustable Input Current Limit</td>
<td>94% Efficiency, VIN: 1.8V to 5.5V, VOUT(MAX) = 5.25V, ILOAD = 15µA, ILOAD &lt; 1mA, 2mm × 3mm DFN-8 Package</td>
</tr>
<tr>
<td>LTC3441/LTC3441-2/LTC3441-3</td>
<td>1.2A IOUT, 2MHz, Synchronous Buck-Boost DC/DC Converter</td>
<td>95% Efficiency, VIN: 2.4V to 5.5V, VOUT: 2.4V to 5.25V, ILOAD = 50µA, ILOAD &lt; 1mA, 3mm × 5mm DFN-12 Package</td>
</tr>
<tr>
<td>LTC3113</td>
<td>3A Low Noise Buck-Boost DC/DC Converter</td>
<td>96% Efficiency, VIN: 1.8V to 5.5V, VOUT: 1.8V to 5.5V, ILOAD = 40µA, ILOAD &lt; 1mA, 4mm × 5mm DFN-16 and 20-Lead TSSOP Package</td>
</tr>
<tr>
<td>LTC3355</td>
<td>20V 1A Buck DC/DC with Integrated SCAP Charger and Backup Regulator</td>
<td>VIN Voltage Range: 3V to 20V, VOUT Voltage Range: 2.7V to 5V, 1A Current Mode Buck Main Regulator, 5A Boost Backup Regulator Powered from Single Supercapacitor Down to 0.5V, Overvoltage Protection</td>
</tr>
<tr>
<td>LTC3643</td>
<td>2A Bidirectional Power Backup Supply</td>
<td>Bidirectional Synchronous Boost Capacitor Charger/Buck Regulator for System Backup, Wide VIN Voltage Range: 3V to 17V, Up to 40V Capacitor Voltage, 2A Maximum CAP Charge Current, Low Profile 24-Lead 3mm × 5mm QFN Package</td>
</tr>
</tbody>
</table>

**NOTE:** The driving capability of the main DC/DC should exceed the maximum reverse current limit of the LTC3110 plus IOUT, the load current demanded from the system DC/DC regulators connected at VOUT.