Quad-Channel, 2.5 kV Isolators with Integrated DC-to-DC Converter

Data Sheet ADuM5401/ADuM5402/ADuM5403/ADuM5404

FEATURES
- isoPower integrated, isolated dc-to-dc converter
- Regulated 3.3 V or 5.0 V output
- Up to 500 mW output power
- Quad dc-to-25 Mbps (NRZ) signal isolation channels
- 16-lead SOIC package with 7.6 mm creepage
- High temperature operation: 105°C maximum
- High common-mode transient immunity: >25 kV/μs

Safety and regulatory approvals
- UL recognition
  - 2500 V rms for 1 minute per UL 1577
- CSA Component Acceptance Notice 5A
- VDE certificate of conformity
- IEC 60747-5-2 (VDE 0884, Part 2)
- \( V_{FORM} = 560 \text{ V peak} \)

APPLICATIONS
- RS-232/RS-422/RS-485 transceivers
- Industrial field bus isolation
- Power supply start-up bias and gate drives
- Isolated sensor interfaces
- Industrial PLCs

GENERAL DESCRIPTION
The ADuM5401/ADuM5402/ADuM5403/ADuM5404 are quad-channel digital isolators with isoPower®, an integrated, isolated dc-to-dc converter. Based on the Analog Devices, Inc., iCoupler® technology, the dc-to-dc converter provides up to 500 mW of regulated, isolated power at either 5.0 V or 3.3 V from a 5.0 V input supply, or at 3.3 V from a 3.3 V supply at the power levels shown in Table 1. These devices eliminate the need for a separate, isolated dc-to-dc converter in low power, isolated designs. The iCoupler chip scale transformer technology is used to isolate the logic signals and for the power and feedback paths in the dc-to-dc converter. The result is a small form factor, total isolation solution.

The ADuM5401/ADuM5402/ADuM5403/ADuM5404 isolators provide four independent isolation channels in a variety of channel configurations and data rates (see the Ordering Guide for more information).

isoPower uses high frequency switching elements to transfer power through its transformer. Special care must be taken during printed circuit board (PCB) layout to meet emissions standards. See the AN-0971 Application Note for board layout recommendations.

1 Protected by U.S. Patents 5,952,849; 6,873,065; 6,903,578; and 7,075,329. Other patents are pending.

Table 1. Power Levels

<table>
<thead>
<tr>
<th>Input Voltage (V)</th>
<th>Output Voltage (V)</th>
<th>Output Power (mW)</th>
</tr>
</thead>
<tbody>
<tr>
<td>5.0</td>
<td>5.0</td>
<td>500</td>
</tr>
<tr>
<td>5.0</td>
<td>3.3</td>
<td>330</td>
</tr>
<tr>
<td>3.3</td>
<td>3.3</td>
<td>200</td>
</tr>
</tbody>
</table>
# TABLE OF CONTENTS

<table>
<thead>
<tr>
<th>Section</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>Features</td>
<td>1</td>
</tr>
<tr>
<td>Applications</td>
<td>1</td>
</tr>
<tr>
<td>General Description</td>
<td>1</td>
</tr>
<tr>
<td>Functional Block Diagrams</td>
<td>1</td>
</tr>
<tr>
<td>Revision History</td>
<td>3</td>
</tr>
<tr>
<td>Specifications</td>
<td>4</td>
</tr>
<tr>
<td></td>
<td>Electrical Characteristics—5 V Primary Input Supply/5 V Secondary Isolated Supply</td>
</tr>
<tr>
<td></td>
<td>Electrical Characteristics—3.3 V Primary Input Supply/3.3 V Secondary Isolated Supply</td>
</tr>
<tr>
<td></td>
<td>Electrical Characteristics—5 V Primary Input Supply/3.3 V Secondary Isolated Supply</td>
</tr>
<tr>
<td></td>
<td>Package Characteristics</td>
</tr>
<tr>
<td></td>
<td>Regulatory Information</td>
</tr>
<tr>
<td></td>
<td>Insulation and Safety-Related Specifications</td>
</tr>
<tr>
<td></td>
<td>Recommended Operating Conditions</td>
</tr>
<tr>
<td>Absolute Maximum Ratings</td>
<td>12</td>
</tr>
<tr>
<td>ESD Caution</td>
<td>12</td>
</tr>
<tr>
<td>Pin Configurations and Function Descriptions</td>
<td>13</td>
</tr>
<tr>
<td>Truth Table</td>
<td>16</td>
</tr>
<tr>
<td>Typical Performance Characteristics</td>
<td>17</td>
</tr>
<tr>
<td>Terminology</td>
<td>20</td>
</tr>
<tr>
<td>Applications Information</td>
<td>21</td>
</tr>
<tr>
<td></td>
<td>PCB Layout</td>
</tr>
<tr>
<td></td>
<td>Thermal Analysis</td>
</tr>
<tr>
<td></td>
<td>Propagation Delay-Related Parameters</td>
</tr>
<tr>
<td></td>
<td>Start-Up Behavior</td>
</tr>
<tr>
<td></td>
<td>EMI Considerations</td>
</tr>
<tr>
<td></td>
<td>DC Correctness and Magnetic Field Immunity</td>
</tr>
<tr>
<td></td>
<td>Power Consumption</td>
</tr>
<tr>
<td></td>
<td>Power Considerations</td>
</tr>
<tr>
<td></td>
<td>Increasing Available Power</td>
</tr>
<tr>
<td></td>
<td>Insulation Lifetime</td>
</tr>
<tr>
<td></td>
<td>Outline Dimensions</td>
</tr>
<tr>
<td></td>
<td>Ordering Guide</td>
</tr>
</tbody>
</table>
SPECIFICATIONS

ELECTRICAL CHARACTERISTICS—5 V PRIMARY INPUT SUPPLY/5 V SECONDARY ISOLATED SUPPLY

Typical specifications are at $T_A = 25^\circ C$, $V_{DD1} = V_{SEL} = V_{ISO} = 5$ V. Minimum/maximum specifications apply over the entire recommended operation range which is $4.5$ V $\leq V_{DD1}, V_{SEL}, V_{ISO} \leq 5.5$ V; and $-40^\circ C \leq T_A \leq +105^\circ C$, unless otherwise noted. Switching specifications are tested with $C_L = 15$ pF and CMOS signal levels, unless otherwise noted.

Table 2. DC-to-DC Converter Static Specifications

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
<th>Test Conditions/Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>DC-TO-DC CONVERTER SUPPLY</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Setpoint</td>
<td>$V_{ISO}$</td>
<td>4.7</td>
<td>5.0</td>
<td>5.4</td>
<td>V</td>
<td>$I_{ISO} = 0$ mA</td>
</tr>
<tr>
<td>Line Regulation</td>
<td>$V_{ISO}(LINE)$</td>
<td>1</td>
<td></td>
<td></td>
<td>mV/V</td>
<td>$I_{ISO} = 50$ mA, $V_{DD1} = 4.5$ V to 5.5 V</td>
</tr>
<tr>
<td>Load Regulation</td>
<td>$V_{ISO}(LOAD)$</td>
<td>1</td>
<td>5</td>
<td></td>
<td>%</td>
<td>$I_{ISO} = 10$ mA to 90 mA</td>
</tr>
<tr>
<td>Output Ripple</td>
<td>$V_{ISO}(RIP)$</td>
<td>75</td>
<td></td>
<td></td>
<td>mV p-p</td>
<td>20 MHz bandwidth, $C_{BO} = 0.1$ μF</td>
</tr>
<tr>
<td>Output Noise</td>
<td>$V_{ISO}(NOISE)$</td>
<td>200</td>
<td></td>
<td></td>
<td>mV p-p</td>
<td>$C_{BO} = 0.1$ μF</td>
</tr>
<tr>
<td>Switching Frequency</td>
<td>$f_{OSC}$</td>
<td>180</td>
<td></td>
<td></td>
<td>MHz</td>
<td></td>
</tr>
<tr>
<td>PWM Frequency</td>
<td>$f_{PWM}$</td>
<td>625</td>
<td></td>
<td></td>
<td>kHz</td>
<td></td>
</tr>
<tr>
<td>Output Supply Current</td>
<td>$I_{ISO}(MAX)$</td>
<td>100</td>
<td></td>
<td></td>
<td>mA</td>
<td>$V_{ISO} &gt; 4.5$ V</td>
</tr>
<tr>
<td>Efficiency at $I_{ISO}(MAX)$</td>
<td></td>
<td>34</td>
<td></td>
<td></td>
<td>%</td>
<td>$I_{ISO} = 100$ mA</td>
</tr>
<tr>
<td>$I_{DD1}$, No $V_{ISO}$ Load</td>
<td>$I_{DD1}(Q)$</td>
<td>19</td>
<td>30</td>
<td></td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>$I_{DD1}$, Full $V_{ISO}$ Load</td>
<td>$I_{DD1}(MAX)$</td>
<td>290</td>
<td></td>
<td></td>
<td>mA</td>
<td></td>
</tr>
</tbody>
</table>

Table 3. DC-to-DC Converter Dynamic Specifications

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>1 Mbps—A Grade, C Grade</th>
<th>25 Mbps—C Grade</th>
<th>Unit</th>
<th>Test Conditions/Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>SUPPLY CURRENT</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input $I_{DD1}$</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADuM5401</td>
<td>19</td>
<td>68</td>
<td>mA</td>
<td>No $V_{ISO}$ load</td>
<td></td>
</tr>
<tr>
<td>ADuM5402</td>
<td>19</td>
<td>71</td>
<td>mA</td>
<td>No $V_{ISO}$ load</td>
<td></td>
</tr>
<tr>
<td>ADuM5403</td>
<td>19</td>
<td>75</td>
<td>mA</td>
<td>No $V_{ISO}$ load</td>
<td></td>
</tr>
<tr>
<td>ADuM5404</td>
<td>19</td>
<td>78</td>
<td>mA</td>
<td>No $V_{ISO}$ load</td>
<td></td>
</tr>
<tr>
<td>Available to Load $I_{ISO(LOAD)}$</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADuM5401</td>
<td>100</td>
<td>87</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADuM5402</td>
<td>100</td>
<td>85</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADuM5403</td>
<td>100</td>
<td>83</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADuM5404</td>
<td>100</td>
<td>81</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Table 4. Switching Specifications

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>A Grade</th>
<th>C Grade</th>
<th>Unit</th>
<th>Test Conditions/Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>SWITCHING SPECIFICATIONS</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Data Rate</td>
<td>$t_{PHL}$, $t_{PLH}$</td>
<td>55</td>
<td>100</td>
<td>ns</td>
<td>50% input to 50% output</td>
</tr>
<tr>
<td>Propagation Delay</td>
<td>$PWR$</td>
<td>40</td>
<td>6</td>
<td>ps/°C</td>
<td>[$t_{PHL} - t_{PHL}$]</td>
</tr>
<tr>
<td>Pulse Width Distortion</td>
<td>$PW$</td>
<td>1000</td>
<td>40</td>
<td>ns</td>
<td>Within PWD limit</td>
</tr>
<tr>
<td>Change vs. Temperature</td>
<td>$t_{PSK}$</td>
<td>50</td>
<td>15</td>
<td>ns</td>
<td>Between any two units</td>
</tr>
</tbody>
</table>

1 Codirectional channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on the same side of the isolation barrier.
2 Opposing directional channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on opposing sides of the isolation barrier.
<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
<th>Test Conditions/Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>DC SPECIFICATIONS</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Logic High Input Threshold</td>
<td>$V_{IH}$</td>
<td>$0.7 \times V_{ISO}$ or $0.7 \times V_{DD1}$</td>
<td>$0.3 \times V_{ISO}$ or $0.3 \times V_{DD1}$</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Logic Low Input Threshold</td>
<td>$V_{IL}$</td>
<td>$0.3 \times V_{ISO}$ or $0.3 \times V_{DD1}$</td>
<td>V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Logic High Output Voltages</td>
<td>$V_{OH}$</td>
<td>$V_{DD1} - 0.3$ or $V_{ISO} - 0.3$</td>
<td>5.0</td>
<td>V</td>
<td></td>
<td>$I_{Ox} = -20 \mu A, V_{Ix} = V_{IH}$</td>
</tr>
<tr>
<td>Logic Low Output Voltages</td>
<td>$V_{OL}$</td>
<td>$V_{DD1} - 0.5$ or $V_{ISO} - 0.5$</td>
<td>0.0, 0.1</td>
<td>V</td>
<td></td>
<td>$I_{Ox} = 20 \mu A, V_{Ix} = V_{IL}$</td>
</tr>
<tr>
<td>Undervoltage Lockout</td>
<td>UVLO</td>
<td>0.2</td>
<td>0.4</td>
<td>V</td>
<td></td>
<td>$I_{Ox} = 4 \text{ mA}, V_{Ix} = V_{IL}$</td>
</tr>
<tr>
<td>Positive Going Threshold</td>
<td>$V_{UV+}$</td>
<td>2.7</td>
<td>V</td>
<td></td>
<td></td>
<td>$V_{DD1}, V_{DDL}, V_{ISO}$ supplies</td>
</tr>
<tr>
<td>Negative Going Threshold</td>
<td>$V_{UV-}$</td>
<td>2.4</td>
<td>V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Hysteresis</td>
<td>$V_{UVH}$</td>
<td>0.3</td>
<td>V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input Currents per Channel</td>
<td>$I_{I}$</td>
<td>$-20$</td>
<td>+0.01, +20</td>
<td>$\mu A$</td>
<td></td>
<td>$0 \text{ V} \leq V_{Ix} \leq V_{DDX}$</td>
</tr>
<tr>
<td><strong>AC SPECIFICATIONS</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output Rise/Fall Time</td>
<td>$t_{r/f}$</td>
<td>2.5</td>
<td>ns</td>
<td>10% to 90%</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Common-Mode Transient Immunity$^1$</td>
<td>$</td>
<td>CM</td>
<td>$</td>
<td>25</td>
<td>35</td>
<td>$kV/\mu s$</td>
</tr>
<tr>
<td>Refresh Rate</td>
<td>$f_r$</td>
<td>1.0</td>
<td>Mbps</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

$^1$ $|CM|$ is the maximum common-mode voltage slew rate that can be sustained while maintaining $V_{O} > 0.7 \times V_{DD1}$ or $0.7 \times V_{ISO}$ for a high output or $V_{O} < 0.3 \times V_{DD1}$ or $0.3 \times V_{ISO}$ for a low output. The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges.
ELECTRICAL CHARACTERISTICS—3.3 V PRIMARY INPUT SUPPLY/3.3 V SECONDARY ISOLATED SUPPLY

Typical specifications are at $T_A = 25^\circ C$, $V_{DD1} = V_{ISO} = 3.3 \, V$, $V_{SEL} = GND_{ISO}$. Minimum/maximum specifications apply over the entire recommended operation range which is $3.0 \, V \leq V_{DD1}, V_{SEL}, V_{ISO} \leq 3.6 \, V$; and $-40^\circ C \leq T_A \leq +105^\circ C$, unless otherwise noted. Switching specifications are tested with $C_L = 15 \, pF$ and CMOS signal levels, unless otherwise noted.

Table 6. DC-to-DC Converter Static Specifications

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
<th>Test Conditions/Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>DC-TO-DC CONVERTER SUPPLY</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Setpoint</td>
<td>$V_{ISO}$</td>
<td>3.0</td>
<td>3.3</td>
<td>3.6</td>
<td>V</td>
<td>$I_{ISO} = 0 , mA$</td>
</tr>
<tr>
<td>Line Regulation</td>
<td>$V_{ISO_LINE}$</td>
<td>1</td>
<td></td>
<td></td>
<td>mV/V</td>
<td>$I_{ISO} = 30 , mA, V_{DD1} = 3.0 , V$ to 3.6 , V</td>
</tr>
<tr>
<td>Load Regulation</td>
<td>$V_{ISO_LOAD}$</td>
<td>1</td>
<td>5</td>
<td></td>
<td>%</td>
<td>$I_{ISO} = 6 , mA$ to 54 , mA</td>
</tr>
<tr>
<td>Output Ripple</td>
<td>$V_{ISO_RIP}$</td>
<td>50</td>
<td></td>
<td></td>
<td>mV p-p</td>
<td>20 MHz bandwidth, $C_{BO} = 0.1 , \mu F</td>
</tr>
<tr>
<td>Output Noise</td>
<td>$V_{ISO_NOISE}$</td>
<td>130</td>
<td></td>
<td></td>
<td>mV p-p</td>
<td>$C_{BO} = 0.1 , \mu F</td>
</tr>
<tr>
<td>Switching Frequency</td>
<td>$f_{OSC}$</td>
<td>180</td>
<td></td>
<td></td>
<td>MHz</td>
<td></td>
</tr>
<tr>
<td>PWM Frequency</td>
<td>$f_{PWM}$</td>
<td>625</td>
<td></td>
<td></td>
<td>kHz</td>
<td></td>
</tr>
<tr>
<td>Output Supply Current</td>
<td>$I_{ISO_MAX}$</td>
<td>60</td>
<td></td>
<td></td>
<td>mA</td>
<td>$V_{ISO} &gt; 3 , V$</td>
</tr>
<tr>
<td>Efficiency at $I_{ISO_MAX}$</td>
<td></td>
<td>33</td>
<td></td>
<td></td>
<td>%</td>
<td>$I_{ISO} = 60 , mA$</td>
</tr>
<tr>
<td>$I_{DD1}$, No $V_{ISO}$ Load</td>
<td>$I_{DD1_Q}$</td>
<td>14</td>
<td>20</td>
<td></td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>$I_{DD1}$, Full $V_{ISO}$ Load</td>
<td>$I_{DD1_MAX}$</td>
<td>175</td>
<td></td>
<td></td>
<td>mA</td>
<td></td>
</tr>
</tbody>
</table>

Table 7. DC-to-DC Converter Dynamic Specifications

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>1 Mbps—A or C Grade</th>
<th>25 Mbps—C Grade</th>
<th>Unit</th>
<th>Test Conditions/Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>SUPPLY CURRENT</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input</td>
<td>$I_{DD1}$</td>
<td>14</td>
<td>44</td>
<td>mA</td>
<td>No $V_{ISO}$ load</td>
</tr>
<tr>
<td>ADuM5401</td>
<td></td>
<td>14</td>
<td>46</td>
<td>mA</td>
<td>No $V_{ISO}$ load</td>
</tr>
<tr>
<td>ADuM5402</td>
<td></td>
<td>14</td>
<td>47</td>
<td>mA</td>
<td>No $V_{ISO}$ load</td>
</tr>
<tr>
<td>ADuM5403</td>
<td></td>
<td>14</td>
<td>51</td>
<td>mA</td>
<td>No $V_{ISO}$ load</td>
</tr>
<tr>
<td>ADuM5404</td>
<td></td>
<td>14</td>
<td></td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>Available to Load</td>
<td>$I_{ISO_LOAD}$</td>
<td>60</td>
<td>52</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>ADuM5401</td>
<td></td>
<td>60</td>
<td>52</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>ADuM5402</td>
<td></td>
<td>60</td>
<td>51</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>ADuM5403</td>
<td></td>
<td>60</td>
<td>49</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>ADuM5404</td>
<td></td>
<td>60</td>
<td>48</td>
<td>mA</td>
<td></td>
</tr>
</tbody>
</table>

Table 8. Switching Specifications

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>A Grade</th>
<th>C Grade</th>
<th>Unit</th>
<th>Test Conditions/Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>SWITCHING SPECIFICATIONS</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Data Rate</td>
<td>$t_{PHL}, t_{PLH}$</td>
<td>60</td>
<td>100</td>
<td>45</td>
<td>60 ns</td>
</tr>
<tr>
<td>Propagation Delay</td>
<td>$PWD$</td>
<td>40</td>
<td>5</td>
<td>5 ps/°C</td>
<td></td>
</tr>
<tr>
<td>Pulse Width Distortion</td>
<td>$PW$</td>
<td>1000</td>
<td>40</td>
<td>45</td>
<td>ns</td>
</tr>
<tr>
<td>Change vs. Temperature</td>
<td>$t_{PSK}$</td>
<td>50</td>
<td></td>
<td>45</td>
<td>ns</td>
</tr>
<tr>
<td>Channel Matching</td>
<td>$t_{PSK_CD}$</td>
<td>50</td>
<td></td>
<td>6</td>
<td>ns</td>
</tr>
<tr>
<td>Codirectional1</td>
<td>$t_{PSK_CD}$</td>
<td>50</td>
<td></td>
<td>15</td>
<td>ns</td>
</tr>
<tr>
<td>Opposing Directional2</td>
<td>$t_{PSK_OD}$</td>
<td>50</td>
<td></td>
<td>6</td>
<td>ns</td>
</tr>
</tbody>
</table>

1 Codirectional channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on the same side of the isolation barrier.
2 Opposing directional channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on opposing sides of the isolation barrier.
Table 9. Input and Output Characteristics

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Min, Typ, Max</th>
<th>Unit</th>
<th>Test Conditions/Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>DC SPECIFICATIONS</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Logic High Input Threshold</td>
<td>$V_{IH}$</td>
<td>$0.7 \times V_{ISO}$ or $0.7 \times V_{DD1}$</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Logic Low Input Threshold</td>
<td>$V_{IL}$</td>
<td>$0.3 \times V_{ISO}$ or $0.3 \times V_{DD1}$</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Logic High Output Voltages</td>
<td>$V_{OH}$</td>
<td>$V_{DD1} - 0.3$ or $V_{ISO} - 0.3$</td>
<td>3.3 V</td>
<td>$I_{OX} = -20 \mu A, V_{IN} = V_{IH}$</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{DD1} - 0.5$ or $V_{ISO} - 0.5$</td>
<td>3.1 V</td>
<td>$I_{OX} = -4 mA, V_{IN} = V_{IH}$</td>
</tr>
<tr>
<td>Logic Low Output Voltages</td>
<td>$V_{OL}$</td>
<td>0.0, 0.1</td>
<td>V</td>
<td>$I_{OX} = 20 \mu A, V_{IN} = V_{IL}$</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0.0, 0.4</td>
<td>V</td>
<td>$I_{OX} = 4 mA, V_{IN} = V_{IL}$</td>
</tr>
<tr>
<td>Undervoltage Lockout</td>
<td>$UVLO$</td>
<td></td>
<td></td>
<td>$V_{DD1}, V_{DCL}, V_{ISO}$ supplies</td>
</tr>
<tr>
<td>Positive Going Threshold</td>
<td>$UV+,$</td>
<td>2.7</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Negative Going Threshold</td>
<td>$UV-$</td>
<td>2.4</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Hysteresis</td>
<td>$UVH$</td>
<td>0.3</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Input Currents per Channel</td>
<td>$I_{I}$</td>
<td>$-10$, $+0.01$, $+10$</td>
<td>$\mu A$</td>
<td>$0 \leq V_{IN} \leq V_{DDX}$</td>
</tr>
<tr>
<td>AC SPECIFICATIONS</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output Rise/Fall Time</td>
<td>$t_{R/F}$</td>
<td>2.5</td>
<td>ns</td>
<td>10% to 90%</td>
</tr>
<tr>
<td>Common-Mode Transient Immunity$^1$</td>
<td>$</td>
<td>CM</td>
<td>$</td>
<td>25, 35</td>
</tr>
<tr>
<td>Refresh Rate</td>
<td>$f_r$</td>
<td>1.0</td>
<td>Mbps</td>
<td></td>
</tr>
</tbody>
</table>

$^1$ $|CM|$ is the maximum common-mode voltage slew rate that can be sustained while maintaining $V_O > 0.7 \times V_{DD1}$ or $0.7 \times V_{ISO}$ for a high output or $V_O < 0.3 \times V_{DD1}$ or $0.3 \times V_{ISO}$ for a low output. The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges.
ELECTRICAL CHARACTERISTICS—5 V PRIMARY INPUT SUPPLY/3.3 V SECONDARY ISOLATED SUPPLY

Typical specifications are at TA = 25°C, VDD1 = 5.0 V, VISO = 3.3 V, VSEL = GNDISO. Minimum/maximum specifications apply over the entire recommended operation range which is 4.5 V ≤ VDD1 ≤ 5.5 V, 3.0 V ≤ VISO ≤ 3.6 V; and −40°C ≤ TA ≤ +105°C, unless otherwise noted. Switching specifications are tested with Cl = 15 pF and CMOS signal levels, unless otherwise noted.

### Table 10. DC-to-DC Converter Static Specifications

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
<th>Test Conditions/Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>DC-TO-DC CONVERTER SUPPLY</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Setpoint</td>
<td>VISO</td>
<td>3.0</td>
<td>3.3</td>
<td>3.6</td>
<td>V</td>
<td>ISO = 0 mA</td>
</tr>
<tr>
<td>Line Regulation</td>
<td>VISO (LINE)</td>
<td>1</td>
<td>mV/V</td>
<td></td>
<td></td>
<td>ISO = 50 mA, VDD1 = 3.0 V to 3.6 V</td>
</tr>
<tr>
<td>Load Regulation</td>
<td>VISO (LOAD)</td>
<td>1</td>
<td>5</td>
<td>%</td>
<td></td>
<td>ISO = 6 mA to 54 mA</td>
</tr>
<tr>
<td>Output Ripple</td>
<td>VISO (RIP)</td>
<td>50</td>
<td>mV p-p</td>
<td></td>
<td></td>
<td>20 MHz bandwidth, CISO = 0.1 μF</td>
</tr>
<tr>
<td>Output Noise</td>
<td>VISO (NOISE)</td>
<td>130</td>
<td>mV p-p</td>
<td></td>
<td></td>
<td>CISO = 0.1 μF</td>
</tr>
<tr>
<td>Switching Frequency</td>
<td>fOSC</td>
<td>180</td>
<td></td>
<td></td>
<td>MHz</td>
<td></td>
</tr>
<tr>
<td>PWM Frequency</td>
<td>fPWM</td>
<td>625</td>
<td></td>
<td></td>
<td>kHz</td>
<td></td>
</tr>
<tr>
<td>Output Supply Current</td>
<td>ISO (MAX)</td>
<td>100</td>
<td></td>
<td></td>
<td>mA</td>
<td>ISO &gt; 3 V</td>
</tr>
<tr>
<td>Efficiency at ISO (MAX)</td>
<td></td>
<td></td>
<td>30</td>
<td></td>
<td>%</td>
<td>ISO = 90 mA</td>
</tr>
<tr>
<td>I0D1, No VISO Load</td>
<td>ID0 (ID1)</td>
<td>14</td>
<td>20</td>
<td></td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>I0D1, Full VISO Load</td>
<td>ID0 (MAX)</td>
<td>230</td>
<td></td>
<td></td>
<td>mA</td>
<td></td>
</tr>
</tbody>
</table>

### Table 11. DC-to-DC Converter Dynamic Specifications

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>1 Mbps—A or C Grade</th>
<th>25 Mbps—C Grade</th>
<th>Test Conditions/Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>SUPPLY CURRENT</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADuM5401</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADuM5402</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADuM5403</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADuM5404</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Available to Load</td>
<td>ISO (LOAD)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADuM5401</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADuM5402</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADuM5403</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADuM5404</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>I0D1</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADuM5401</td>
<td>9</td>
<td>44</td>
<td>mA</td>
<td>No VISO load</td>
</tr>
<tr>
<td>ADuM5402</td>
<td>9</td>
<td>45</td>
<td>mA</td>
<td>No VISO load</td>
</tr>
<tr>
<td>ADuM5403</td>
<td>9</td>
<td>46</td>
<td>mA</td>
<td>No VISO load</td>
</tr>
<tr>
<td>ADuM5404</td>
<td>9</td>
<td>47</td>
<td>mA</td>
<td>No VISO load</td>
</tr>
</tbody>
</table>

### Table 12. Switching Specifications

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>A Grade</th>
<th>C Grade</th>
<th>Test Conditions/Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>SWITCHING SPECIFICATIONS</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Data Rate</td>
<td>tPHL, tPLH</td>
<td>60</td>
<td>100</td>
<td>45</td>
</tr>
<tr>
<td>Pulse Width Distortion</td>
<td>PWD</td>
<td>40</td>
<td></td>
<td>6</td>
</tr>
<tr>
<td>Change vs. Temperature</td>
<td>PW</td>
<td>1000</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Pulse Width</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Propagation Delay Skew</td>
<td>tPSK</td>
<td>50</td>
<td></td>
<td>15</td>
</tr>
<tr>
<td>Channel Matching</td>
<td>tPSKED</td>
<td>50</td>
<td></td>
<td>6</td>
</tr>
<tr>
<td>Codirectional1</td>
<td>tPSKCD</td>
<td>50</td>
<td></td>
<td>6</td>
</tr>
<tr>
<td>Opposing Directional2</td>
<td>tPSKOD</td>
<td>50</td>
<td></td>
<td>15</td>
</tr>
</tbody>
</table>

1 Codirectional channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on the same side of the isolation barrier.
2 Opposing directional channel matching is the absolute value of the difference in propagation delays between any two channels with inputs on opposing sides of the isolation barrier.
Table 13. Input and Output Characteristics

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
<th>Test Conditions/Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>DC SPECIFICATIONS</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Logic High Input Threshold</td>
<td>$V_{IH}$</td>
<td>$0.7 \times V_{ISO}$ or $0.7 \times V_{DD}$</td>
<td></td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Logic Low Input Threshold</td>
<td>$V_{IL}$</td>
<td>$0.3 \times V_{ISO}$ or $0.3 \times V_{DD}$</td>
<td></td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Logic High Output Voltages</td>
<td>$V_{OH}$</td>
<td>$V_{DD} - 0.2$, $V_{ISO} - 0.2$</td>
<td>$V_{DD}$ or $V_{ISO}$</td>
<td></td>
<td>V</td>
<td>$I_{Ox} = -20 \mu A$, $V_{Ix} = V_{IXH}$</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{DD} - 0.5$ or $V_{ISO} - 0.5$</td>
<td>$V_{DD} - 0.2$ or $V_{ISO} - 0.2$</td>
<td></td>
<td>V</td>
<td>$I_{Ox} = -4 \text{ mA}$, $V_{Ix} = V_{IXH}$</td>
</tr>
<tr>
<td>Logic Low Output Voltages</td>
<td>$V_{OL}$</td>
<td>0.0</td>
<td>0.1</td>
<td></td>
<td>V</td>
<td>$I_{Ox} = 20 \mu A$, $V_{Ix} = V_{IXL}$</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0.0</td>
<td>0.4</td>
<td></td>
<td>V</td>
<td>$I_{Ox} = 4 \text{ mA}$, $V_{Ix} = V_{IXL}$</td>
</tr>
<tr>
<td>Undervoltage Lockout</td>
<td>UVLO</td>
<td></td>
<td></td>
<td></td>
<td>V</td>
<td>$V_{DD}$, $V_{DDO}$, $V_{ISO}$ supplies</td>
</tr>
<tr>
<td>Positive Going Threshold</td>
<td>$V_{UV+}$</td>
<td>2.7</td>
<td></td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Negative Going Threshold</td>
<td>$V_{UV-}$</td>
<td>2.4</td>
<td></td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Hysteresis</td>
<td>$V_{UVH}$</td>
<td>0.3</td>
<td></td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Input Currents per Channel</td>
<td>$I_i$</td>
<td>$-10$</td>
<td>$+0.01$</td>
<td>$+10$</td>
<td>$\mu A$</td>
<td>$0 \text{ V} \leq V_{Ix} \leq V_{DD}$</td>
</tr>
<tr>
<td><strong>AC SPECIFICATIONS</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output Rise/Fall Time</td>
<td>$t_{r/f}$</td>
<td>2.5</td>
<td></td>
<td></td>
<td>ns</td>
<td>$10%$ to $90%$</td>
</tr>
<tr>
<td>Common-Mode Transient Immunity$^1$</td>
<td>$</td>
<td>CM</td>
<td>$</td>
<td>25</td>
<td>35</td>
<td></td>
</tr>
<tr>
<td>Refresh Rate</td>
<td>$f_r$</td>
<td>1.0</td>
<td></td>
<td></td>
<td>Mbps</td>
<td></td>
</tr>
</tbody>
</table>

$^1$ $|CM|$ is the maximum common-mode voltage slew rate that can be sustained while maintaining $V_O > 0.7 \times V_{DD}$ or $0.7 \times V_{ISO}$ for a high output or $V_O < 0.3 \times V_{DD}$ or $0.3 \times V_{ISO}$ for a low output. The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges.
TABLE 14.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
<th>Test Conditions/Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>Resistance (Input-to-Output)(^1)</td>
<td>R(_{I-O})</td>
<td>10(^{12})</td>
<td></td>
<td></td>
<td>Ω</td>
<td></td>
</tr>
<tr>
<td>Capacitance (Input-to-Output)(^1)</td>
<td>C(_{I-O})</td>
<td>2.2</td>
<td></td>
<td></td>
<td>pF</td>
<td></td>
</tr>
<tr>
<td>Input Capacitance(^2)</td>
<td>C(_I)</td>
<td>4.0</td>
<td></td>
<td></td>
<td>pF</td>
<td></td>
</tr>
<tr>
<td>IC Junction-to-Ambient Thermal Resistance</td>
<td>θ(_{JA})</td>
<td>45</td>
<td></td>
<td></td>
<td>°C/W</td>
<td>Thermocouple located at center of package underside, test conducted on 4-layer board with thin traces(^3)</td>
</tr>
</tbody>
</table>

\(^1\) This device is considered a 2-terminal device; Pin 1 through Pin 8 are shorted together, and Pin 9 through Pin 16 are shorted together.

\(^2\) Input capacitance is from any input data pin to ground.

\(^3\) See the Thermal Analysis section for thermal model definitions.

REGULATORY INFORMATION

The ADuM5401/ADuM5402/ADuM5403/ADuM5404 are approved by the organizations listed in Table 15. Refer to Table 20 and the Insulation Lifetime section for more information about the recommended maximum working voltages for specific cross-insulation waveforms and insulation levels.

TABLE 15.

<table>
<thead>
<tr>
<th>UL(^1)</th>
<th>CSA</th>
<th>VDE(^2)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Recognized Under 1577 Component Recognition Program(^1)</td>
<td>Approved under CSA Component Acceptance Notice 5A</td>
<td>Certified according to IEC 60747-5-2 (VDE 0884 Part 2):2003-01(^2)</td>
</tr>
<tr>
<td>Single Protection, 2500 V rms Isolation Voltage</td>
<td>Testing was conducted per CSA 60950-1-07 and IEC 60950-1 2(^{nd}) Ed. at 2.5 kV rated voltage Basic insulation at 600 V rms (848 V peak) working voltage Reinforced insulation at 250 V rms (353 V peak) working voltage</td>
<td>Basic insulation, 560 V peak</td>
</tr>
<tr>
<td>File E214100</td>
<td>File 205078</td>
<td>File 2471900-4880-0001</td>
</tr>
</tbody>
</table>

\(^1\) In accordance with UL 1577, each ADuM5401/ADuM5402/ADuM5403/ADuM5404 is proof tested by applying an insulation test voltage ≥ 3000 V rms for 1 second (current leakage detection limit = 10 μA).

\(^2\) In accordance with IEC 60747-5-2 (VDE 0884 Part 2):2003-01, each ADuM5401/ADuM5402/ADuM5403/ADuM5404 is proof tested by applying an insulation test voltage ≥ 1590 V peak for 1 second (partial discharge detection limit = 5 pC). The asterisk (*) marking branded on the component designates IEC 60747-5-2 (VDE 0884 Part 2):2003-01 approval.

INSULATION AND SAFETY-RELATED SPECIFICATIONS

TABLE 16. Critical Safety-Related Dimensions and Material Properties

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Value</th>
<th>Unit</th>
<th>Test Conditions/Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>Rated Dielectric Insulation Voltage</td>
<td></td>
<td>2500</td>
<td>V rms</td>
<td>1-minute duration</td>
</tr>
<tr>
<td>Minimum External Air Distance</td>
<td>L(01)</td>
<td>8.0</td>
<td>mm</td>
<td>Measured from input terminals to output terminals, shortest distance through air</td>
</tr>
<tr>
<td>Minimum External Tracking (Creepage)</td>
<td>L(02)</td>
<td>7.6</td>
<td>mm</td>
<td>Measured from input terminals to output terminals, shortest distance path along body</td>
</tr>
<tr>
<td>Minimum Internal Gap (Internal Clearance)</td>
<td></td>
<td>0.017 min</td>
<td>mm</td>
<td>Distance through insulation</td>
</tr>
<tr>
<td>Tracking Resistance (Comparative Tracking Index)</td>
<td>CTI</td>
<td>&gt;175</td>
<td>V</td>
<td>DIN IEC 112/VDE 0303, Part 1</td>
</tr>
<tr>
<td>Material Group</td>
<td></td>
<td>3lla</td>
<td></td>
<td>Material Group (DIN VDE 0110, 1/89, Table 1)</td>
</tr>
</tbody>
</table>
IEC 60747-5-2 (VDE 0884, PART 2):2003-01 INSULATION CHARACTERISTICS

These isolators are suitable for reinforced electrical isolation only within the safety limit data. Maintenance of the safety data is ensured by the protective circuits. The asterisk (*) marking branded on the package denotes IEC 60747-5-2 (VDE 0884, Part 2) approval.

### Table 17. VDE Characteristics

<table>
<thead>
<tr>
<th>Description</th>
<th>Conditions</th>
<th>Symbol</th>
<th>Characteristic</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Installation Classification per DIN VDE 0110</td>
<td>For Rated Mains Voltage ≤ 150 V rms</td>
<td></td>
<td>I to IV</td>
<td></td>
</tr>
<tr>
<td></td>
<td>For Rated Mains Voltage ≤ 300 V rms</td>
<td></td>
<td>I to III</td>
<td></td>
</tr>
<tr>
<td></td>
<td>For Rated Mains Voltage ≤ 400 V rms</td>
<td></td>
<td>I to II</td>
<td></td>
</tr>
<tr>
<td>Climatic Classification</td>
<td></td>
<td></td>
<td>40/105/21</td>
<td></td>
</tr>
<tr>
<td>Pollution Degree per DIN VDE 0110, Table 1</td>
<td></td>
<td></td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>Maximum Working Insulation Voltage</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input-to-Output Test Voltage, Method b1</td>
<td>$V_{deem} \times 1.875 = V_{FR}$, 100% production test, $t_m = 1$ sec,</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>partial discharge &lt; 5 pC</td>
<td>$V_{deem}$</td>
<td>560</td>
<td>V peak</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{FR}$</td>
<td>1050</td>
<td>V peak</td>
</tr>
<tr>
<td>Input-to-Output Test Voltage, Method a</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>After Environmental Tests Subgroup 1</td>
<td>$V_{deem} \times 1.6 = V_{FR}$, $t_m = 60$ sec, partial discharge &lt; 5 pC</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>After Input and/or Safety Test Subgroup 2 and</td>
<td>$V_{deem} \times 1.2 = V_{FR}$, $t_m = 60$ sec, partial discharge &lt; 5 pC</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Subgroup 3</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Highest Allowable Overvoltage</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Safety Limiting Values</td>
<td>Transient overvoltage, $t_{TR} = 10$ sec</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Case Temperature</td>
<td></td>
<td>$T_s$</td>
<td>150</td>
<td>°C</td>
</tr>
<tr>
<td>Side 1 IDD Current</td>
<td></td>
<td>$I_{S1}$</td>
<td>555</td>
<td>mA</td>
</tr>
<tr>
<td>Insulation Resistance at $T_s$</td>
<td>$V_{IO} = 500$ V</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### Figure 6. Thermal Derating Curve, Dependence of Safety Limiting Values on Case Temperature, per DIN EN 60747-5-2

**Figure 6.**

### RECOMMENDED OPERATING CONDITIONS

### Table 18.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Operating Temperature&lt;sup&gt;1&lt;/sup&gt;</td>
<td>$T_A$</td>
<td>−40</td>
<td>+105</td>
<td>°C</td>
</tr>
<tr>
<td>Supply Voltages&lt;sup&gt;2&lt;/sup&gt;</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{DD}$ @ $V_{SEL} = 0$ V</td>
<td>$V_{DD}$</td>
<td>3.0</td>
<td>5.5</td>
<td>V</td>
</tr>
<tr>
<td>$V_{DD}$ @ $V_{SEL} = V_{ISO}$</td>
<td>$V_{DD}$</td>
<td>4.5</td>
<td>5.5</td>
<td>V</td>
</tr>
</tbody>
</table>

<sup>1</sup> Operation at 105°C requires reduction of the maximum load current as specified in Table 19.

<sup>2</sup> Each voltage is relative to its respective ground.
## ABSOLUTE MAXIMUM RATINGS

Ambient temperature = 25°C, unless otherwise noted.

### Table 19.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Rating</th>
</tr>
</thead>
<tbody>
<tr>
<td>Storage Temperature Range ($T_{ST}$)</td>
<td>−55°C to +150°C</td>
</tr>
<tr>
<td>Ambient Operating Temperature Range ($T_A$)</td>
<td>−40°C to +105°C</td>
</tr>
<tr>
<td>Supply Voltages ($V_{DD1}, V_{SO}$)</td>
<td>−0.5 V to +7.0 V</td>
</tr>
<tr>
<td>Input Voltage ($V_{IA}, V_{IB}, V_{IC}, V_{ID}, V_{SEL}$)</td>
<td>−0.5 V to $V_{DDI} + 0.5 V$</td>
</tr>
<tr>
<td>Output Voltage ($V_{OA}, V_{OB}, V_{OC}, V_{OD}$)</td>
<td>−0.5 V to $V_{DDO} + 0.5 V$</td>
</tr>
<tr>
<td>Average Output Current per Pin</td>
<td>−10 mA to +10 mA</td>
</tr>
<tr>
<td>Common-Mode Transients</td>
<td>−100 kV/μs to +100 kV/μs</td>
</tr>
</tbody>
</table>

1 Each voltage is relative to its respective ground.
2 $V_{DDI}$ and $V_{DDO}$ refer to the supply voltages on the input and output sides of a given channel, respectively. See the PCB Layout section.
3 See Figure 6 for maximum rated current values for various temperatures.
4 Common-mode transients exceeding the absolute maximum slew rate may cause latch-up or permanent damage.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

### ESD CAUTION

ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

### Table 20. Maximum Continuous Working Voltage Supporting 50-Year Minimum Lifetime

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Max</th>
<th>Unit</th>
<th>Applicable Certification</th>
</tr>
</thead>
<tbody>
<tr>
<td>AC Voltage, Bipolar Waveform</td>
<td>424</td>
<td>V peak</td>
<td>All certifications, 50-year operation</td>
</tr>
<tr>
<td>AC Voltage, Unipolar Waveform Basic</td>
<td>600</td>
<td>V peak</td>
<td>Working voltage per IEC 60950-1</td>
</tr>
<tr>
<td></td>
<td>353</td>
<td>V peak</td>
<td>Working voltage per IEC 60950-1</td>
</tr>
<tr>
<td>DC Voltage Basic</td>
<td>600</td>
<td>V peak</td>
<td>Working voltage per IEC 60950-1</td>
</tr>
<tr>
<td>DC Voltage Reinforced Insulation</td>
<td>353</td>
<td>V peak</td>
<td>Working voltage per IEC 60950-1</td>
</tr>
</tbody>
</table>

1 Refers to the continuous voltage magnitude imposed across the isolation barrier. See the Insulation Lifetime section for more information.
Table 21. ADuM5401 Pin Function Descriptions

<table>
<thead>
<tr>
<th>Pin No.</th>
<th>Mnemonic</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>VDD1</td>
<td>Primary Supply Voltage, 3.0 V to 5.5 V.</td>
</tr>
<tr>
<td>2, 8</td>
<td>GND1</td>
<td>Ground 1. Ground reference for isolator primary. Pin 2 and Pin 8 are internally connected, and it is recommended that both pins be connected to a common ground.</td>
</tr>
<tr>
<td>3</td>
<td>VA</td>
<td>Logic Input A.</td>
</tr>
<tr>
<td>4</td>
<td>VB</td>
<td>Logic Input B.</td>
</tr>
<tr>
<td>5</td>
<td>VC</td>
<td>Logic Input C.</td>
</tr>
<tr>
<td>6</td>
<td>VD</td>
<td>Logic Output D.</td>
</tr>
<tr>
<td>7</td>
<td>RCOUT</td>
<td>Regulation Control Output. This pin is connected to the RCIN pin of a slave isoPower device to allow the ADuM5401 to control the regulation of the slave device.</td>
</tr>
<tr>
<td>9, 15</td>
<td>GNDISO</td>
<td>Ground Reference for Isolator Side 2. Pin 9 and Pin 15 are internally connected, and it is recommended that both pins be connected to a common ground.</td>
</tr>
<tr>
<td>10</td>
<td>VSEL</td>
<td>Output Voltage Selection. When VSEL = VISO, the VISO setpoint is 5.0 V. When VSEL = GNDISO, the VISO setpoint is 3.3 V.</td>
</tr>
<tr>
<td>11</td>
<td>VA</td>
<td>Logic Input D.</td>
</tr>
<tr>
<td>12</td>
<td>VD</td>
<td>Logic Output C.</td>
</tr>
<tr>
<td>13</td>
<td>VB</td>
<td>Logic Output B.</td>
</tr>
<tr>
<td>14</td>
<td>VA</td>
<td>Logic Output A.</td>
</tr>
<tr>
<td>16</td>
<td>VISO</td>
<td>Secondary Supply Voltage Output for External Loads, 3.3 V (VSEL Low) or 5.0 V (VSEL High).</td>
</tr>
</tbody>
</table>
Table 22. ADuM5402 Pin Function Descriptions

<table>
<thead>
<tr>
<th>Pin No.</th>
<th>Mnemonic</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>VDD1</td>
<td>Primary Supply Voltage, 3.0 V to 5.5 V.</td>
</tr>
<tr>
<td>2, 8</td>
<td>GND1</td>
<td>Ground 1. Ground reference for isolator primary. Pin 2 and Pin 8 are internally connected, and it is recommended that both pins be connected to a common ground.</td>
</tr>
<tr>
<td>3</td>
<td>VA</td>
<td>Logic Input A.</td>
</tr>
<tr>
<td>4</td>
<td>VB</td>
<td>Logic Input B.</td>
</tr>
<tr>
<td>5</td>
<td>V0C</td>
<td>Logic Output C.</td>
</tr>
<tr>
<td>6</td>
<td>V0D</td>
<td>Logic Output D.</td>
</tr>
<tr>
<td>7</td>
<td>RCOUT</td>
<td>Regulation Control Output. This pin is connected to the RCIN pin of a slave isoPower device to allow the ADuM5402 to control the regulation of the slave device.</td>
</tr>
<tr>
<td>9, 15</td>
<td>GNDISO</td>
<td>Ground Reference for Isolator Side 2. Pin 9 and Pin 15 are internally connected, and it is recommended that both pins be connected to a common ground.</td>
</tr>
<tr>
<td>10</td>
<td>VSEL</td>
<td>Output Voltage Selection. When VSEL = VISO, the VISO setpoint is 5.0 V. When VSEL = GNDISO, the VISO setpoint is 3.3 V.</td>
</tr>
<tr>
<td>11</td>
<td>V0D</td>
<td>Logic Input D.</td>
</tr>
<tr>
<td>12</td>
<td>VC</td>
<td>Logic Input C.</td>
</tr>
<tr>
<td>13</td>
<td>V0B</td>
<td>Logic Output B.</td>
</tr>
<tr>
<td>14</td>
<td>V0A</td>
<td>Logic Output A.</td>
</tr>
<tr>
<td>16</td>
<td>VISO</td>
<td>Secondary Supply Voltage Output for External Loads, 3.3 V (VSEL Low) or 5.0 V (VSEL High).</td>
</tr>
</tbody>
</table>
### Table 23. ADuM5403 Pin Function Descriptions

<table>
<thead>
<tr>
<th>Pin No.</th>
<th>Mnemonic</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>VDD1</td>
<td>Primary Supply Voltage, 3.0 V to 5.5 V.</td>
</tr>
<tr>
<td>2, 8</td>
<td>GND1</td>
<td>Ground 1. Ground reference for isolator primary. Pin 2 and Pin 8 are internally connected, and it is recommended that both pins be connected to a common ground.</td>
</tr>
<tr>
<td>3</td>
<td>VA</td>
<td>Logic Input A.</td>
</tr>
<tr>
<td>4</td>
<td>VOB</td>
<td>Logic Output B.</td>
</tr>
<tr>
<td>5</td>
<td>VOC</td>
<td>Logic Output C.</td>
</tr>
<tr>
<td>6</td>
<td>VOD</td>
<td>Logic Output D.</td>
</tr>
<tr>
<td>7</td>
<td>RCOUT</td>
<td>Regulation Control Output. This pin is connected to the RCIN pin of a slave isoPower device to allow the ADuM5403 to control the regulation of the slave device.</td>
</tr>
<tr>
<td>9, 15</td>
<td>GNDISO</td>
<td>Ground Reference for Isolator Side 2. Pin 9 and Pin 15 are internally connected, and it is recommended that both pins be connected to a common ground.</td>
</tr>
<tr>
<td>10</td>
<td>VSEL</td>
<td>Output Voltage Selection. When VSEL = VISO, the VISO setpoint is 5.0 V. When VSEL = GNDISO, the VISO setpoint is 3.3 V.</td>
</tr>
<tr>
<td>11</td>
<td>VO</td>
<td>Logic Input D.</td>
</tr>
<tr>
<td>12</td>
<td>VC</td>
<td>Logic Input C.</td>
</tr>
<tr>
<td>13</td>
<td>VB</td>
<td>Logic Input B.</td>
</tr>
<tr>
<td>14</td>
<td>VA</td>
<td>Logic Output A.</td>
</tr>
<tr>
<td>16</td>
<td>VISO</td>
<td>Secondary Supply Voltage Output for External Loads, 3.3 V (VSEL Low) or 5.0 V (VSEL High).</td>
</tr>
</tbody>
</table>
Table 24. ADuM5404 Pin Function Descriptions

<table>
<thead>
<tr>
<th>Pin No.</th>
<th>Mnemonic</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>VDD1</td>
<td>Primary Supply Voltage, 3.0 V to 5.5 V.</td>
</tr>
<tr>
<td>2, 8</td>
<td>GND1</td>
<td>Ground 1. Ground reference for isolator primary. Pin 2 and Pin 8 are internally connected, and it is recommended that both pins be connected to a common ground.</td>
</tr>
<tr>
<td>3</td>
<td>VOA</td>
<td>Logic Output A.</td>
</tr>
<tr>
<td>4</td>
<td>VOB</td>
<td>Logic Output B.</td>
</tr>
<tr>
<td>5</td>
<td>VOC</td>
<td>Logic Output C.</td>
</tr>
<tr>
<td>6</td>
<td>VOD</td>
<td>Logic Output D.</td>
</tr>
<tr>
<td>7</td>
<td>RCOUT</td>
<td>Regulation Control Output. This pin is connected to the RCIN pin of a slave isoPower device to allow the ADuM5404 to control the regulation of the slave device.</td>
</tr>
<tr>
<td>9, 15</td>
<td>GNDISO</td>
<td>Ground Reference for Isolator Side 2. Pin 9 and Pin 15 are internally connected, and it is recommended that both pins be connected to a common ground.</td>
</tr>
<tr>
<td>10</td>
<td>VSEL</td>
<td>Output Voltage Selection. When VSEL = VISO, the VISO setpoint is 5.0 V. When VSEL = GNDISO, the VISO setpoint is 3.3 V.</td>
</tr>
<tr>
<td>11</td>
<td>VID</td>
<td>Logic Input D.</td>
</tr>
<tr>
<td>12</td>
<td>VIC</td>
<td>Logic Input C.</td>
</tr>
<tr>
<td>13</td>
<td>VIB</td>
<td>Logic Input B.</td>
</tr>
<tr>
<td>14</td>
<td>VIA</td>
<td>Logic Input A.</td>
</tr>
<tr>
<td>16</td>
<td>VISO</td>
<td>Secondary Supply Voltage Output for External Loads, 3.3 V (VSEL Low) or 5.0 V (VSEL High).</td>
</tr>
</tbody>
</table>

TRUTH TABLE

Table 25. Truth Table (Positive Logic)

<table>
<thead>
<tr>
<th>VSEL</th>
<th>RCOUT</th>
<th>VDD1 (V)</th>
<th>VISO (V)</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>H</td>
<td>PWM</td>
<td>5</td>
<td>5</td>
<td>Master mode, normal operation</td>
</tr>
<tr>
<td>L</td>
<td>PWM</td>
<td>5</td>
<td>3.3</td>
<td>Master mode, normal operation</td>
</tr>
<tr>
<td>L</td>
<td>PWM</td>
<td>3.3</td>
<td>3.3</td>
<td>Master mode, normal operation</td>
</tr>
<tr>
<td>H</td>
<td>PWM</td>
<td>3.3</td>
<td>5</td>
<td>This supply configuration is not recommended due to extremely poor efficiency</td>
</tr>
</tbody>
</table>

1 H refers to a high logic, and L refers to a low logic.
2 PWM refers to the regulation control signal. This signal is derived from the secondary side regulator and can be used to control other isoPower devices.
TYPICAL PERFORMANCE CHARACTERISTICS

Figure 11. Typical Power Supply Efficiency at 5 V Input/5 V Output and 3.3 V Input/3.3 V Output

Figure 12. Typical Total Power Dissipation vs. Isolated Output Supply Current in All Supported Power Configurations

Figure 13. Typical Isolated Output Supply Current vs. Input Current in All Supported Power Configurations

Figure 14. Typical Short-Circuit Input Current and Power vs. VDD1 Supply Voltage

Figure 15. Typical VISO Transient Load Response, 5 V Output, 10% to 90% Load Step

Figure 16. Typical VISO Transient Load Response, 3.3 V Output, 10% to 90% Load Step
Figure 17. Typical $V_{ISO} = 5\, \text{V}$ Output Voltage Ripple at 90% Load

Figure 18. Typical $V_{ISO} = 3.3\, \text{V}$ Output Voltage Ripple at 90% Load

Figure 19. Typical Output Voltage Start-Up Transient at 10% and 90% Load, $V_{ISO} = 5\, \text{V}$

Figure 20. Typical Output Voltage Start-Up Transient at 10% and 90% Load, $V_{ISO} = 3.3\, \text{V}$

Figure 21. Typical $I_{CH}$ Supply Current per Forward Data Channel (15 pF Output Load)

Figure 22. Typical $I_{CH}$ Supply Current per Reverse Data Channel (15 pF Output Load)
Figure 23. Typical $I_{ISO(D)}$ Dynamic Supply Current per Input

Figure 24. Typical $I_{ISO(D)}$ Dynamic Supply Current per Output (15 pF Output Load)
**TERMINOLOGY**

**I\_DD1 (Q)**
I\_DD1 (Q) is the minimum operating current drawn at the V\_DD1 pin when there is no external load at V\_ISO and the I/O pins are operating below 2 Mbps, requiring no additional dynamic supply current. I\_DD1 (Q) reflects the minimum current operating condition.

**I\_DD1 (D)**
I\_DD1 (D) is the typical input supply current with all channels simultaneously driven at a maximum data rate of 25 Mbps with full capacitive load representing the maximum dynamic load conditions. Resistive loads on the outputs should be treated separately from the dynamic load.

**I\_DD1 (MAX)**
I\_DD1 (MAX) is the input current under full dynamic and V\_ISO load conditions.

**I\_ISO (LOAD)**
I\_ISO (LOAD) is the current available to the load.

**\(t_{\text{PLH}}\) Propagation Delay**
The \(t_{\text{PLH}}\) propagation delay is measured from the 50% level of the rising edge of the V\_I signal to the 50% level of the rising edge of the V\_O signal.

**Propagation Delay Skew, \(t_{\text{PSK}}\)**
\(t_{\text{PSK}}\) is the magnitude of the worst-case difference in \(t_{\text{PHL}}\) and/or \(t_{\text{PLH}}\) that is measured between units at the same operating temperature, supply voltages, and output load within the recommended operating conditions.

**Channel-to-Channel Matching, \(t_{\text{PSKCD}}/t_{\text{PSKOD}}\)**
Channel-to-channel matching is the absolute value of the difference in propagation delays between two channels when operated with identical loads.

**Minimum Pulse Width**
The minimum pulse width is the shortest pulse width at which the specified pulse width distortion is guaranteed.

**Maximum Data Rate**
The maximum data rate is the fastest data rate at which the specified pulse width distortion is guaranteed.
APPLICATIONS INFORMATION

The dc-to-dc converter section of the ADuM5401/ADuM5402/ADuM5403/ADuM5404 works on principles that are common to most switching power supplies. It has a secondary side controller architecture with isolated pulse-width modulation (PWM) feedback. VDD1 power is supplied to an oscillating circuit that switches current into a chip scale air core transformer. Power transferred to the secondary side is rectified and regulated to either 3.3 V or 5 V. The secondary (VISO) side controller regulates the output by creating a PWM control signal that is sent to the primary (VDD1) side by a dedicated iCoupler data channel. The PWM modulates the oscillator circuit to control the power being sent to the secondary side. Feedback allows for significantly higher power and efficiency.

The ADuM5401/ADuM5402/ADuM5403/ADuM5404 implement undervoltage lockout (UVLO) with hysteresis on the VDD1 power input. This feature ensures that the converter does not enter oscillation due to noisy input power or slow power-on ramp rates.

PCB LAYOUT

The ADuM5401/ADuM5402/ADuM5403/ADuM5404 digital isolators with 0.5 W isoPower integrated dc-to-dc converter require no external interface circuitry for the logic interfaces. Power supply bypassing is required at the input and output supply pins (see Figure 25). Note that low ESR bypass capacitors are required between Pin 1 and Pin 2 and between Pin 15 and Pin 16, as close to the chip pads as possible.

The power supply section of the ADuM5401/ADuM5402/ADuM5403/ADuM5404 uses a 180 MHz oscillator frequency to pass power efficiently through its chip scale transformers. In addition, the normal operation of the data section of the iCoupler introduces switching transients on the power supply pins. Bypass capacitors are required for several operating frequencies. Noise suppression requires a low inductance, high frequency capacitor; ripple suppression and proper regulation require a large value capacitor. These are most conveniently connected between Pin 1 and Pin 2 for VDD1 and between Pin 15 and Pin 16 for VISO.

To suppress noise and reduce ripple, a parallel combination of at least two capacitors is required. The recommended capacitor values are 0.1 μF and 10 μF for VDD1 and VISO. The smaller capacitor must have a low ESR; for example, use of a ceramic capacitor is advised.

The total lead length between the ends of the low ESR capacitor and the input power supply pin must not exceed 2 mm. Installing the bypass capacitor with traces more than 2 mm in length may result in data corruption. Consider bypassing between Pin 1 and Pin 8 and between Pin 9 and Pin 16 unless both common ground pins are connected together close to the package.

In applications involving high common-mode transients, ensure that board coupling across the isolation barrier is minimized. Furthermore, design the board layout such that any coupling that does occur affects all pins equally on a given component side. Failure to ensure this can cause voltage differentials between pins exceeding the absolute maximum ratings for the device as specified in Table 19, thereby leading to latch-up and/or permanent damage.

The ADuM5401/ADuM5402/ADuM5403/ADuM5404 are power devices that dissipate approximately 1 W of power when fully loaded and running at maximum speed. Because it is not possible to apply a heat sink to an isolation device, the devices primarily depend on heat dissipation into the PCB through the GND pins. If the devices are used at high ambient temperatures, provide a thermal path from the GND pins to the PCB ground plane. The board layout in Figure 25 shows enlarged pads for Pin 8 and Pin 9. Large diameter vias should be implemented from the pad to the ground, and power planes should be used to reduce inductance. Multiple vias should be implemented from the pad to the ground plane to significantly reduce the temperature inside the chip. The dimensions of the expanded pads are at the discretion of the designer and depend on the available board space.

THERMAL ANALYSIS

The ADuM5401/ADuM5402/ADuM5403/ADuM5404 devices consist of four internal die attached to a split lead frame with two die attach paddles. For the purposes of thermal analysis, the die is treated as a thermal unit, with the highest junction temperature reflected in the θJA from Table 14. The value of θJA is based on measurements taken with the devices mounted on a JEDEC standard, 4-layer board with fine width traces and still air. Under normal operating conditions, the ADuM5401/ADuM5402/ADuM5403/ADuM5404 devices operate at full load across the full temperature range without derating the output current. However, following the recommendations in the PCB Layout section decreases thermal resistance to the PCB, allowing increased thermal margins in high ambient temperatures.
PROPAGATION DELAY-RELATED PARAMETERS

Propagation delay is a parameter that describes the time it takes for a logic signal to propagate through a component (see Figure 26). The propagation delay to a logic low output may differ from the propagation delay to a logic high.

The ADuM5401/ADuM5402/ADuM5403/ADuM5404 components exhibit VISO overshoot during startup. If this overshoot could potentially damage components attached to VISO, a voltage-limiting device such as a Zener diode can be used to clamp the voltage. Typical behavior is shown in Figure 19 and Figure 20.

EMI CONSIDERATIONS

The dc-to-dc converter section of the ADuM5401/ADuM5402/ADuM5403/ADuM5404 devices must operate at 180 MHz to allow efficient power transfer through the small transformers. This creates high frequency currents that can propagate in circuit board ground and power planes, causing edge emissions and dipole radiation between the primary and secondary ground planes. Grounded enclosures are recommended for applications that use these devices. If grounded enclosures are not possible, follow good RF design practices in the layout of the PCB. See the AN-0971 Application Note for board layout recommendations.

DC CORRECTNESS AND MAGNETIC FIELD IMMUNITY

Positive and negative logic transitions at the isolator input cause narrow (~1 ns) pulses to be sent to the decoder via the transformer. The decoder is bistable and is, therefore, either set or reset by the pulses, indicating input logic transitions. In the absence of logic transitions at the input for more than 1 μs, a periodic set of refresh pulses is sent to the decoder to ensure dc correctness at the output. If the decoder receives no internal pulses for more than approximately 5 μs, the input side is assumed to be unpowered or nonfunctional, and the isolator output is forced to a default low state by the watchdog timer circuit. This situation should occur in the ADuM5401/ADuM5402/ADuM5403/ADuM5404 during power-up and power-down operations.

The limitation on the magnetic field immunity of the ADuM5401/ADuM5402/ADuM5403/ADuM5404 is set by the condition in which induced voltage in the receiving coil of the transformer is sufficiently large to either falsely set or reset the decoder. The following analysis defines the conditions under which this may occur. The 3.3 V operating condition of the ADuM5404 during power-up and power-down operations is examined because it represents the most susceptible mode of operation.

The pulses at the transformer output have an amplitude greater than 1.0 V. The decoder has a sensing threshold at approximately 0.5 V, thus establishing a 0.5 V margin in which induced voltages can be tolerated. The voltage induced across the receiving coil is given by

\[ V = \frac{-d\beta/dt}{\Sigma n r_n^2} \]

where:
- \( \beta \) is the magnetic flux density (gauss).
- \( r_n \) is the radius of the \( n^{th} \) turn in the receiving coil (cm).
- \( N \) is the total number of turns in the receiving coil.
Given the geometry of the receiving coil in the ADuM5401/ADuM5402/ADuM5403/ADuM5404, and an imposed requirement that the induced voltage be, at most, 50% of the 0.5 V margin at the decoder, a maximum allowable magnetic field is calculated as shown in Figure 27.

![Figure 27. Maximum Allowable External Magnetic Flux Density](image)

For example, at a magnetic field frequency of 1 MHz, the maximum allowable magnetic field of 0.2 kgauss induces a voltage of 0.25 V at the receiving coil. This voltage is approximately 50% of the sensing threshold and does not cause a faulty output transition. Similarly, if such an event occurs during a transmitted pulse (and is of the worst-case polarity), it reduces the received pulse from >1.0 V to 0.75 V, still well above the 0.5 V sensing threshold of the decoder.

The preceding magnetic flux density values correspond to specific current magnitudes at given distances from the ADuM5401/ADuM5402/ADuM5403/ADuM5404 transformers. Figure 28 expresses these allowable current magnitudes as a function of frequency for selected distances. As shown in Figure 28, the ADuM5401/ADuM5402/ADuM5403/ADuM5404 are extremely immune and can be affected only by extremely large currents operated at high frequency very close to the component. For the 1 MHz example, a 0.5 kA current placed 5 mm away from the ADuM5401/ADuM5402/ADuM5403/ADuM5404 is required to affect the operation of the device.

![Figure 28. Maximum Allowable Current for Various Current-to-ADuM5401/ADuM5402/ADuM5403/ADuM5404 Spacings](image)

Note that, at combinations of strong magnetic field and high frequency, any loops formed by PCB traces can induce error voltages sufficiently large to trigger the thresholds of succeeding circuitry. Exercise care in the layout of such traces to avoid this possibility.

**POWER CONSUMPTION**

The $V_{DD1}$ power supply input provides power to the iCoupler data channels, as well as to the power converter. For this reason, the quiescent currents drawn by the data converter and the primary and secondary input/output channels cannot be determined separately. All of these quiescent power demands have been combined into the $I_{DD1(Q)}$ current, as shown in Figure 29. The total $I_{DD1}$ supply current is the sum of the quiescent operating current; the dynamic current, $I_{DD1(D)}$, demanded by the I/O channels; and any external $I_{ISO}$ load.

![Figure 29. Power Consumption Within the ADuM5401/ADuM5402/ADuM5403/ADuM5404](image)

Both dynamic input and output current is consumed only when operating at channel speeds higher than the refresh rate, $f_r$. Each channel has a dynamic current determined by its data rate. Figure 21 shows the current for a channel in the forward direction, which means that the input is on the primary side of the device. Figure 22 shows the current for a channel in the reverse direction, which means that the input is on the secondary side of the device. Both figures assume a typical 15 pF load. The following relationship allows the total $I_{DD1}$ current to be calculated:

$$I_{DD1} = (I_{ISO} \times V_{ISO})/(E \times V_{DD1}) + \sum I_{CHn} \quad n = 1 \text{ to } 4 \quad (1)$$

where:

- $I_{ISO}$ is the total supply input current.
- $I_{CHn}$ is the current drawn by a single channel determined from Figure 21 or Figure 22, depending on channel direction.
- $V_{ISO}$ is the current drawn by the secondary side external load.
- E is the power supply efficiency at 100 mA load from Figure 11 at the $V_{ISO}$ and $V_{DD1}$ condition of interest.
The maximum external load can be calculated by subtracting the dynamic output load from the maximum allowable load.

\[ I_{ISO (LOAD)} = I_{ISO (MAX)} - \sum I_{ISO (D)n}; n = 1 \text{ to } 4 \]  

where:

- \( I_{ISO (LOAD)} \) is the current available to supply an external secondary side load.
- \( I_{ISO (MAX)} \) is the maximum external secondary side load current available at \( V_{ISO} \).
- \( I_{ISO (D)n} \) is the dynamic load current drawn from \( V_{ISO} \) by an input or output channel, as shown in Figure 23 and Figure 24.

The preceding analysis assumes a 15 pF capacitive load on each data output. If the capacitive load is larger than 15 pF, the additional current must be included in the analysis of \( I_{DD1} \) and \( I_{ISO (LOAD)} \).

**POWER CONSIDERATIONS**

The ADuM5401/ADuM5402/ADuM5403/ADuM5404 power input, data input channels on the primary side, and data channels on the secondary side are all protected from premature operation by undervoltage lockout (UVLO) circuitry. Below the minimum operating voltage, the power converter holds its oscillator inactive and all input channel drivers and refresh circuits are idle. Outputs remain in a high impedance state to prevent transmission of undefined states during power-up and power-down operations.

During application of power to \( V_{DD1} \), the primary side circuitry is held idle until the UVLO preset voltage is reached. At that time, the data channels initialize to their default low output state until they receive data pulses from the secondary side.

When the primary side is above the UVLO threshold, the data input channels sample their inputs and begin sending encoded pulses to the inactive secondary output channels. The outputs on the primary side remain in their default low state because no data comes from the secondary side inputs until secondary side power is established. The primary side oscillator also begins to operate, transferring power to the secondary power circuits.

The secondary \( V_{ISO} \) voltage is below its UVLO limit at this point; the regulation control signal from the secondary side is not being generated. The primary side power oscillator is allowed to free run under these conditions, supplying the maximum amount of power to the secondary side.

As the secondary side voltage rises to its regulation setpoint, a large inrush current transient is present at \( V_{DD1} \). When the regulation point is reached, the regulation control circuit produces the regulation control signal that modulates the oscillator on the primary side. The \( V_{DD1} \) current is then reduced and is proportional to the load current. The inrush current is less than the short-circuit current shown in Figure 14. The duration of the inrush current depends on the \( V_{ISO} \) loading conditions and on the current and voltage available at the \( V_{DD1} \) pin.

As the secondary side converter begins to accept power from the primary, the \( V_{ISO} \) voltage starts to rise. When the secondary side UVLO is reached, the secondary side outputs are initialized to their default low state until data is received from the corresponding primary side input. It can take up to 1 \( \mu \)s after the secondary side is initialized for the state of the output to correlate to the primary side input.

Secondary side inputs sample their state and transmit it to the primary side. Outputs are valid about 1 \( \mu \)s after the secondary side becomes active.

Because the rate of charge of the secondary side power supply is dependent on loading conditions, the input voltage, and the output voltage level selected, take care that the design allows the converter sufficient time to stabilize before valid data is required.

When power is removed from \( V_{DD1} \), the primary side converter and coupler shut down when the UVLO level is reached. The secondary side stops receiving power and starts to discharge.

The outputs on the secondary side hold the last state that they received from the primary side. Either the UVLO level is reached and the outputs are placed in their high impedance state, or the outputs detect a lack of activity from the primary side inputs and the outputs are set to their default low value before the secondary power reaches UVLO.

**INCREASING AVAILABLE POWER**

The ADuM5401/ADuM5402/ADuM5403/ADuM5404 are designed with the capability of running in combination with other compatible isoPower devices. The RC\(_{OUT}\) pin allows the ADuM5401/ADuM5402/ADuM5403/ADuM5404 to provide its PWM signal to another device acting as a master to regulate its self and slave devices. Power outputs are combined in parallel while sharing output power equally.

The ADuM5401/ADuM5402/ADuM5403/ADuM5404 can only be a master/standalone, and the ADuM5200 can only be a slave/standalone device. The ADuM5000 can operate as either a master or slave. This means that the ADuM5000, ADuM5200x, and ADuM540xx can only be used in the master/slave combinations listed in Table 26.

**Table 26. Allowed Combinations of isoPower Devices**

<table>
<thead>
<tr>
<th>Master</th>
<th>ADuM5000</th>
<th>ADuM520x</th>
<th>ADuM540x</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADuM5000</td>
<td>Yes</td>
<td>Yes</td>
<td>No</td>
</tr>
<tr>
<td>ADuM520x</td>
<td>No</td>
<td>No</td>
<td>No</td>
</tr>
<tr>
<td>ADuM540x</td>
<td>Yes</td>
<td>Yes</td>
<td>No</td>
</tr>
</tbody>
</table>

The allowed combinations of master and slave configured devices listed in Table 26 is sufficient to make any combination of power and channel count.
Table 27 illustrates how isoPower devices can provide many combinations of data channel count and multiples of the single unit power.

### Table 27. Configurations for Power and Data Channels

<table>
<thead>
<tr>
<th>Power Unit</th>
<th>0 Channels</th>
<th>2 Channels</th>
<th>4 Channels</th>
<th>6 Channels</th>
</tr>
</thead>
<tbody>
<tr>
<td>1-Unit Power</td>
<td>ADuM5000 master</td>
<td>ADuM520x master</td>
<td>ADuM5401 to ADuM5404 master</td>
<td>ADuM5401 to ADuM5404 master</td>
</tr>
<tr>
<td></td>
<td>ADuM5000 slave</td>
<td>ADuM520x slave</td>
<td>ADuM5401 to ADuM5404 master</td>
<td>ADuM5401 to ADuM5404 master</td>
</tr>
<tr>
<td>2-Unit Power</td>
<td>ADuM5000 master</td>
<td>ADuM5000 master</td>
<td>ADuM5401 to ADuM5404 master</td>
<td>ADuM5401 to ADuM5404 master</td>
</tr>
<tr>
<td></td>
<td>ADuM5000 slave</td>
<td>ADuM5000 slave</td>
<td>ADuM5401 to ADuM5404 master</td>
<td>ADuM5401 to ADuM5404 master</td>
</tr>
<tr>
<td>3-Unit Power</td>
<td>ADuM5000 master</td>
<td>ADuM5000 master</td>
<td>ADuM5401 to ADuM5404 master</td>
<td>ADuM5401 to ADuM5404 master</td>
</tr>
<tr>
<td></td>
<td>ADuM5000 slave</td>
<td>ADuM5000 slave</td>
<td>ADuM5401 to ADuM5404 master</td>
<td>ADuM5401 to ADuM5404 master</td>
</tr>
</tbody>
</table>

**INSULATION LIFETIME**

All insulation structures eventually break down when subjected to voltage stress over a sufficiently long period. The rate of insulation degradation is dependent on the characteristics of the voltage waveform applied across the insulation. In addition to the testing performed by the regulatory agencies, Analog Devices carries out an extensive set of evaluations to determine the lifetime of the insulation structure within the ADuM5401/ADuM5402/ADuM5403/ADuM5404 devices.

Analog Devices performs accelerated life testing using voltage levels higher than the rated continuous working voltage. Acceleration factors for several operating conditions are determined. These factors allow calculation of the time to failure at the actual working voltage. The values shown in Table 20 summarize the peak voltage for 50 years of service life for a bipolar ac operating condition and the maximum CSA/VDE approved working voltages. In many cases, the approved working voltage is higher than the 50-year service life voltage. Operation at these high working voltages can lead to shortened insulation life in some cases.

The insulation lifetime of the ADuM5401/ADuM5402/ADuM5403/ADuM5404 devices depends on the voltage waveform type imposed across the isolation barrier. The iCoupler insulation structure degrades at different rates depending on whether the waveform is bipolar ac, unipolar ac, or dc. Figure 30, Figure 31, and Figure 32 illustrate these different isolation voltage waveforms.

Bipolar ac voltage is the most stringent environment. The goal of a 50-year operating lifetime under the bipolar ac condition determines the maximum working voltage recommended by Analog Devices.

In the case of unipolar ac or dc voltage, the stress on the insulation is significantly lower. This allows operation at higher working voltages while still achieving a 50-year service life. The working voltages listed in Table 20 can be applied while maintaining the 50-year minimum lifetime, provided that the voltage conforms to either the unipolar ac or dc voltage cases.

Any cross-insulation voltage waveform that does not conform to Figure 31 or Figure 32 should be treated as a bipolar ac waveform and its peak voltage limited to the 50-year lifetime voltage value listed in Table 20.

The voltage presented in Figure 32 is shown as sinusoidal for illustration purposes only. It is meant to represent any voltage waveform varying between 0 V and some limiting value. The limiting value can be positive or negative, but the voltage cannot cross 0 V.
OUTLINE DIMENSIONS

Figure 33. 16-Lead Standard Small Outline Package (SOIC_W) Wide Body (RW-16)
Dimensions shown in millimeters and (inches)

ORDERING GUIDE

| Model1, 2 | Number of Inputs, $V_{DD}$ Side | Number of Inputs, $V_{ISO}$ Side | Maximum Data Rate (Mbps) | Maximum Propagation Delay, 5 V (ns) | Maximum Pulse Width Distortion (ns) | Temperature Range (°C) | Package Description | Package Option |
|-----------|--------------------------------|---------------------------------|--------------------------|-------------------------------------|-------------------------------------|------------------------|-------------------|----------------|---------------|
| ADuM5401ARWZ | 3 | 1 | 1 | 100 | 40 | −40 to +105 | 16-Lead SOIC_W | RW-16 |
| ADuM5401CRWZ | 3 | 1 | 1 | 25 | 60 | 6 | −40 to +105 | 16-Lead SOIC_W | RW-16 |
| ADuM5402ARWZ | 2 | 2 | 1 | 100 | 40 | −40 to +105 | 16-Lead SOIC_W | RW-16 |
| ADuM5402CRWZ | 2 | 2 | 1 | 25 | 60 | 6 | −40 to +105 | 16-Lead SOIC_W | RW-16 |
| ADuM5403ARWZ | 1 | 3 | 1 | 100 | 40 | −40 to +105 | 16-Lead SOIC_W | RW-16 |
| ADuM5403CRWZ | 1 | 3 | 1 | 25 | 60 | 6 | −40 to +105 | 16-Lead SOIC_W | RW-16 |
| ADuM5404ARWZ | 0 | 4 | 1 | 100 | 40 | −40 to +105 | 16-Lead SOIC_W | RW-16 |
| ADuM5404CRWZ | 0 | 4 | 1 | 25 | 60 | 6 | −40 to +105 | 16-Lead SOIC_W | RW-16 |

1 Z = RoHS Compliant Part.
2 Tape and reel are available. The addition of an RL suffix designates a 13" (1,000 units) tape and reel option.