Direct Modulation/Waveform Generating,
6.1 GHz, Fractional-N Frequency Synthesizer

ADF4158

FEATURES
Radio frequency (RF) bandwidth to 6.1 GHz
25-bit fixed modulus allows subhertz frequency resolution
Frequency and phase modulation capability
Sawtooth and triangular waveforms in the frequency domain
Parabolic ramp
Ramp superimposed with FSK
Ramp with 2 different sweep rates
Ramp delay
Ramp frequency readback
Ramp interruption
2.7 V to 3.3 V power supply
Separate Vp allows extended tuning voltage
Programmable charge pump currents
3-wire serial interface
Digital lock detect
Power-down mode
Cycle slip reduction for faster lock times
Switched bandwidth fast lock mode
Qualified for automotive applications

APPLICATIONS
Frequency modulated continuous wave (FMCW) radar
Communications test equipment

GENERAL DESCRIPTION
The ADF4158 is a 6.1 GHz, fractional-N frequency synthesizer with direct modulation and waveform generation capability. It contains a 25-bit fixed modulus, allowing subhertz resolution at 6.1 GHz. It consists of a low noise digital phase frequency detector (PFD), a precision charge pump, and a programmable reference divider. There is a sigma-delta (Σ-Δ) based fractional interpolator to allow programmable fractional-N division. The INT and FRAC registers define an overall N-divider as N = INT + (FRAC/225).

The ADF4158 can be used to implement frequency shift keying (FSK) and phase shift keying (PSK) modulation. There are also a number of frequency sweep modes available that generate various waveforms in the frequency domain, for example, sawtooth and triangular waveforms. The ADF4158 features cycle slip reduction circuitry, which leads to faster lock times, without the need for modifications to the loop filter.

Control of all on-chip registers is via a simple 3-wire interface. The device operates with a power supply ranging from 2.7 V to 3.3 V and can be powered down when not in use.
# TABLE OF CONTENTS

<table>
<thead>
<tr>
<th>Section</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>Features</td>
<td>1</td>
</tr>
<tr>
<td>Applications</td>
<td>1</td>
</tr>
<tr>
<td>General Description</td>
<td>1</td>
</tr>
<tr>
<td>Functional Block Diagram</td>
<td>1</td>
</tr>
<tr>
<td>Revision History</td>
<td>3</td>
</tr>
<tr>
<td>Specifications</td>
<td>4</td>
</tr>
<tr>
<td>Timing Specifications</td>
<td>5</td>
</tr>
<tr>
<td>Absolute Maximum Ratings</td>
<td>7</td>
</tr>
<tr>
<td>Pin Configuration and Pin Function Descriptions</td>
<td>8</td>
</tr>
<tr>
<td>Typical Performance Characteristics</td>
<td>9</td>
</tr>
<tr>
<td>Circuit Description</td>
<td>11</td>
</tr>
<tr>
<td>Reference Input Section</td>
<td>11</td>
</tr>
<tr>
<td>RF Input Stage</td>
<td>11</td>
</tr>
<tr>
<td>RF INT Divider</td>
<td>11</td>
</tr>
<tr>
<td>25-Bit Fixed Modulus</td>
<td>11</td>
</tr>
<tr>
<td>INT, FRAC, and R Relationship</td>
<td>11</td>
</tr>
<tr>
<td>R-Counter</td>
<td>12</td>
</tr>
<tr>
<td>Phase Frequency Detector (PFD) and Charge Pump</td>
<td>12</td>
</tr>
<tr>
<td>MUXOUT and LOCK Detect</td>
<td>12</td>
</tr>
<tr>
<td>Input Shift Registers</td>
<td>12</td>
</tr>
<tr>
<td>Program Modes</td>
<td>12</td>
</tr>
<tr>
<td>Register Maps</td>
<td>13</td>
</tr>
<tr>
<td>FRAC/INT Register (R0) Map</td>
<td>15</td>
</tr>
<tr>
<td>LSB FRAC Register (R1) Map</td>
<td>16</td>
</tr>
<tr>
<td>R-Divider Register (R2) Map</td>
<td>17</td>
</tr>
<tr>
<td>Function Register (R3) Map</td>
<td>19</td>
</tr>
<tr>
<td>Test Register (R4) Map</td>
<td>21</td>
</tr>
<tr>
<td>Deviation Register (R5) Map</td>
<td>22</td>
</tr>
<tr>
<td>Step Register (R6) Map</td>
<td>23</td>
</tr>
<tr>
<td>Delay Register (R7) Map</td>
<td>24</td>
</tr>
<tr>
<td>Applications Information</td>
<td>25</td>
</tr>
<tr>
<td>Initialization Sequence</td>
<td>25</td>
</tr>
<tr>
<td>RF Synthesizer: A Worked Example</td>
<td>25</td>
</tr>
<tr>
<td>Reference Doubler and Reference Divider</td>
<td>25</td>
</tr>
<tr>
<td>Cycle Slip Reduction for Faster Lock Times</td>
<td>25</td>
</tr>
<tr>
<td>Modulation</td>
<td>26</td>
</tr>
<tr>
<td>Waveform Generation</td>
<td>26</td>
</tr>
<tr>
<td>Other Waveforms</td>
<td>28</td>
</tr>
<tr>
<td>External Control of Ramp Steps</td>
<td>30</td>
</tr>
<tr>
<td>Fast Lock Mode</td>
<td>32</td>
</tr>
<tr>
<td>Spur Mechanisms</td>
<td>33</td>
</tr>
<tr>
<td>Low Frequency Applications</td>
<td>33</td>
</tr>
<tr>
<td>Filter Design—ADIsimPLL</td>
<td>33</td>
</tr>
<tr>
<td>PCB Design Guidelines for the Chip Scale Package</td>
<td>33</td>
</tr>
<tr>
<td>Application of ADF4158 in FMCW Radar</td>
<td>34</td>
</tr>
<tr>
<td>Outline Dimensions</td>
<td>35</td>
</tr>
<tr>
<td>Ordering Guide</td>
<td>35</td>
</tr>
<tr>
<td>Automotive Products</td>
<td>35</td>
</tr>
</tbody>
</table>
REVISION HISTORY

6/2012—Rev. C to Rev. D
Changes to Table 3 and Figure 3 ................................................. 6
Added Figure 4; Renumbered Sequentially .................................... 6
Added Negative Bleed Current Section ........................................ 21
Changes to Figure 27 .................................................................. 21

Changes to Features Section ........................................................ 1
Changes to Figure 6 Caption and Figure 9 Caption ....................... 9
Changes to Figure 11 .................................................................. 10
Changes to Figure 19 .................................................................. 12
Changes to Figure 20 .................................................................. 13
Changed 12-Bit MOD Divider Section to 12-Bit CLK; Divider Section ................................................................. 17
Changes to 12-Bit CLK; Divider Section ....................................... 17
Changes to Figure 24 .................................................................. 18
Changes to Delay Clock Select Section and Figure 29 .................. 24
Changes to Timeout Interval Section ............................................ 27
Changes to FMCW Radar Ramp Settings Worked Example Section ........................................................................ 28
Changes to Delayed Start, Example Section and Delay Between Ramps, Example Section .......................................... 29
Changes to Fast-Lock Timer and Register Sequences Section, and Fast Lock: An Example Section ......................... 32
Changes to Ordering Guide .......................................................... 35
Added Automotive Products Section ............................................ 35

Changes to Noise Characteristics Parameter ................................. 3

7/2011—Rev. 0 to Rev. A
Changes to Figure 21 .................................................................. 13
Changes to Figure 25 .................................................................. 19
Changes to 12-Bit Clock Divider Value Section ............................ 20
Changes to Figure 28 .................................................................. 22
Changes to FMCW Radar Ramp Settings Worked Example Section ........................................................................ 26
Added Ramp Programming Sequence Section, and added
Other Waveforms Heading .......................................................... 27
Changes to Figure 36 .................................................................. 28
Added Ramp Complete Signal to Muxout Section and changes to Figure 40 ................................................................. 29
Added Figure 42; Renumbered Sequentially ................................. 30
Changes to Figure 45 .................................................................. 31
Changes to Figure 46 .................................................................. 33

4/2010—Revision 0: Initial Version
## SPECIFICATIONS

$AV_{DD} = DV_{DD} = 2.7$ V to 3.3 V, $V_P = AV_{DD}$ to 5.5 V, AGND = DGND = 0 V, $T_A = T_{MIN}$ to $T_{MAX}$, dBm referred to 50 Ω, unless otherwise noted.

### Table 1.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>C Version¹</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
<th>Test Conditions/Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>RF CHARACTERISTICS</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>RF Input Frequency ($RF_{IN}$)</td>
<td></td>
<td>0.5</td>
<td>6.1</td>
<td></td>
<td>GHz</td>
<td>−10 dBm minimum to 0 dBm maximum; for lower frequencies, ensure slew rate (SR) &gt; 400 V/µs</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>−15 dBm minimum to 0 dBm maximum for 2 GHz to 4 GHz RF input frequency</td>
</tr>
<tr>
<td><strong>REFERENCE CHARACTERISTICS</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>REF$\text{IN}$ Input Frequency</td>
<td></td>
<td>10</td>
<td>260</td>
<td></td>
<td>MHz</td>
<td>For $f &lt; 10$ MHz, use a dc-coupled CMOS-compatible square wave, slew rate &gt; 25 V/µs</td>
</tr>
<tr>
<td>REF$\text{IN}$ Input Sensitivity</td>
<td></td>
<td>0.4</td>
<td></td>
<td>AV$\text{DD}$</td>
<td>V p-p</td>
<td>Biased at AV$\text{DD}$/2²</td>
</tr>
<tr>
<td>REF$\text{IN}$ Input Capacitance</td>
<td></td>
<td>10</td>
<td></td>
<td></td>
<td>pF</td>
<td></td>
</tr>
<tr>
<td>REF$\text{IN}$ Input Current</td>
<td></td>
<td>±100</td>
<td></td>
<td></td>
<td>µA</td>
<td></td>
</tr>
<tr>
<td><strong>PHASE DETECTOR</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Phase Detector Frequency³</td>
<td></td>
<td>32</td>
<td></td>
<td></td>
<td>MHz</td>
<td></td>
</tr>
<tr>
<td><strong>CHARGE PUMP</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$I_{CP}$ Sink/Source</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>High Value</td>
<td></td>
<td>5</td>
<td></td>
<td></td>
<td>mA</td>
<td>Programmable</td>
</tr>
<tr>
<td>Low Value</td>
<td></td>
<td>312.5</td>
<td></td>
<td></td>
<td>µA</td>
<td>With $R_{SET} = 5.1$ kΩ</td>
</tr>
<tr>
<td>Absolute Accuracy</td>
<td></td>
<td>2.5</td>
<td></td>
<td></td>
<td>%</td>
<td>With $R_{SET} = 5.1$ kΩ</td>
</tr>
<tr>
<td>$R_{SET}$ Range</td>
<td></td>
<td>2.7</td>
<td></td>
<td>10</td>
<td>kΩ</td>
<td></td>
</tr>
<tr>
<td>$I_{CP}$ Three-State Leakage Current</td>
<td></td>
<td>1</td>
<td></td>
<td></td>
<td>nA</td>
<td>Sink and source current</td>
</tr>
<tr>
<td>Matching</td>
<td></td>
<td>2</td>
<td></td>
<td></td>
<td>%</td>
<td>0.5 V &lt; $V_{CP}$ &lt; $V_{P}$ − 0.5 V</td>
</tr>
<tr>
<td>$I_{CP}$ vs. $V_{CP}$</td>
<td></td>
<td>2</td>
<td></td>
<td></td>
<td>%</td>
<td>0.5 V &lt; $V_{CP}$ &lt; $V_{P}$ − 0.5 V</td>
</tr>
<tr>
<td>$I_{CP}$ vs. Temperature</td>
<td></td>
<td>2</td>
<td></td>
<td></td>
<td>%</td>
<td>$V_{CP} = V_{P}/2$</td>
</tr>
<tr>
<td><strong>LOGIC INPUTS</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{\text{INH}}$, Input High Voltage</td>
<td></td>
<td>1.4</td>
<td></td>
<td></td>
<td>V</td>
<td>Open-drain output chosen; 1 kΩ pull-up to 1.8 V</td>
</tr>
<tr>
<td>$V_{\text{INL}}$, Input Low Voltage</td>
<td></td>
<td>0.6</td>
<td></td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>$I_{\text{INH}}/I_{\text{INL}}$, Input Current</td>
<td></td>
<td>±1</td>
<td></td>
<td></td>
<td>µA</td>
<td></td>
</tr>
<tr>
<td>$C_{\text{IN}}$, Input Capacitance</td>
<td></td>
<td>10</td>
<td></td>
<td></td>
<td>pF</td>
<td></td>
</tr>
<tr>
<td><strong>LOGIC OUTPUTS</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{\text{OH}}$, Output High Voltage</td>
<td></td>
<td>1.4</td>
<td></td>
<td></td>
<td>V</td>
<td>CMOS output chosen</td>
</tr>
<tr>
<td>$V_{\text{OD}}$, Output High Voltage</td>
<td></td>
<td>$V_{DD} - 0.4$</td>
<td></td>
<td></td>
<td>µA</td>
<td></td>
</tr>
<tr>
<td>$I_{\text{OH}}$, Output High Current</td>
<td></td>
<td>100</td>
<td></td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>$V_{\text{OL}}$, Output Low Voltage</td>
<td></td>
<td>0.4</td>
<td></td>
<td></td>
<td>I$_{\text{OL}} = 500$ µA</td>
<td></td>
</tr>
<tr>
<td><strong>POWER SUPPLIES</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$AV_{DD}$</td>
<td></td>
<td>2.7</td>
<td></td>
<td>3.3</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>$DV_{DD}$</td>
<td></td>
<td>AV$\text{DD}$</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_P$</td>
<td></td>
<td>AV$\text{DD}$</td>
<td>5.5</td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>$I_{DD}$</td>
<td></td>
<td>23</td>
<td></td>
<td>32</td>
<td>mA</td>
<td></td>
</tr>
</tbody>
</table>

¹ C Version refers to the version of the data sheet. 
² Biased at AV$\text{DD}$/2² means the input is biased using half the supply voltage. 
³ Phase Detector Frequency is programmable.
Parameter | C Version | Min | Typ | Max | Unit | Test Conditions/Comments
--- | --- | --- | --- | --- | --- | ---
NOISE CHARACTERISTICS | | | | | | |
Normalized Phase Noise Floor (PNSYNTH)\(^4\) | | | | | dBC/Hz | PLL loop bandwidth = 500 kHz; measured at 100 kHz offset
Normalized 1/f Noise (PN\(_{1/f}\))\(^5\) | | | | | dBC/Hz | 100 kHz offset; normalized to 1 GHz
Phase Noise Performance\(^6\) At VCO output 5805 MHz Output\(^2\) | | | | | dBC/Hz | At 5 kHz offset, 32 MHz PFD frequency

---

1 Operating temperature for C version: −40°C to +125°C.
2 AC coupling ensures AVDD/2 bias.
3 Guaranteed by design. Sample tested to ensure compliance.
4 The synthesizer phase noise floor is estimated by measuring the in-band phase noise at the output of the VCO and subtracting 20 log(N) (where N is the N divider value) and 10 log(fPFD), PNSYNTH = PNTOT − 10 log(fPFD) − 20 log(N).
5 The PLL phase noise is composed of 1/f (flicker) noise plus the normalized PLL noise floor. The formula for calculating the 1/f noise contribution at an RF frequency, f\(_{\text{RF}}\), and at a frequency offset f is given by PN = PN\(_{1/f}\) + 10 log(10 kHz/f) + 20 log(f\(_{\text{RF}}\)/1 GHz). Both the normalized phase noise floor and flicker noise are modeled in ADIsimPLL™.
6 The phase noise is measured with the EVAL-ADF4158EB1Z and the Agilent E5052A phase noise system.
7 f\(_{\text{REFIN}}\) = 128 MHz; f\(_{\text{PFD}}\) = 32 MHz; offset frequency = 5 kHz; RF\(_{\text{OUT}}\) = 5805 MHz; INT = 181; FRAC = 13631488; loop bandwidth = 100 kHz.

TIMING SPECIFICATIONS

AVDD = DVDD = SDVDD = 2.7 V to 3.3 V; VP = AVDD to 5.5 V; AGND = DGND = SDGND = 0 V; TA = TMIN to TMAX, dBm referred to 50 Ω, unless otherwise noted.

Table 2. Write Timing

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Limit at TMIN to TMAX (C Version)</th>
<th>Unit</th>
<th>Test Conditions/Comments</th>
</tr>
</thead>
</table>
t\(_1\) | 20 | ns min | LE setup time |
t\(_2\) | 10 | ns min | DATA to CLK setup time |
t\(_3\) | 10 | ns min | DATA to CLK hold time |
t\(_4\) | 25 | ns min | CLK high duration |
t\(_5\) | 25 | ns min | CLK low duration |
t\(_6\) | 10 | ns min | CLK to LE setup time |
t\(_7\) | 20 | ns min | LE pulse width |

Write Timing Diagram

---

Figure 2. Write Timing Diagram
Table 3. Read Timing

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Limit at $T_{\text{MIN}}$ to $T_{\text{MAX}}$ (C Version)</th>
<th>Unit</th>
<th>Test Conditions/Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>$t_1$</td>
<td>20</td>
<td>ns min</td>
<td>TX$_{\text{DATA}}$ setup time</td>
</tr>
<tr>
<td>$t_2$</td>
<td>20</td>
<td>ns min</td>
<td>CLK setup time to DATA (on MUXOUT)</td>
</tr>
<tr>
<td>$t_3$</td>
<td>25</td>
<td>ns min</td>
<td>CLK high duration</td>
</tr>
<tr>
<td>$t_4$</td>
<td>25</td>
<td>ns min</td>
<td>CLK low duration</td>
</tr>
<tr>
<td>$t_5$</td>
<td>10</td>
<td>ns min</td>
<td>CLK to LE setup time</td>
</tr>
</tbody>
</table>

**Read Timing Diagram**

Figure 3. Read Timing Diagram

Figure 4. Load Circuit for MUXOUT Timing, $C_L = 10 \, \text{pF}$
ABSOLUTE MAXIMUM RATINGS

$T_A = 25^\circ C$, $GND = AGND = DGND = SDGND = 0 V$,
$V_{DD} = AV_{DD} = DV_{DD} = SDV_{DD}$, unless otherwise noted.

Table 4.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Rating</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{DD}$ to $GND$</td>
<td>$-0.3 , V , to , +4 , V$</td>
</tr>
<tr>
<td>$DV_{DD}$ to $AV_{DD}$</td>
<td>$-0.3 , V , to , +0.3 , V$</td>
</tr>
<tr>
<td>$V_T$ to $GND$</td>
<td>$-0.3 , V , to , +5.8 , V$</td>
</tr>
<tr>
<td>$V_T$ to $V_{DD}$</td>
<td>$-0.3 , V , to , +5.8 , V$</td>
</tr>
<tr>
<td>Digital I/O Voltage to $GND$</td>
<td>$-0.3 , V , to , V_{DD} + 0.3 , V$</td>
</tr>
<tr>
<td>Analog I/O Voltage to $GND$</td>
<td>$-0.3 , V , to , V_{DD} + 0.3 , V$</td>
</tr>
<tr>
<td>REF$<em>{IN}$, RF$</em>{IN}$ to $GND$</td>
<td>$-0.3 , V , to , V_{DD} + 0.3 , V$</td>
</tr>
<tr>
<td>Operating Temperature Range</td>
<td></td>
</tr>
<tr>
<td>Industrial (C Version)</td>
<td>$-40^\circ C , to , +125^\circ C$</td>
</tr>
<tr>
<td>Storage Temperature Range</td>
<td>$-65^\circ C , to , +125^\circ C$</td>
</tr>
<tr>
<td>Maximum Junction Temperature</td>
<td>$150^\circ C$</td>
</tr>
<tr>
<td>LFCSP $\theta_{JA}$ Thermal Impedance (Paddle Soldered)</td>
<td>$30.4^\circ C/W$</td>
</tr>
<tr>
<td>Reflow Soldering</td>
<td></td>
</tr>
<tr>
<td>Peak Temperature</td>
<td>$260^\circ C$</td>
</tr>
<tr>
<td>Time at Peak Temperature</td>
<td>$40 , sec$</td>
</tr>
</tbody>
</table>

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

**ESD CAUTION**

*ESD (electrostatic discharge) sensitive device.* Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.
Table 5. Pin Function Descriptions

<table>
<thead>
<tr>
<th>Pin No.</th>
<th>Mnemonic</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>CPGND</td>
<td>Charge Pump Ground. This is the ground return path for the charge pump.</td>
</tr>
<tr>
<td>2, 3</td>
<td>AGND</td>
<td>Analog Ground. This is the ground return path of the prescaler.</td>
</tr>
<tr>
<td>4</td>
<td>RF in B</td>
<td>Complementary Input to the RF Prescaler. Decouple this point to the ground plane with a small bypass capacitor, typically 100 pF.</td>
</tr>
<tr>
<td>5</td>
<td>RFINA</td>
<td>Input to the RF Prescaler. This small signal input is normally ac-coupled from the VCO.</td>
</tr>
<tr>
<td>6, 7, 8</td>
<td>AVDD</td>
<td>Positive Power Supply for the RF Section. Place decoupling capacitors to the digital ground plane as close as possible to this pin. AVDD must have the same voltage as DVDD.</td>
</tr>
<tr>
<td>9</td>
<td>REFIN</td>
<td>Reference Input. This is a CMOS input with a nominal threshold of VDD/2 and an equivalent input resistance of 100 kΩ. It can be driven from a TTL or CMOS crystal oscillator, or it can be ac-coupled.</td>
</tr>
<tr>
<td>10</td>
<td>DGND</td>
<td>Digital Ground.</td>
</tr>
<tr>
<td>11</td>
<td>SDGND</td>
<td>Digital Σ-Δ Modulator Ground. Ground return path for the Σ-Δ modulator.</td>
</tr>
<tr>
<td>12</td>
<td>TXDATA</td>
<td>Tx Data Pin. Provide data to be transmitted in FSK or PSK mode on this pin.</td>
</tr>
<tr>
<td>13</td>
<td>CE</td>
<td>Chip Enable. A logic low on this pin powers down the device and puts the charge pump output into three-state mode.</td>
</tr>
<tr>
<td>14</td>
<td>CLK</td>
<td>Serial Clock Input. This serial clock is used to clock in the serial data to the registers. The data is latched into the shift register on the CLK rising edge. This input is a high impedance CMOS input.</td>
</tr>
<tr>
<td>15</td>
<td>DATA</td>
<td>Serial Data Input. The serial data is loaded MSB first with the three LSBs being the control bits. This input is a high impedance CMOS input.</td>
</tr>
<tr>
<td>16</td>
<td>LE</td>
<td>Load Enable, CMOS Input. When LE is high, the data stored in the shift registers is loaded into one of the eight latches, with the latch being selected using the control bits.</td>
</tr>
<tr>
<td>17</td>
<td>MUXOUT</td>
<td>Multiplexer Output. This pin allows either the RF lock detect, the scaled RF, or the scaled reference frequency to be accessed externally.</td>
</tr>
<tr>
<td>18</td>
<td>SDVDD</td>
<td>Power Supply Pin for the Digital Σ-Δ Modulator. This pin should be the same voltage as AVDD. Place decoupling capacitors to the ground plane as close as possible to this pin.</td>
</tr>
<tr>
<td>19</td>
<td>DVDD</td>
<td>Positive Power Supply for the Digital Section. Place decoupling capacitors to the digital ground plane as close as possible to this pin. DVDD must have the same voltage as AVDD.</td>
</tr>
<tr>
<td>20, 21</td>
<td>SW1, SW2</td>
<td>Switches for Fast Lock.</td>
</tr>
<tr>
<td>22</td>
<td>Vr</td>
<td>Charge Pump Power Supply. This should be greater than or equal to VDD. In systems where VDD is 3 V, it can be set to 5.5 V and used to drive a VCO with a tuning range of up to 5.5 V.</td>
</tr>
</tbody>
</table>
| 23      | RSET     | Connecting a resistor between this pin and ground sets the maximum charge pump output current. The relationship between ICCP and RSET is
\[
I_{CPmax} = \frac{25.5}{R_{SET}}
\]
where:
\[
I_{CPmax} = 5 \text{ mA},
\]
\[
R_{SET} = 5.1 \text{ kΩ}.
\]
| 24      | CP       | Charge Pump Output. When enabled, this provides ±ICP to the external loop filter, which in turn drives the external VCO. |
| 25      | EPAD     | Exposed Paddle. The LFCSP has an exposed paddle that must be connected to GND. |
TYPICAL PERFORMANCE CHARACTERISTICS

Figure 6. Phase Noise at 5805 MHz, PFD = 32 MHz, Loop Bandwidth = 100 kHz

Figure 7. Triangular Waveform, PFD = 32 MHz, INT = 181, FRAC = 0, DEV Offset = 4, DEV Word = 20972, Step Word = 200, CLK Divider = 10, CLK Divider = 125

Figure 8. Sawtooth Waveform, PFD = 32 MHz, INT = 181, FRAC = 0, DEV Offset = 4, DEV Word = 20972, Step Word = 200, CLK Divider = 125

Figure 9. Delay Between Ramps for Sawtooth Waveform, PFD = 32 MHz, INT = 181, FRAC = 0, DEV Offset = 4, DEV Word = 20972, Step Word = 200, CLK Divider = 10, CLK Divider = 125, DEL Start Word = 1025

Figure 10. Delayed Start of Triangular Burst, PFD = 32 MHz, INT = 181, FRAC = 0, DEV Offset = 4, DEV Word = 20972, Step Word = 200, CLK Divider = 10, CLK Divider = 125, DEL Start Word = 1000

Figure 11. Dual Ramp Rate Waveform, PFD = 32 MHz, INT = 181, FRAC = 0, Ramp 1: DEV Offset = 3, DEV Word = 16777, Step Word = 100, Ramp 2: DEV Offset = 3, DEV Word = 20792, Step Word = 80
Figure 12. FSK Superimposed on Rising Edge of Triangular Waveform; Ramp Settings: PFD = 32 MHz, INT = 181, FRAC = 0, DEV Offset = 4, DEV Word = 20972, Step Word = 200, CLK DIV = 10, CLK Divider = 125; FSK Settings: DEV Offset = 3, DEV Word = 4194

Figure 13. FSK; Settings: Frequency Deviation = 100 kHz, Data Rate = 3 kHz

Figure 14. RFIN Sensitivity-Average Over Temperature and VDD

Figure 15. Charge Pump Output Characteristics
CIRCUIT DESCRIPTION

REFERENCE INPUT SECTION

The reference input stage is shown in Figure 16. SW1 and SW2 are normally closed switches. SW3 is normally open. When power-down is initiated, SW3 is closed and SW1 and SW2 are opened. This ensures that there is no loading of the REFIN pin on power-down.

![Figure 16. Reference Input Stage](image)

RF INPUT STAGE

The RF input stage is shown in Figure 17. It is followed by a 2-stage limiting amplifier to generate the current-mode logic (CML) clock levels needed for the prescaler.

![Figure 17. RF Input Stage](image)

RF INT DIVIDER

The RF INT CMOS counter allows a division ratio in the PLL feedback counter. Division ratios from 23 to 4095 are allowed.

25-BIT FIXED MODULUS

The ADF4158 has a 25-bit fixed modulus. This allows output frequencies to be spaced with a resolution of

\[ f_{\text{RES}} = \frac{f_{\text{PFD}}}{2^{25}} \]  

where \( f_{\text{PFD}} \) is the frequency of the phase frequency detector (PFD). For example, with a PFD frequency of 10 MHz, frequency steps of 0.298 Hz are possible. Due to the architecture of the \( \Sigma-\Delta \) modulator, there is a fixed \( + \left( \frac{f_{\text{PFD}}}{2^{26}} \right) \) offset on the VCO output. To remove this offset, see the \( \Sigma-\Delta \) Modulator Mode section.

INT, FRAC, AND R RELATIONSHIP

The INT and FRAC values, in conjunction with the R-counter, make it possible to generate output frequencies that are spaced by fractions of the phase frequency detector (PFD). The RF VCO frequency (\( RF_{\text{OUT}} \)) equation is

\[ RF_{\text{OUT}} = f_{\text{PFD}} \times (\text{INT} + \left(\frac{\text{FRAC}}{2^{25}}\right)) \]  

where:

- \( RF_{\text{OUT}} \) is the output frequency of external voltage controlled oscillator (VCO).
- \( \text{INT} \) is the preset divide ratio of binary 12-bit counter (23 to 4095).
- \( \text{FRAC} \) is the numerator of the fractional division (0 to \( 2^{25} - 1 \)).

\[ f_{\text{PFD}} = \frac{\text{REFIN} \times [(1 + D)/(R \times (1 + T))] \]  

where:

- \( \text{REFIN} \) is the reference input frequency.
- \( D \) is the \( \text{REFIN} \) doubler bit (0 or 1).
- \( R \) is the \( \text{REFIN} \) divide ratio of the binary, 5-bit, programmable reference counter (1 to 32).
- \( T \) is the \( \text{REFIN} \) divide-by-2 bit (0 or 1).

![Figure 18. RF N-Divider](image)
**R-COUNTER**
The 5-bit R-counter allows the input reference frequency (REFIN) to be divided down to produce the reference clock to the PFD. Division ratios from 1 to 32 are allowed.

**PHASE FREQUENCY DETECTOR (PFD) AND CHARGE PUMP**
The PFD takes inputs from the R-counter and N-counter and produces an output proportional to the phase and frequency difference between them. Figure 19 shows a simplified schematic of the PFD. The PFD includes a fixed delay element that sets the width of the antibacklash pulse, which is typically 3 ns. This pulse ensures that there is no dead zone in the PFD transfer function and gives a consistent reference spur level.

**MUXOUT AND LOCK DETECT**
The output multiplexer on the ADF4158 allows the user to access various internal points on the chip. The state of MUXOUT is controlled by the M4, M3, M2, and M1 bits (see Figure 23). Figure 20 shows the MUXOUT section in block diagram form.

**INPUT SHIFT REGISTERS**
The ADF4158 digital section includes a 5-bit RF R-counter, a 12-bit RF N-counter, and a 25-bit FRAC counter. Data is clocked into the 32-bit shift register on each rising edge of CLK. The data is clocked in MSB first. Data is transferred from the shift register to one of eight latches on the rising edge of LE. The destination latch is determined by the state of the three control bits (C3, C2, and C1) in the shift register. These are the three LSBs—DB2, DB1, and DB0—as shown in Figure 2. The truth table for these bits is shown in Table 6. Figure 21 and Figure 22 show a summary of how the latches are programmed.

**PROGRAM MODES**
Table 6 and Figure 23 through Figure 30 show how to set up the program modes in the ADF4158.

Several settings in the ADF4158 are double buffered. These include the LSB fractional value, R-counter value, reference doubler, current setting, and RDIV2. This means that two events must occur before the part uses a new value for any of the double-buffered settings. First, the new value is latched into the device by writing to the appropriate register. Second, a new write must be performed on Register R0.

For example, updating the fractional value can involve a write to the 13 LSB bits in R1 and the 12 MSB bits in R0. R1 should be written to first, followed by the write to R0. The frequency change begins after the write to R0. Double buffering ensures that the bits written to in R1 do not take effect until after the write to R0.

<table>
<thead>
<tr>
<th>Control Bits</th>
<th>Register</th>
</tr>
</thead>
<tbody>
<tr>
<td>C3 C2 C1</td>
<td></td>
</tr>
<tr>
<td>0 0 0</td>
<td>R0</td>
</tr>
<tr>
<td>0 0 1</td>
<td>R1</td>
</tr>
<tr>
<td>0 1 0</td>
<td>R2</td>
</tr>
<tr>
<td>0 1 1</td>
<td>R3</td>
</tr>
<tr>
<td>1 0 0</td>
<td>R4</td>
</tr>
<tr>
<td>1 0 1</td>
<td>R5</td>
</tr>
<tr>
<td>1 1 0</td>
<td>R6</td>
</tr>
<tr>
<td>1 1 1</td>
<td>R7</td>
</tr>
</tbody>
</table>
### REGISTER MAPS

#### FRAC/INT REGISTER (R0)

| DB31 | DB30 | DB29 | DB28 | DB27 | DB26 | DB25 | DB24 | DB23 | DB22 | DB21 | DB20 | DB19 | DB18 | DB17 | DB16 | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
|      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |

#### LSB FRAC REGISTER (R1)

| DB31 | DB30 | DB29 | DB28 | DB27 | DB26 | DB25 | DB24 | DB23 | DB22 | DB21 | DB20 | DB19 | DB18 | DB17 | DB16 | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
|      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |

#### R-DIVIDER REGISTER (R2)

| DB31 | DB30 | DB29 | DB28 | DB27 | DB26 | DB25 | DB24 | DB23 | DB22 | DB21 | DB20 | DB19 | DB18 | DB17 | DB16 | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
|      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |

#### FUNCTION REGISTER (R3)

| DB31 | DB30 | DB29 | DB28 | DB27 | DB26 | DB25 | DB24 | DB23 | DB22 | DB21 | DB20 | DB19 | DB18 | DB17 | DB16 | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
|      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |

**NOTES**

1. DBB = DOUBLE-BUFFERED BIT(S).

*Figure 21. Register Summary 1*
TEST REGISTER (R4)

<table>
<thead>
<tr>
<th>Bits</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>DB31-DB10</td>
<td>LE SEL</td>
</tr>
<tr>
<td>DB9-DB0</td>
<td>Σ-Δ MODULATOR MODE</td>
</tr>
<tr>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>DB27-DB19</td>
<td>READ-BACK TO MUXOUT</td>
</tr>
<tr>
<td>DB18-DB10</td>
<td>CLK DIV MODE</td>
</tr>
<tr>
<td>DB9-DB0</td>
<td>NEG DET CURRENT</td>
</tr>
<tr>
<td>DB27-DB20</td>
<td>CONTROL BITS</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bits</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>DB23-DB12</td>
<td>12-BIT CLK2 DIVIDER VALUE</td>
</tr>
<tr>
<td>DB11-DB0</td>
<td>RESERVED</td>
</tr>
</tbody>
</table>

DEVIATION REGISTER (R5)

<table>
<thead>
<tr>
<th>Bits</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>DB23-DB12</td>
<td>4-BIT DEV OFFSET WORD</td>
</tr>
<tr>
<td>DB11-DB0</td>
<td>16-BIT DEVIATION VALUE</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bits</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>DB27-DB19</td>
<td>RESERVED</td>
</tr>
<tr>
<td>DB18-DB10</td>
<td>TX RAMP CLK</td>
</tr>
<tr>
<td>DB9-DB0</td>
<td>RESERVED</td>
</tr>
<tr>
<td>DB27-DB20</td>
<td>DEL START EN</td>
</tr>
<tr>
<td>Reserved</td>
<td>RESERVED</td>
</tr>
</tbody>
</table>

STEP REGISTER (R6)

<table>
<thead>
<tr>
<th>Bits</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>DB11-DB0</td>
<td>20-BIT STEP WORD</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bits</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>DB27-DB19</td>
<td>RESERVED</td>
</tr>
<tr>
<td>DB18-DB10</td>
<td>RAMP DEL</td>
</tr>
<tr>
<td>DB9-DB0</td>
<td>RESERVED</td>
</tr>
<tr>
<td>DB27-DB20</td>
<td>DEL DEL START EN</td>
</tr>
<tr>
<td>Reserved</td>
<td>RESERVED</td>
</tr>
</tbody>
</table>

DELAY REGISTER (R7)

<table>
<thead>
<tr>
<th>Bits</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>DB31-DB20</td>
<td>RESERVED</td>
</tr>
<tr>
<td>DB19-DB10</td>
<td>RAMP DEL</td>
</tr>
<tr>
<td>DB9-DB0</td>
<td>RAMP DEL FL</td>
</tr>
<tr>
<td>DB31-DB5</td>
<td>12-BIT DELAY START DIVIDER</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Bits</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>DB4-DB0</td>
<td>RESERVED</td>
</tr>
</tbody>
</table>

Figure 22. Register Summary 2
**FRAC/INT REGISTER (R0) Map**

With Register R0 DB[2:0] set to [0, 0, 0], the on-chip FRAC/INT register is programmed as shown in Figure 23.

**Ramp On**

Setting DB31 to 1 enables the ramp, setting DB31 to 0 disables the ramp.

**MUXOUT Control**

The on-chip multiplexer is controlled by DB[30:27] on the ADF4158. See Figure 23 for the truth table.

**12-Bit Integer Value (INT)**

These 12 bits control what is loaded as the INT value. This is used to determine the overall feedback division factor. It is used in Equation 2. See the INT, FRAC, and R Relationship section for more information.

**12-Bit MSB Fractional Value (FRAC)**

These 12 bits, along with Bits DB[27:15] in the LSB FRAC register (Register R1), control what is loaded as the FRAC value into the fractional interpolator. This is part of what determines the overall feedback division factor. It is also used in Equation 2. These 12 bits are the most significant bits (MSB) of the 25-bit FRAC value, and Bits DB[27:15] in the LSB FRAC register (Register R1) are the least significant bits (LSB). See the RF Synthesizer: A Worked Example section for more information.

![Figure 23. FRAC/INT Register (R0) Map](image-url)
**LSB FRAC REGISTER (R1) MAP**

With Register R1 DB[2:0] set to [0, 0, 1], the on-chip LSB FRAC register is programmed as shown in Figure 24.

**13-Bit LSB FRAC Value**

These 13 bits, along with Bits DB[14:3] in the FRAC/INT register (Register R0), control what is loaded as the FRAC value into the fractional interpolator. This is part of what determines the overall feedback division factor. It is also used in Equation 2. These 13 bits are the least significant bits (LSB) of the 25-bit FRAC value, and Bits DB[14:3] in the INT/FRAC register are the most significant bits (MSB). See the RF Synthesizer: A Worked Example section for more information.

**Reserved Bits**

All reserved bits should be set to 0 for normal operation.

---

### LSB Fractional Value (FRAC)

<table>
<thead>
<tr>
<th>DB31</th>
<th>DB30</th>
<th>DB29</th>
<th>DB28</th>
<th>DB27</th>
<th>DB26</th>
<th>DB25</th>
<th>DB24</th>
<th>DB23</th>
<th>DB22</th>
<th>DB21</th>
<th>DB20</th>
<th>DB19</th>
<th>DB18</th>
<th>DB17</th>
<th>DB16</th>
<th>DB15</th>
<th>DB14</th>
<th>DB13</th>
<th>DB12</th>
<th>DB11</th>
<th>DB10</th>
<th>DB9</th>
<th>DB8</th>
<th>DB7</th>
<th>DB6</th>
<th>DB5</th>
<th>DB4</th>
<th>DB3</th>
<th>DB2</th>
<th>DB1</th>
<th>DB0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>F13</td>
<td>F12</td>
<td>F11</td>
<td>F10</td>
<td>F9</td>
<td>F8</td>
<td>F7</td>
<td>F6</td>
<td>F5</td>
<td>F4</td>
<td>F3</td>
<td>F2</td>
<td>F1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>C3(0)</td>
<td>C2(0)</td>
<td>C1(1)</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Notes**

1. DBB = DOUBLE-BUFFERED BITS.

*The Frac Value is made up of the 12-bit MSB stored in register R0, and the 13-bit LSB register stored in register R1. Frac Value = 13-bit LSB + 12-bit MSB × 2^13.*

---

![Figure 24. LSB FRAC Register (R1) Map](image-url)
R-DIVIDER REGISTER (R2) MAP

With Register R2 DB[2:0] set to [0, 1, 0], the on-chip R-divider register is programmed as shown in Figure 25.

**Reserved Bits**

All reserved bits should be set to 0 for normal operation.

**CSR Enable**

Setting this bit to 1 enables cycle slip reduction. This is a method for improving lock times. Note that the signal at the PFD must have a 50% duty cycle in order for cycle slip reduction to work. In addition, the charge pump current setting must be set to a minimum. See the Cycle Slip Reduction for Faster Lock Times section for more information.

Also note that the cycle slip reduction feature can only be operated when the phase detector polarity setting is positive (DB6 in Register R3). It cannot be used if the phase detector polarity is set to negative.

**Charge Pump Current Setting**

DB[27:24] set the charge pump current setting (see Figure 25). Set these bits to the charge pump current that the loop filter is designed with.

**Prescaler (P/P + 1)**

The dual-modulus prescaler (P/P + 1), along with the INT, FRAC, and MOD counters, determines the overall division ratio from the RFIN to the PFD input.

Operating at CML levels, it takes the clock from the RF input stage and divides it down for the counters. It is based on a synchronous 4/5 core. When set to 4/5, the maximum RF frequency allowed is 3 GHz. Therefore, when operating the ADF4158 above 3 GHz, the prescaler must be set to 8/9. The prescaler limits the INT value.

- With $P = 4/5$, $N_{\text{MIN}} = 23$.
- With $P = 8/9$, $N_{\text{MIN}} = 75$.

**RDIV2**

Setting DB21 to 1 inserts a divide-by-2 toggle flip-flop between the R-counter and the PFD. This can be used to provide a 50% duty cycle signal at the PFD for use with cycle slip reduction.

**Reference Doubler**

Setting DB20 to 0 feeds the RFIN signal directly to the 5-bit RF R-counter, disabling the doubler. Setting this bit to 1 multiplies the RFIN frequency by a factor of 2 before feeding the signal into the 5-bit R-counter. When the doubler is disabled, the RFIN falling edge is the active edge at the PFD input to the fractional synthesizer. When the doubler is enabled, both the rising edge and falling edge of RFIN become active edges at the PFD input.

The maximum allowed RFIN frequency when the doubler is enabled is 30 MHz.

**5-Bit R-Counter**

The 5-bit R-counter allows the input reference frequency (RFIN) to be divided down to produce the reference clock to the phase frequency detector (PFD). Division ratios from 1 to 32 are allowed.

**12-Bit CLK1 Divider**

Bits DB[14:3] are used to program the CLK1 divider, which determines the duration of the time step in ramp mode.
Figure 25. R-Divider Register (R2) Map
FUNCTION REGISTER (R3) MAP

With Register R3 DB[2:0] set to [0, 1, 1], the on-chip function register is programmed as shown in Figure 26.

**Reserved Bits**

All reserved bits should be set to 0 for normal operation.

**N SEL**

This setting is used to circumvent the issue of pipeline delay between an update of the integer and fractional values in the N-counter. Typically, the INT value is loaded first, followed by the FRAC value. This can cause the N-counter value to be at an incorrect value for a brief period of time equal to the pipeline delay (about four PFD cycles). This has no effect if the INT value has not been updated. However, if the INT value has been changed, this can cause the PLL to overshoot in frequency while it tries to lock to the temporarily incorrect N value. After the correct fractional value is loaded, the PLL quickly locks to the correct frequency. Introducing an additional delay to the loading of the INT value using the N SEL bit causes the INT and FRAC values to be loaded at the same time, preventing frequency overshoot. The delay is turned on by setting Bit DB15 to 1.

**SD Reset**

For most applications, DB14 should be set to 0. When DB14 is set to 0, the Σ-Δ modulator is reset on each write to Register R0. If it is not required that the Σ-Δ modulator be reset on each Register R0 write, set this bit to 1.

**Ramp Mode**


**PSK Enable**

When DB9 is set to 1, PSK modulation is enabled. When set to 0, PSK modulation is disabled.

**FSK Enable**

When DB8 is set to 1, FSK modulation is enabled. When set to 0, FSK modulation is disabled.

**Lock Detect Precision (LDP)**

When DB7 is programmed to 0, 24 consecutive PFD cycles of 15 ns must occur before digital lock detect is set. When this bit is programmed to 1, 40 consecutive reference cycles of 15 ns must occur before digital lock detect is set.

**Phase Detector (PD) Polarity**

DB6 sets the phase detector polarity. When the VCO characteristics are positive, set this bit to 1. When the VCO characteristics are negative, set this bit to 0.

**Power-Down**

DB5 provides the programmable power-down mode. Setting this bit to 1 performs a power-down. Setting this bit to 0 returns the synthesizer to normal operation. While in software power-down mode, the part retains all information in its registers. Only when supplies are removed are the register contents lost.

When a power-down is activated, the following events occur:
1. All active dc current paths are removed.
2. The synthesizer counters are forced to their load state conditions.
3. The charge pump is forced into three-state mode.
4. The digital lock-detect circuitry is reset.
5. The RF input is debiased.
6. The input register remains active and capable of loading and latching data.

**Charge Pump Three-State**

DB4 puts the charge pump into three-state mode when programmed to 1. It should be set to 0 for normal operation.

**Counter Reset**

DB3 is the RF counter reset bit. When this bit is set to 1, the RF synthesizer counters are held in reset. For normal operation, set this bit to 0.
Figure 26. Function Register (R3) Map
TEST REGISTER (R4) MAP

With Register R4 DB[2:0] set to [1, 0, 0], the on-chip test register (R4) is programmed as shown in Figure 27.

LE SEL

In some applications, it is necessary to synchronize LE with the reference signal. To do this, DB31 should be set to 1. Synchronization is done internally on the part.

Σ-Δ Modulator Mode

To completely disable the Σ-Δ modulator, set Bits DB[30:26] to 0b01110, which puts the ADF4158 into integer-N mode, and the channel spacing becomes equal to the PFD frequency. Both the 12-bit MSB fractional value (Register R0, DB[14:3]) and the 13-bit LSB fractional value (Register R1, DB[27:15]) must be set to 0. After writing to Register 4, Register 3 must be written to twice to trigger a counter reset. (That is, write Register 3 with DB3 = 1, and then write Register 3 with DB3 = 0.)

All features driven by the Σ-Δ modulator are disabled, such as ramping, PSK, FSK, and phase adjust.

Disabling the Σ-Δ modulator also removes the fixed + (f_{ref}/2^{26}) offset on the VCO output.

For normal operation, set these bits to 0b00000.

Reserved Bits

All reserved bits should be set to 0 for normal operation.

Negative Bleed Current

Setting Bits DB[24:23] to 11 turns on the constant negative bleed current. This ensures that the charge pump operates out of the dead zone. Thus, the phase noise is not degraded and the level of spurs is lower. Enabling constant negative bleed current is particularly important on channels close to multiple PFD frequencies. Refer to the AN-1154 Application Note for more information on the negative bleed current. When using negative bleed current, readback to MUXOUT must be disabled.

Readback to MUXOUT

DB[22:21] enable or disable the readback to MUXOUT function. This function allows reading back the synthesizer’s frequency at the moment of interrupt. When using readback to MUXOUT, negative bleed current must be off.

Clock Divider (DIV) Mode

Bits DB[20:19] are used to enable ramp divider mode or fast lock divider mode. If neither is being used, set these bits to 0b00.

12-Bit CLK₂ Divider Value

Bits DB[18:7] program the clock divider (the CLK₂ timer) when the part operates in ramp mode (see the Timeout Interval section). The CLK₂ timer also determines how long the loop remains in wideband mode when fast lock mode is used (see the Fast Lock Mode section).

Figure 27. Test Register (R4) Map
DEVIATION REGISTER (R5) MAP

With Register R5 DB[2:0] set to [1, 0, 1], the on-chip deviation register is programmed as shown in Figure 28.

Reserved Bits
All reserved bits should be set to 0 for normal operation.

Tx Ramp CLK
Setting DB29 to 0 uses the clock divider clock for clocking the ramp. Setting DB29 to 1 uses the Tx data clock for clocking the ramp.

PAR Ramp
Setting DB28 to 1 enables the parabolic ramp. Setting DB28 to 0 disables the parabolic ramp.

Interrupt
DB[27:26] determine which type of interrupt is used. This feature is used for reading back the INT and FARC value of a ramp at a given moment in time (rising edge on the TXDATA pin triggers the interrupt). From these bits, frequency can be obtained. After readback, the sweep might continue or stop at the readback frequency.

FSK Ramp Enable
Setting DB25 to 1 enables the FSK ramp. Setting DB25 to 0 disables the FSK ramp.

Ramp 2 Enable
Setting DB24 to 1 enables the second ramp. Setting DB24 to 0 disables the second ramp.

Deviation Select
Setting DB23 to 0 chooses the first deviation word. Setting DB23 to 1 chooses the second deviation word.

4-Bit Deviation Offset Word
DB[22:19] determine the deviation offset. The deviation offset affects the deviation resolution.

16-Bit Deviation Word
DB[18:3] determine the signed deviation word. The deviation word defines the deviation step.

Figure 28. Deviation Register (R5) Map
STEP REGISTER (R6) MAP

With Register R6 DB[2:0] set to [1, 1, 0], the on-chip step register is programmed as shown in Figure 29.

Reserved Bits
All reserved bits should be set to 0 for normal operation.

Step SEL
Setting DB23 to 0 chooses Step Word 1. Setting DB23 to 1 chooses Step Word 2.

20-Bit Step Word
DB[22:3] determine the step word. Step word is a number of steps in the ramp.
**DELAY REGISTER (R7) MAP**

With Register R7 DB[2:0] set to [1, 1, 1], the on-chip delay register is programmed as shown in Figure 30.

**Reserved Bits**

All reserved bits should be set to 0 for normal operation.

**Ramp Delay Fast Lock**

Setting DB18 to 1 enables the ramp delay fast-lock function. Setting DB18 to 0 disables this function.

**Ramp Delay**

Setting DB17 to 1 enables the ramp delay function. Setting DB17 to 0 disables this function.

**Delay Clock Select**

Setting DB16 to 0 selects the PFD clock as the delay clock. Setting DB16 to 1 selects PFD × CLK₁ (CLK₁ set by DB[14:3] in Register R2) as delay clock.

**Delayed Start Enable**

Setting DB15 to 1 enables delayed start. Setting DB15 to 0 disables delayed start.

**12-Bit Delayed Start Word**

DB[14:3] determine the delay start word. The delay start word affects the duration of the ramp start delay.

---

**Figure 30. Delay Register (R7) Map**
APPLICATIONS INFORMATION

INITIALIZATION SEQUENCE

After powering up the part, administer the following programming sequence:

1. Delay register (R7)
2. Step register (R6)—load the step register (R6) twice, first with STEP SEL = 0 and then with STEP SEL = 1
3. Deviation register (R5)—load the deviation register (R5) twice, first with DEV SEL = 0 and then with DEV SEL = 1
4. Test register (R4)
5. Function register (R3)
6. R-divider register (R2)
7. LSB FRAC register (R1)
8. FRAC/INT register (R0)

RF SYNTHESIZER: A WORKED EXAMPLE

The following equation governs how the synthesizer should be programmed:

\[
RF_{OUT} = \left[ N + \left( \frac{FRAC}{2^{25}} \right) \right] \times \left[ f_{PFD} \right] \tag{4}
\]

where:
- \(RF_{OUT}\) is the RF frequency output.
- \(N\) is the integer division factor.
- \(FRAC\) is the fractionality.
- \(f_{PFD}\) is the 
PFD comparison frequency.

\[
f_{PFD} = \frac{REFIN \times [(1 + D)/(R \times (1 + T))]}{\left[ N + \left( \frac{FRAC}{2^{25}} \right) \right]} \tag{5}
\]

where:
- \(REFIN\) is the reference frequency input.
- \(D\) is the RF REFIN doubler bit.
- \(R\) is the RF reference division factor.
- \(T\) is the reference divide-by-2 bit (0 or 1).

For example, in a system where a 5.8002 GHz RF frequency output (RF\text{out}) is required and a 10 MHz reference frequency input (REF\text{in}) is available, the frequency resolution is

\[
f_{RES} = \frac{REF\text{in}}{2^{25}}
\]

\[
f_{RES} = \frac{10 \text{ MHz}}{2^{25}} = 0.298 \text{ Hz}
\]

From Equation 5,

\[
f_{PFD} = \left[ 10 \text{ MHz} \times \frac{(1 + 0)/1}{\left[ 5.8002 \text{ GHz} \times (N + \frac{FRAC}{2^{25}}) \right]} \right] = 10 \text{ MHz}
\]

Calculating \(N\) and \(FRAC\) values,

\[
N = \text{int}(RF_{OUT}/f_{PFD}) = 580
\]

\[
FRAC = F_{MSB} \times 2^{13} + F_{LSB}
\]

\[
F_{MSB} = \text{int}(((RF_{OUT}/f_{PFD}) - N) \times 2^{12}) = 81
\]

\[
F_{LSB} = \text{int}(((RF_{OUT}/f_{PFD}) - N) \times 2^{12} - F_{MSB}) \times 2^{13}) = 7537
\]

where:
- \(F_{MSB}\) is the 12-bit MSB FRAC value in Register R0.
- \(F_{LSB}\) is the 13-bit LSB FRAC value in Register R1.
- \(\text{int}()\) makes an integer of the argument in parentheses.

REFERENCE DOUBLER AND REFERENCE DIVIDER

The reference doubler on chip allows the input reference signal to be doubled. This is useful for increasing the PFD comparison frequency. Making the PFD frequency higher improves the noise performance of the system. Doubling the PFD frequency usually improves noise performance by 3 dB.

It is important to note that the PFD cannot be operated above 32 MHz due to a limitation in the speed of the \(\Sigma-\Delta\) circuit of the N-divider.

CYCLE SLIP REDUCTION FOR FASTER LOCK TIMES

In fast-locking applications, a wide loop filter bandwidth is required for fast frequency acquisition, resulting in increased integrated phase noise and reduced spur attenuation. Using cycle slip reduction, the loop bandwidth can be kept narrow to reduce integrated phase noise and attenuate spurs while still realizing fast lock times.

Cycle Slips

Cycle slips occur in integer-N/fractional-N synthesizers when the loop bandwidth is narrow compared with the PFD frequency. The phase error at the PFD inputs accumulates too fast for the PLL to correct, and the charge pump temporarily pumps in the wrong direction, slowing down the lock time dramatically. The ADF4158 contains a cycle slip reduction circuit to extend the linear range of the PFD, allowing faster lock times without loop filter changes.

When the ADF4158 detects that a cycle slip is about to occur, it turns on an extra charge pump current cell. This outputs a constant current to the loop filter or removes a constant current from the loop filter (depending on whether the VCO tuning voltage needs to increase or decrease to acquire the new frequency). The effect is that the linear range of the PFD is increased. Stability is maintained because the current is constant and is not a pulsed current.

If the phase error increases again to a point where another cycle slip is likely, the ADF4158 turns on another charge pump cell. This continues until the ADF4158 detects that the VCO frequency has gone past the desired frequency. It then begins to turn off the extra charge pump cells one by one until they are all turned off and the frequency is settled.

Up to seven extra charge pump cells can be turned on. In most applications, it is enough to eliminate cycle slips altogether, giving much faster lock times.
Setting Bit DB28 in the R-divider register (Register R2) to 1 enables cycle slip reduction. Note that a 45% to 55% duty cycle is needed on the signal at the PFD in order for CSR to operate correctly. The reference divide-by-2 flip-flop can help to provide a 50% duty cycle at the PFD. For example, if a 100 MHz reference frequency is available and the user wants to run the PFD at 10 MHz, setting the R-divide factor to 10 results in a 10 MHz PFD signal that is not 50% duty cycle. By setting the R-divide factor to 5 and enabling the reference divide-by-2 bit, a 50% duty cycle 10 MHz signal can be achieved.

Note that the cycle slip reduction feature can only be operated when the phase detector polarity setting is positive (DB6 in Register R3). It cannot be used if the phase detector polarity is negative.

**MODULATION**

The ADF4158 can operate in frequency shift keying (FSK) or phase shift keying (PSK) mode.

**Frequency Shift Keying (FSK)**

FSK is implemented by setting the ADF4158 N-divider up for the center frequency and then toggling the TXDATA pin. The deviation from the center frequency is set by

\[
 f_{\text{DEV}} = \left( \frac{f_{\text{PFD}}}{2^{25}} \right) \times (\text{DEV} \times 2^{\text{DEV}_\text{OFFSET}}) \tag{7}
\]

where:
- \( f_{\text{PFD}} \) is the PFD frequency.
- \( \text{DEV} \) is a 16-bit word.
- \( \text{DEV}_\text{OFFSET} \) is a 4-bit word.

The ADF4158 implements this by incrementing or decrementing the set N-divide value by \( \text{DEV} \times 2^{\text{DEV}_\text{OFFSET}} \).

**Phase Shift Keying (PSK)**

When the ADF4158 is set up in PSK mode, it is possible to toggle the output phase of the ADF4158 between 0° and 180°. The TXDATA pin controls the phase.

**FSK Settings Worked Example**

For example, take an FSK system operating at 5.8 GHz, with a 25 MHz PFD, 250 kHz deviation and \( \text{DEV}_\text{OFFSET} = 4 \).

Rearrange Equation 4 as follows

\[
 \text{DEV} = \frac{f_{\text{DEV}}}{2^{25}} \times 2^{\text{DEV}_\text{OFFSET}} \tag{8}
\]

\[
 \text{DEV} = \frac{250 \text{ kHz}}{2^{25}} \times 2^{4} = 20,971.52
\]

The DEV value is rounded to 20,972. Toggling the TXDATA pin causes the frequency to hop between ±250 kHz frequencies from the programmed center frequency.

**WAVEFORM GENERATION**

The ADF4158 is capable of generating four types of waveforms in the frequency domain: single ramp burst, single sawtooth burst, sawtooth ramp, and triangular ramp. Figure 31 through Figure 34 show the types of waveforms available.
Waveform Deviations and Timing

Figure 35 shows a version of a burst or ramp. The key parameters that define a burst or ramp are

- Frequency deviation
- Timeout interval
- Number of steps

**Figure 35. Waveform Timing**

### Frequency Deviation

The frequency deviation for each frequency hop is set by

\[ f_{\text{DEV}} = \left( f_{\text{PFD}} / 2^{25} \right) \times \left( \text{DEV} \times 2^{\text{DEV_OFFSET}} \right) \]  

(9)

where:
- \( f_{\text{PFD}} \) is the PFD frequency.
- \( \text{DEV} \) is a 16-bit word.
- \( \text{DEV_OFFSET} \) is a 4-bit word.

### Timeout Interval

The time between each frequency hop is set by

\[ \text{Timer} = \text{CLK}_1 \times \text{CLK}_2 \times (1/f_{\text{PFD}}) \]  

(10)

where:
- \( \text{CLK}_1 \) and \( \text{CLK}_2 \) are 12-bit clock values (12-bit \( \text{CLK}_1 \) divider in R2, 12-bit clock divider in R4—\( \text{CLK} \) DIV set as RAMP DIV).
- \( f_{\text{PFD}} \) is the PFD frequency.

### Number of Steps

A 20-bit step value defines the number of frequency hops that take place. The INT value cannot be incremented by more than \( 2^8 = 256 \) from its starting value.

**Single Ramp Burst**

The most basic waveform is the single ramp burst. All other waveforms are slight variations on this.

In the single ramp burst, the ADF4158 is locked to the frequency defined in the FRAC/INT register. When the ramp mode is enabled, the ADF4158 increments the N-divide value by \( \text{DEV} \times 2^{\text{DEV_OFFSET}} \), causing a frequency shift, \( f_{\text{DEV}} \), on each timer interval. This happens until the set number of steps has taken place. The ADF4158 then retains the final N-divide value.

**Single Sawtooth Burst**

In the single sawtooth burst, the N-divide value is reset to its initial value on the next timeout interval after the number of steps has taken place. The ADF4158 retains this N-divide value.

**Sawtooth Ramp**

The sawtooth ramp is a repeated version of the single sawtooth burst. The waveform repeats until the ramp is disabled.

**Triangular Ramp**

The triangular ramp is similar to the single ramp burst. However, when the steps have been completed, the ADF4158 begins to decrement the N-divide value by \( \text{DEV} \times 2^{\text{DEV_OFFSET}} \) on each timeout interval. When the number of steps has again been completed, it reverts to incrementing the N-divide value. Repeating this creates a triangular waveform. The waveform repeats until the ramp is disabled.

**FMCW Radar Ramp Settings Worked Example**

Take as an example, an FMCW radar system requiring the RF LO to sawtooth ramp over a 50 MHz range every 2 ms. The PFD frequency is 25 MHz, and the RF output range is 5800 MHz to 5850 MHz.

The frequency deviation for each hop in the ramp is set to \( \sim 250 \) kHz.

The frequency resolution of ADF4158 is calculated as follows:

\[ f_{\text{RES}} = f_{\text{PFD}} / 2^{25} \]  

(11)

Numerically:

\[ f_{\text{RES}} = 25 \text{ MHz} / 2^{25} = 0.745 \text{ Hz} \]

The \( \text{DEV_OFFSET} \) is calculated after rearranging Equation 9:

\[ \text{DEV_OFFSET} = \log_2(f_{\text{DEV}}/(f_{\text{RES}} \times \text{DEV_MAX})) \]  

(12)

Expressed in \( \log_{10}(x) \), Equation 10 can be transformed into the following equation:

\[ \text{DEV_OFFSET} = \log_{10}(f_{\text{DEV}}/(f_{\text{RES}} \times \text{DEV_MAX})) / \log_{10}(2) \]  

(13)

where:
- \( \text{DEV_OFFSET} \) is a 4-bit word.
- \( f_{\text{DEV}} \) is frequency deviation.
- \( \text{DEV_MAX} \) (Maximum of the Deviation Word) = 2\( ^{15} \)

Using Equation 13, \( \text{DEV_OFFSET} \) is calculated as follows

\[ \text{DEV_OFFSET} = \log_{10}(250 \text{ kHz}/(0.745 \text{ Hz} \times 2^{15})) / \log_{10}(2) = 3.356 \]

After rounding, \( \text{DEV_OFFSET} = 4 \).

From \( \text{DEV_OFFSET} \), the resolution of frequency deviation can be calculated as follows

\[ f_{\text{DEV_RES}} = f_{\text{RES}} \times 2^{\text{DEV_OFFSET}} \]  

(14)

\[ f_{\text{DEV_RES}} = 0.745 \text{ Hz} \times 2^4 = 11.92 \text{ Hz} \]
To calculate the DEV word, use Equation 15.

\[
DEV = \frac{250 \text{ kHz}}{25 \text{ MHz}} \times 2^{25} \times 2^{4}
\]

Rounding this to 20,972 and recalculating using Equation 9 to get the actual deviation frequency, \( f_{\text{DEV}} \), thus produces the following:

\[
f_{\text{DEV}} = (25 \text{ MHz} / 2^{25}) \times (20,972 \times 2^4) = 250.006 \text{ kHz}
\]

The number of \( f_{\text{DEV}} \) steps required to cover the 50 MHz range is 50 MHz / 250.006 kHz = 200. To cover the 50 MHz range in 2 ms, the ADF4158 must hop every 2 ms / 200 = 10 µs.

Rearrange Equation 10 to set the timer value (and fix CLK2 to 1):

\[
CLK_i = \text{Timer} \times \frac{f_{\text{PFD}}}{CLK2} = 10 \mu s \times 25 \text{ MHz} / 1 = 250
\]

To summarize the settings: DEV = 20,972, number of steps = 200, CLK1 = 250 (12-bit CLK1 divider in R2), CLK2 = 1 (R4—CLK DIV set as RAMP DIV). Using these settings, program the ADF4158 to a center frequency of 5800 MHz, and enable the sawtooth ramp to produce the required waveform. If a triangular ramp was used with the same settings, the ADF4158 would sweep from 5800 MHz to 5850 MHz and back down again. The entire sweep would take 4 ms.

**Activating the Ramp**

After setting all of the previous parameters, the ramp must be activated. It is achieved by choosing the desired type of ramp (DB[11:10] in Register R3) and starting the ramp (DB31 = 1 in Register R0).

**Ramp Programming Sequence**

Set parameters as described in the FMCW Radar Ramp Settings Worked Example section and activate the ramp as described in the Activating the Ramp section in the following register write order.

1. Delay register (R7)
2. Step register (R6)
3. Deviation register (R5)
4. Test register (R4)
5. Function register (R3)
6. R-divider register (R2)
7. LSB FRAC register (R1)
8. FRAC/INT register (R0)

**OTHER WAVEFORMS**

**Two Ramp Rates**

This feature allows for two ramps with different step and deviation settings. It also allows the ramp rate to be reprogrammed while another ramp is running.

**Example**

If, for example

- PLL is locked to 5790 MHz and \( f_{\text{PD}} = 25 \text{MHz} \).
- Ramp 1 jumps 100 steps, each of which lasts 10 µs and has a frequency deviation of 100 kHz.
- Ramp 2 jumps 80 steps, each of which lasts 10 µs and has a frequency deviation of 125 kHz.

Then,

1. DB24 in Register R5 should be set to 1, which activates Ramp 2 rates mode.
2. Program Ramp 1 and Ramp 2 as follows to get two ramp rates:

The resulting ramp with two various rates is shown in Figure 36. Eventually, the ramp must be activated as described in the Activating the Ramp section.

**Ramp Mode with FSK Signal on Ramp**

In traditional approaches a FMCW radars used either linear frequency modulation (LFM) or FSK modulation. These modulations used separately introduce ambiguity between measured distance and velocity, especially in multitarget situations. To overcome this issue and enable unambiguous (range − velocity) multitarget detection, use a ramp with FSK on it.

**Example**

If, for example

- PLL is locked to 5790 MHz. \( f_{\text{PD}} = 25 \text{MHz} \)
- There are 100 steps each of which lasts 10 µs and has a deviation of 100 kHz.
- The FSK signal is 25 kHz.

Then,

1. Program the ramp as described in the FMCW Radar Ramp Settings Worked Example section. While doing that DB23 in Register R5 and DB23 in Register R6 should be set to 0.
2. Set the bits in Register R5 as follows to program FSK on ramp to 25 kHz: DB[18:3] = 4194 (deviation word), DB[22:19] = 3 (deviation offset), DB23 = 1 (deviation select for FSK on ramp), and DB25 = 1 (ramp with FSK enabled).
An example of ramp with FSK on the top of it is shown in Figure 37. Eventually, the ramp must be activated as described in the Activating the Ramp section.

**Delayed Start**

A delayed start can be used with two different parts to control the start time. The idea of delayed start is shown in Figure 38.

**Example**

For example, to program a delayed start with two different parts to control the start time,

1. Set DB15 in Register R7 to 1 to enable the delayed start of ramp option.
2. Set Bit DB16 in Register R7 to 0 and the 12-bit delay start word (DB[14:3] in Register R7) to 125 to delay the ramp by 5 µs, \( f_{PFD} = 25 \text{ MHz} \). The delay is calculated as follows:
   \[
   \text{Delay} = t_{PFD} \times \text{Delay Start Word} \\
   = 40 \text{ ns} \times 125 = 5 \mu \text{s}
   \]

   If a longer delay is needed, for example, 125 µs, Bit DB16 in Register R7 should be set to 1 and the 12-bit delay start word (DB[14:3] in Register R7) should be set to 125. The delay is calculated as follows
   \[
   \text{Delay} = t_{PFD} \times \text{CLK1} \times \text{Delay Start Word} \\
   = 40 \text{ ns} \times 25 \times 125 = 125 \mu \text{s}
   \]

   There is also a possibility to activate fast-lock operation for the first period of delay. This is done by setting Bit DB18 in Register R7 to 1. This feature is useful for sawtooth ramps to mitigate the frequency overshoot on the transition from one sawtooth to the next. Eventually, the ramp must be activated as described in the Activating the Ramp section.

**Nonlinear Ramp Mode**

The ADF4158 is capable of generating a parabolic ramp. The output frequency is generated according to the following equation:

\[
\begin{align*}
  f_{OUT}(n) &= f_{OUT}(n) + n \times f_{DEV} \\
\end{align*}
\]

where:

- \( f_{OUT} \) is output frequency.
- \( n \) is step number.
- \( f_{DEV} \) is frequency deviation.
The following example explains how to set up and use this function.

**Example**

\[ f_{\text{OUT}} = 5790 \text{ MHz} \]
\[ f_{\text{DEV}} = 100 \text{ kHz} \]

Number of steps = 50
Duration of a single step = 10 µs
Ramp mode must be either triangular (Register R3, DB[11:10] = 01) or single ramp burst (Register R3, DB[11:10] = 11).

In the first case, the generated frequency range is calculated as follows:

\[
\Delta f = f_{\text{DEV}} \times \left( \text{Number of Steps} + 2 \right) \times \left( \text{Number of Steps} + 1 \right)/2
\]
\[
= 132.6 \text{ MHz}
\]

In the second case, the generated frequency range is calculated as follows:

\[
\Delta f = f_{\text{DEV}} \times \left( \text{Number of Steps} + 1 \right) \times \text{Number of Steps}/2
\]
\[
= 127.5 \text{ MHz}
\]

The timer is set in the same way as for its linear ramps described in the Waveform Generation section.

Activation of the parabolic ramp is achieved by setting Bit DB28 in Register R5 to 1.

Next the counter reset (DB3 in Register R3) should be set first to 1 and then to 0.

Eventually, the ramp must be activated as described in the Activating the Ramp section.

**Ramp Complete Signal to MUXOUT**

Ramp complete signal on MUXOUT is shown in Figure 41.

**EXTERNAL CONTROL OF RAMP STEPS**

The internal ramp clock can be bypassed and each step can be triggered by a pulse on the TXDATA pin. This allows for more transparent control of each step. Enable this feature by setting Bit DB29 in Register R5 to 1.

**Interrupt Modes and Frequency Readback**

Interrupt modes are triggered from the rising edge of TXDATA. Depending on the settings of DB[27:26] in Register R5, the modes in Table 7 are activated.

<table>
<thead>
<tr>
<th>Mode</th>
<th>Action</th>
</tr>
</thead>
<tbody>
<tr>
<td>DB[27:26] = 00</td>
<td>Interrupt is off</td>
</tr>
<tr>
<td>DB[27:26] = 01</td>
<td>Interrupt on TXDATA, sweep continues</td>
</tr>
<tr>
<td>DB[27:26] = 11</td>
<td>Interrupt on TXDATA, sweep stops</td>
</tr>
</tbody>
</table>

When an interrupt takes place, the data consisting of the INT and FRAC values can be read back via MUXOUT. The data is made up of 37 bits, 12 of which represent the INT value and 25 the FRAC value.

The idea of frequency readback is shown in Figure 43.

Note that DB[22:21] in Register R4 should be set to 0b10 and DB[30:27] in Register R0 (MUXOUT control) should be set to 15 (1111).

The sequence is also shown in Figure 45.
FAST LOCK MODE

The ADF4158 can operate in fast lock mode. In this mode, the charge pump current is boosted and additional resistors are connected to maintain the stability of the loop.

Fast Lock Timer and Register Sequences

When fast lock mode is enabled (Register R4, DB[20:19]), after a write to Register R0, the PLL operates in a wide bandwidth mode for a selected amount of time. Before fast lock is enabled, the initialization sequence must be performed after the part is first powered up (see the Initialization Sequence section). The time in bandwidth mode is set by:

\[ \text{CLK}_1 \times \text{CLK}_2 / f_{PFD} = \text{Time in Wide Bandwidth} \]

where:
- \( \text{CLK}_1 \) = Register R2, DB[14:3].
- \( \text{CLK}_2 \) = Register R4, DB[18:7].
- \( f_{PFD} \) = the PFD frequency.

Note that the fast lock feature does not work in ramp mode.

Fast Lock Example

In this example, the PLL has \( f_{PFD} \) of 100 MHz and requires being in wide bandwidth mode for 12 µs.

\[ \text{CLK}_1 \times \text{CLK}_2 / f_{PFD} = 12 \text{ µs} \]
\[ \text{CLK}_1 \times \text{CLK}_2 = (12 \times 10^{-6})(100 \times 10^6) = 1200 \]

Therefore, \( \text{CLK}_1 = 12 \) and \( \text{CLK}_2 = 100 \), which results in 12 µs.

Fast Lock Loop Filter Topology

To use fast lock mode, an extra connection from the PLL to the loop filter is needed. The damping resistor in the loop filter must be reduced to \( \frac{1}{4} \) of its value in wide bandwidth mode. This reduction is required because the charge pump current is increased by 16 in wide bandwidth mode, and stability must be ensured.

To further enhance stability and mitigate frequency overshoot during a frequency change in wide bandwidth mode, Resistor R3 is connected (see Figure 46). During fast lock, the SW1 pin is shorted to ground, and the SW2 pin is connected to CP (set Bits DB[20:19] in Register R4 to 01 for fast lock divider).

The following two topologies can be used:

- Divide the damping resistor (R1) into two values (R1 and R1A) that have a ratio of 1:3 (see Figure 46).
- Connect an extra resistor (R1A) directly from SW1 (see Figure 47). The extra resistor must be selected such that the parallel combination of an extra resistor and the damping resistor (R1) is reduced to \( \frac{1}{4} \) of the original value of R1.

For both topologies, the ratio R3:R2 must equal 1:4.

For more fast lock topologies, see ADIsimPLL.
SPUR MECHANISMS

The fractional interpolator in the ADF4158 is a third-order Σ-Δ modulator (SDM) with a 25-bit fixed modulus (MOD). The SDM is clocked at the PFD reference rate \( f_{\text{ref}} \) that allows PLL output frequencies to be synthesized at a channel step resolution of \( f_{\text{ref}}/\text{MOD} \). The various spur mechanisms possible with fractional-N synthesizers and how they affect the ADF4158 are discussed in this section.

**Fractional Spurs**

In most fractional synthesizers, fractional spurs can appear at the set channel spacing of the synthesizer. In the ADF4158, these spurs do not appear. The high value of the fixed modulus in the ADF4158 makes the SDM quantization error spectrum look like broadband noise, effectively spreading the fractional spurs into noise.

**Integer Boundary Spurs**

Interactions between the RF VCO frequency and the PFD frequency can lead to spurs known as integer boundary spurs. When these frequencies are not integer related (which is the purpose of the fractional-N synthesizer), spur sidebands appear on the VCO output spectrum at an offset frequency that corresponds to the beat note or difference frequency between an integer multiple of the PFD and the VCO frequency.

These spurs are named integer boundary spurs because they are more noticeable on channels close to integer multiples of the PFD where the difference frequency can be inside the loop bandwidth. These spurs are attenuated by the loop filter on channels far from integer multiples of the PFD.

**Reference Spurs**

Reference spurs are generally not a problem in fractional-N synthesizers because the reference offset is far outside the loop bandwidth. However, any reference feedthrough mechanism that bypasses the loop can cause a problem. One such mechanism is the feedthrough of low levels of on-chip reference switching noise out through the RF\(_{\text{IN}}\) pins back to the VCO, resulting in reference spur levels as high as \(-90\) dBc. Take care in the printed circuit board (PCB) layout to ensure that the VCO is well separated from the input reference to avoid a possible feedthrough path on the board.

LOW FREQUENCY APPLICATIONS

The specification on the RF input is 0.5 GHz minimum; however, RF frequencies lower than this can be used if the minimum slew rate specification of 400 V/µs is met. An appropriate LVDS driver can be used to square up the RF signal before it is fed back to the ADF4158 RF input. The FIN1001 from Fairchild Semiconductor is one such LVDS driver.

FILTER DESIGN—ADIsimPLL

A filter design and analysis program is available to help the user implement PLL design. Visit [http://www.analog.com/pll](http://www.analog.com/pll) for a free download of the ADIsimPLL software. This software designs, simulates, and analyzes the entire PLL frequency domain and time domain response. Various passive and active filter architectures are allowed.

PCB DESIGN GUIDELINES FOR THE CHIP SCALE PACKAGE

The lands on the chip scale package (CP-24) are rectangular. The PCB pad for these should be 0.1 mm longer than the package land length and 0.05 mm wider than the package land width. Center the land on the pad. This ensures that the solder joint size is maximized.

The bottom of the chip scale package has a central thermal pad. The thermal pad on the PCB should be at least as large as this exposed pad. On the PCB, there should be a clearance of at least 0.25 mm between the thermal pad and the inner edges of the pad pattern. This ensures that shorting is avoided.

Thermal vias can be used on the PCB thermal pad to improve the thermal performance of the package. If vias are used, they should be incorporated into the thermal pad at 1.2 mm pitch grid. The via diameter should be between 0.3 mm and 0.33 mm, and the via barrel should be plated with 1 ounce of copper to plug the via. Connect the PCB thermal pad to AGND.
APPLICATION OF ADF4158 IN FMCW RADAR

The ADF4158 in FMCW radar is used for generating ramps (sawtooth or triangle) that are necessary for this type of radar to operate. Traditionally, the PLL was driven directly by a direct digital synthesizer (DDS) to generate the required type of waveform.

Due to the implemented waveform generating mechanism on the ADF4158, a DDS is no longer needed, which reduces cost. In addition, the PLL solution has advantages over another method (the DAC driving the VCO directly) for generating FMCW ramps, which suffered from VCO tuning characteristics nonlinearities requiring compensation. The PLL method gives highly linear ramps without the need for calibration.

The application of ADF4158 in FMCW radar is shown in Figure 48.
OUTLINE DIMENSIONS

COMPLIANT TO JEDEC STANDARDS MO-220-WGGD.

Figure 49. 24-Lead Lead Frame Chip Scale Package [LFCSP]
4 mm × 4 mm Body and 0.75 mm Package Height
(CP-24-7)
Dimensions shown in millimeters

ORDERING GUIDE

<table>
<thead>
<tr>
<th>Model</th>
<th>Temperature Range</th>
<th>Package Description</th>
<th>Package Option</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADF4158CCPZ</td>
<td>−40°C to +125°C</td>
<td>24-Lead Lead Frame Chip Scale Package [LFCSP]</td>
<td>CP-24-7</td>
</tr>
<tr>
<td>ADF4158CCPZ-RL7</td>
<td>−40°C to +125°C</td>
<td>24-Lead Lead Frame Chip Scale Package [LFCSP]</td>
<td>CP-24-7</td>
</tr>
<tr>
<td>ADF4158WCCPZ</td>
<td>−40°C to +125°C</td>
<td>24-Lead Lead Frame Chip Scale Package [LFCSP]</td>
<td>CP-24-7</td>
</tr>
<tr>
<td>ADF4158WCCPZ-RL7</td>
<td>−40°C to +125°C</td>
<td>24-Lead Lead Frame Chip Scale Package [LFCSP]</td>
<td>CP-24-7</td>
</tr>
<tr>
<td>EVAL-ADF4158EB1Z</td>
<td>−40°C to +125°C</td>
<td>Evaluation Board</td>
<td></td>
</tr>
</tbody>
</table>

1 Z = RoHS Compliant Part.
2 W = Qualified for Automotive Applications.

AUTOMOTIVE PRODUCTS

The ADF4158W models are available with controlled manufacturing to support the quality and reliability requirements of automotive applications. Note that these automotive models may have specifications that differ from the commercial models; therefore, designers should review the Specifications section of this data sheet carefully. Only the automotive grade products shown are available for use in automotive applications. Contact your local Analog Devices account representative for specific product ordering information and to obtain the specific Automotive Reliability reports for these models.

PC refers to a communications protocol originally developed by Philips Semiconductors (now NXP Semiconductors).