FEATURES
Fractional-N synthesizer and integer N synthesizer
High voltage charge pump: $V_P = 6.0 \text{ V to } 30 \text{ V}$
Radio frequency (RF) bandwidth to 5.0 GHz
Programmable output divider
Synthesizer power supply: 3.0 V to 3.6 V
Programmable dual-modulus prescaler
Programmable output power level
Programmable charge pump currents
RF output mute function
3-wire serial interface
Analog and digital lock detect

APPLICATIONS
Wireless infrastructure
Microwave point to point/point to multipoint radios
Very small aperture terminal (VSAT) radios
Test equipment
Private land mobile radios

GENERAL DESCRIPTION
The ADF4152HV is a 5.0 GHz, fractional-N or integer N frequency synthesizer with an integrated high voltage charge pump. The synthesizer can drive external wideband voltage controlled oscillators (VCOs) directly, eliminating the need for operational amplifiers to achieve higher tuning voltages. The integrated high voltage charge pump simplifies design and reduces cost while improving phase noise, in contrast to active filter topologies, which tend to degrade phase noise compared to passive filter topologies.

The VCO frequency can be divided by 1, 2, 4, 8, or 16 to allow the user to generate RF output frequencies as low as 31.25 MHz. For applications that require isolation, the RF output stage can be muted. The mute function is both pin and software controllable.

A simple 3-wire interface controls all on-chip registers. The charge pump operates from a power supply ranging from 6.0 V to 30 V, whereas the rest of the device operates from 3.0 V to 3.6 V. The ADF4152HV can be powered down when not in use.
TABLE OF CONTENTS

Features ................................................. 1
Applications ........................................... 1
General Description .............................. 1
Functional Block Diagram .................... 1
Revision History ................................. 2
Specifications ........................................
  Timing Characteristics ................. 5
  Absolute Maximum Ratings ......... 6
  Transistor Count ......................... 6
  Thermal Resistance ................. 6
  ESD Caution ........................... 6
Pin Configuration and Function Descriptions 7
Typical Performance Characteristics ..... 9
Theory of Operation ...............................
  Reference Input Section .......... 11
  RF N Divider .......................... 11
  Phase Frequency Detector (PFD) and High Voltage Charge
    Pump .................................. 11
  MUXOUT and Lock Detect.......... 12
  Input Shift Registers .......... 12
  Program Modes ................. 12
  Output Stage .................. 12
Register Maps .................................... 13

Register 0 .................................................. 14
Register 1 .................................................. 15
Register 2 .................................................. 16
Register 3 .................................................. 18
Register 4 .................................................. 19
Register 5 .................................................. 20
Register Initialization Sequence .......... 20
RF Synthesizer—A Worked Example ...... 20
Reference Doubler and Reference Divider 21
12-Bit Programmable Modulus .......... 21
Spurious Optimization and Boost Mode 21
Spur Mechanisms .......................... 21
Spur Consistency and Fractional Spur Optimization 22
Phase Resync .............................. 22
Applications Information .................... 23
  Ultrawideband PLL .................. 23
  Microwave PLL ........................ 23
  Generating the High Voltage Supply 24
  Interfacing to the ADuC702x and the ADSP-BF527 .... 25
  PCB Design Guidelines for a Chip Scale Package .... 25
  Output Matching ..................... 26
Outline Dimensions .......................... 27
Ordering Guide ............................... 27

REVISION HISTORY

7/2016—Revision 0: Initial Version
**SPECIFICATIONS**

AVDD = DVDD = SDVDD = 3.3 V ± 10%; Vp = 6.0 V to 30 V; GND = 0 V; operating temperature range is TA = −40°C to +85°C, unless otherwise noted. VCP is the voltage at the CPout pin.

<table>
<thead>
<tr>
<th>Table 1.</th>
<th>Parameter</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
<th>Test Conditions/Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>REFIN CHARACTERISTICS</strong></td>
<td>Input Frequency</td>
<td>10</td>
<td>300</td>
<td>MHz</td>
<td>For f &lt; 10 MHz, ensure slew rate &gt; 21 V/µs</td>
<td>Reference doubler enabled (DB25 bit in Register 2 is set to 1)</td>
</tr>
<tr>
<td></td>
<td>Input Sensitivity</td>
<td>0.7</td>
<td>AVDD</td>
<td>V p-p</td>
<td>Biased at AVDD/2; ac coupling ensures AVDD/2 bias</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Input Capacitance</td>
<td>5.0</td>
<td>pF</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Input Current</td>
<td>±60</td>
<td>µA</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>RF INPUT CHARACTERISTICS</strong></td>
<td>RF Input Frequency (RFIN±)</td>
<td>0.5</td>
<td>4.0</td>
<td>GHz</td>
<td>−10 dBm ≤ RF input power ≤ +5 dBm</td>
<td></td>
</tr>
<tr>
<td></td>
<td>RF Output Buffer Disabled</td>
<td>0.5</td>
<td>5.0</td>
<td>GHz</td>
<td>−5 dBm ≤ RF input power ≤ +5 dBm</td>
<td></td>
</tr>
<tr>
<td></td>
<td>RF Output Buffer Enabled</td>
<td>0.5</td>
<td>3.5</td>
<td>GHz</td>
<td>−10 dBm ≤ RF input power ≤ +5 dBm</td>
<td></td>
</tr>
<tr>
<td></td>
<td>RF Output Buffer and Dividers Enabled</td>
<td>0.5</td>
<td>3.0</td>
<td>GHz</td>
<td>−10 dBm ≤ RF input power ≤ +5 dBm</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Prescaler Output Frequency</td>
<td>750</td>
<td>MHz</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>PHASE DETECTOR</strong></td>
<td>Phase Detector Frequency</td>
<td>26</td>
<td>MHz</td>
<td>Low noise mode</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>20</td>
<td>MHz</td>
<td>Low spur mode</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>26</td>
<td>MHz</td>
<td>Integer N mode</td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>HIGH VOLTAGE CHARGE PUMP</strong></td>
<td>Charge Pump Current, ICP</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Sink/Source</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>High Value</td>
<td>384</td>
<td>µA</td>
<td></td>
<td>RSET = 5.1 kΩ</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Low Value</td>
<td>48</td>
<td>µA</td>
<td></td>
<td>RSET = 5.1 kΩ</td>
<td></td>
</tr>
<tr>
<td></td>
<td>High Value vs. RSET</td>
<td>196</td>
<td></td>
<td>µA</td>
<td>RSET = 10 kΩ</td>
<td></td>
</tr>
<tr>
<td></td>
<td>RSET Range</td>
<td>3.3</td>
<td>10</td>
<td>kΩ</td>
<td>RSET = 3.3 kΩ</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Sink and Source Current Matching</td>
<td>6</td>
<td>%</td>
<td>1.0 V ≤ VCP ≤ (VP − 1.0 V); Vp = 6 V to 30 V</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Absolute ICP Accuracy</td>
<td>3</td>
<td>%</td>
<td>1.0 V ≤ VCP ≤ (VP − 1.0 V)</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>ICP vs. VCP</td>
<td>2.5</td>
<td>%</td>
<td>VCP = VP/2</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>ICP vs. Temperature</td>
<td>2.5</td>
<td>%</td>
<td>VCP = VP/2</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>ICP Leakage</td>
<td>2.5</td>
<td>nA</td>
<td>VCP = VP/2</td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>LOGIC INPUTS</strong></td>
<td>Input Voltage</td>
<td>2.0</td>
<td>V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>High, VINH</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Low, VINL</td>
<td>0.6</td>
<td>V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Input Current, IINH/IINL</td>
<td>±1</td>
<td>µA</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Input Capacitance, Cin</td>
<td>15.0</td>
<td>pF</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>LOGIC OUTPUTS</strong></td>
<td>Output Voltage</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>High, VOH</td>
<td>DVDD − 0.4</td>
<td>V</td>
<td>CMOS output selected</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Low, VOL</td>
<td>0.4</td>
<td>V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Output High Current, IOH</td>
<td>500</td>
<td>µA</td>
<td>IOL = 500 µA</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
### POWER SUPPLIES

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
<th>Test Conditions/Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>AVDD</td>
<td>3.0</td>
<td>3.6</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>DVDD, SDVDD</td>
<td>AVDD</td>
<td>V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Vp</td>
<td>6.0</td>
<td>30</td>
<td>V</td>
<td></td>
<td>Set the Vp supply at least 1 V above the maximum desired tuning voltage Vp = 30 V</td>
</tr>
<tr>
<td>Ipv</td>
<td>1</td>
<td>2.5</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Ipv + Ipd + Ipd^1</td>
<td>50</td>
<td>60</td>
<td>mA</td>
<td></td>
<td>Each output divide by 2 consumes 6 mA typical</td>
</tr>
<tr>
<td>Current per Output Divider</td>
<td>6 to 24</td>
<td>mA</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Irefout^2</td>
<td>20</td>
<td>32</td>
<td>mA</td>
<td></td>
<td>RF output stage is programmable</td>
</tr>
</tbody>
</table>

### RF OUTPUT CHARACTERISTICS

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value</th>
<th>Condition</th>
</tr>
</thead>
<tbody>
<tr>
<td>Output Frequency Using RF Output Dividers</td>
<td>31.25 MHz</td>
<td>500 MHz VCO input and divide by 16 selected</td>
</tr>
<tr>
<td>Second-Order Harmonic Distortion</td>
<td>−19 dBc</td>
<td>Fundamental VCO output</td>
</tr>
<tr>
<td>Third-Order Harmonic Distortion</td>
<td>−13 dBc</td>
<td>Divided VCO output</td>
</tr>
<tr>
<td>Minimum RF Output Power(RFout±)^2</td>
<td>−4 dBm</td>
<td>Programmable in 3 dB steps</td>
</tr>
<tr>
<td>Maximum RF Output Power(RFout±)^2</td>
<td>5 dBm</td>
<td>Programmable in 3 dB steps</td>
</tr>
<tr>
<td>Output Power Variation vs. Supply</td>
<td>±1 dB</td>
<td>Pull-up supply on Pin 18 and Pin 19 varied from 3.0 V to 3.6 V</td>
</tr>
<tr>
<td>Output Power Variation vs. Temperature</td>
<td>±37 dBm</td>
<td>PDB_RF pin brought low; RFout± = 2 GHz</td>
</tr>
<tr>
<td>Level of Signal with RF Mute Enabled</td>
<td>−37 dBm</td>
<td>From −40°C to +85°C</td>
</tr>
</tbody>
</table>

### NOISE CHARACTERISTICS

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value</th>
<th>Condition</th>
</tr>
</thead>
<tbody>
<tr>
<td>Normalized In-Band Phase Noise Floor (PNsynth)^3</td>
<td>−213 dBc/Hz</td>
<td>Low noise mode</td>
</tr>
<tr>
<td>Normalized 1/f Phase Noise (PN1_f)^4</td>
<td>−203 dBc/Hz</td>
<td>Low spur mode</td>
</tr>
<tr>
<td>RF Output Divider Noise Floor</td>
<td>−155 dBc/Hz</td>
<td>Measured at 10 MHz offset</td>
</tr>
<tr>
<td>Spurious Signals Due to Phase Frequency Detector (PFD) Frequency</td>
<td>−70 dBc</td>
<td>At RFout+/-RFout− pins</td>
</tr>
<tr>
<td></td>
<td>−85 dBc</td>
<td>At VCO output</td>
</tr>
</tbody>
</table>

1 T_a = 25°C; AVDD = DVDD = 3.3 V; prescaler = 8/9; f_{refm} = 100 MHz; f_{ref} = 25 MHz; f_p = 1.75 GHz.
2 Using 50 Ω resistors to AVDD, into a 50 Ω load.
3 This figure can be used to calculate phase noise for any application. To calculate in-band phase noise performance as seen at the VCO output, use the following formula:
\[ PN_{synth} = PN_{tot} - 10 \log(f_{ref}) - 20 \log(N) \]
where PN_{tot} is the measured in-band phase noise at the VCO output.
4 The PLL phase noise is composed of flicker (1/f) noise plus the normalized PLL noise floor. The flicker noise is specified at a 10 kHz offset and normalized to 1 GHz. The formula for calculating the 1/f noise contribution at an RF frequency (f_p) and at a frequency offset (f) is given by \[ PN = PN_{1/f} + 10 \log(10 \text{kHz}/f) + 20 \log(f_p/1 \text{GHz}) \]. Both the normalized phase noise floor and flicker noise are modeled in ADIsimPLL.
TIMING CHARACTERISTICS

$AV_{DD} = DV_{DD} = SDV_{DD} = 3.3 \, V \pm 10 \%; V_P = 6.0 \, V \text{ to } 30 \, V; \text{ GND} = 0 \, V; \text{ operating temperature range is } T_A = -40^\circ C \text{ to } +85^\circ C,$ unless otherwise noted.

Table 2.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Limit</th>
<th>Unit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>$t_1$</td>
<td>20</td>
<td>ns min</td>
<td>LE setup time</td>
</tr>
<tr>
<td>$t_2$</td>
<td>10</td>
<td>ns min</td>
<td>DATA to CLK setup time</td>
</tr>
<tr>
<td>$t_3$</td>
<td>10</td>
<td>ns min</td>
<td>DATA to CLK hold time</td>
</tr>
<tr>
<td>$t_4$</td>
<td>25</td>
<td>ns min</td>
<td>CLK high duration</td>
</tr>
<tr>
<td>$t_5$</td>
<td>25</td>
<td>ns min</td>
<td>CLK low duration</td>
</tr>
<tr>
<td>$t_6$</td>
<td>10</td>
<td>ns min</td>
<td>CLK to LE setup time</td>
</tr>
<tr>
<td>$t_7$</td>
<td>20</td>
<td>ns min</td>
<td>LE pulse width</td>
</tr>
</tbody>
</table>

Timing Diagram

![Timing Diagram](image)

Figure 2. Timing Diagram
ABSOLUTE MAXIMUM RATINGS

$T_A = 25^\circ C$, unless otherwise noted.

Table 3.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Rating</th>
</tr>
</thead>
<tbody>
<tr>
<td>$AV_{DD}$ to GND$^1$</td>
<td>$-0.3 \text{ V to } +3.9 \text{ V}$</td>
</tr>
<tr>
<td>$AV_{DD}$ to $DV_{DD}$</td>
<td>$-0.3 \text{ V to } +0.3 \text{ V}$</td>
</tr>
<tr>
<td>$V_{PE}$ to GND$^1$</td>
<td>$-0.3 \text{ V to } +33 \text{ V}$</td>
</tr>
<tr>
<td>Digital Input/Output (I/O) Voltage to GND$^1$</td>
<td>$-0.3 \text{ V to } AV_{DD} + 0.3 \text{ V}$</td>
</tr>
<tr>
<td>Analog I/O Voltage to GND$^1$</td>
<td>$-0.3 \text{ V to } DV_{DD} + 0.3 \text{ V}$</td>
</tr>
<tr>
<td>REF$^1$ to GND$^1$</td>
<td>$-0.3 \text{ V to } AV_{DD} + 0.3 \text{ V}$</td>
</tr>
<tr>
<td>Operating Temperature Range</td>
<td>$-40^\circ C \text{ to } +85^\circ C$</td>
</tr>
<tr>
<td>Storage Temperature Range</td>
<td>$-65^\circ C \text{ to } +125^\circ C$</td>
</tr>
<tr>
<td>Maximum Junction Temperature</td>
<td>$150^\circ C$</td>
</tr>
<tr>
<td>Reflow Soldering</td>
<td></td>
</tr>
<tr>
<td>Peak Temperature</td>
<td>$260^\circ C$</td>
</tr>
<tr>
<td>Time at Peak Temperature</td>
<td>40 sec</td>
</tr>
</tbody>
</table>

$^1$ GND = CP$_{GND}$ = SD$_{GND}$ = 0 V.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

TRANSISTOR COUNT

The transistor count for the ADF4152HV is 23,380 (CMOS) and 809 (bipolar).

THERMAL RESISTANCE

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Careful attention to PCB thermal design is required. $\theta_{JA}$ is the natural convection junction to ambient thermal resistance measured in a one cubic foot sealed enclosure.

Table 4. Thermal Resistance

<table>
<thead>
<tr>
<th>Package Type</th>
<th>$\theta_{JA}$</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>CP-32-11</td>
<td>27.3</td>
<td>°C/W</td>
</tr>
</tbody>
</table>

ESD CAUTION

ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.
Table 5. Pin Function Descriptions

<table>
<thead>
<tr>
<th>Pin No.</th>
<th>Mnemonic</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1, 7, 8, 12, 16, 17, 23, 24, 30, 32</td>
<td>GND</td>
<td>Ground. Tie all ground pins together.</td>
</tr>
<tr>
<td>2</td>
<td>CLK</td>
<td>Serial Clock Input. Data is clocked into the 32-bit shift register on the CLK rising edge. This input is a high impedance CMOS input.</td>
</tr>
<tr>
<td>3</td>
<td>DATA</td>
<td>Serial Data Input. The serial data is loaded MSB first with the three LSBs as the control bits. This input is a high impedance CMOS input.</td>
</tr>
<tr>
<td>4</td>
<td>LE</td>
<td>Load Enable. When LE goes high, the data stored in the 32-bit shift register is loaded into the register that is selected by the three control bits. This input is a high impedance CMOS input.</td>
</tr>
<tr>
<td>5</td>
<td>CE</td>
<td>Chip Enable. A logic low on this pin powers down the device and puts the charge pump into three-state mode. A logic high on this pin powers up the device.</td>
</tr>
<tr>
<td>6</td>
<td>Vp</td>
<td>High Voltage Charge Pump Power Supply. Place decoupling capacitors to the ground plane as close to this pin as possible. The decoupling capacitors must have the appropriate voltage rating (a value of 10 µF is recommended). Take care to ensure that Vp does not exceed the absolute maximum ratings on power-up (see Table 3). A 10 Ω series resistor can significantly reduce voltage overshoot with minimal voltage drop.</td>
</tr>
<tr>
<td>9</td>
<td>CPout</td>
<td>High Voltage Charge Pump Output. When enabled, this output provides ±ICP to the external passive loop filter. The output of the loop filter is connected to the voltage tuning port of the external VCO.</td>
</tr>
<tr>
<td>10</td>
<td>CPGND</td>
<td>High Voltage Charge Pump Ground. Tie all ground pins together.</td>
</tr>
<tr>
<td>11, 13, 20</td>
<td>AVDD</td>
<td>Analog Power Supply. This pin ranges from 3.0 V to 3.6 V. Place decoupling capacitors to the ground plane as close to this pin as possible. AVDD must have the same value as DVDD.</td>
</tr>
<tr>
<td>14</td>
<td>RFIN+</td>
<td>Positive RF Input. The output of the VCO or external prescaler must be ac-coupled to this pin.</td>
</tr>
<tr>
<td>15</td>
<td>RFIN−</td>
<td>Complementary RF Input. If a single-ended input is required, this pin can be tied to ground via a 100 pF capacitor.</td>
</tr>
<tr>
<td>18</td>
<td>RFOUT−</td>
<td>Divided Down Output of RFIN−. This pin can be left unconnected if the divider functionality is not required.</td>
</tr>
<tr>
<td>19</td>
<td>RFOUT+</td>
<td>Divided Down Output of RFIN+. This pin can be left unconnected if the divider functionality is not required.</td>
</tr>
<tr>
<td>21</td>
<td>PDBRF</td>
<td>RF Power-Down. A logic low on this pin mutes the RF outputs. This function is also software controllable.</td>
</tr>
<tr>
<td>22</td>
<td>DVDD</td>
<td>Digital Power Supply. Place decoupling capacitors to the ground plane as close to this pin as possible. DVDD must have the same value as AVDD.</td>
</tr>
<tr>
<td>25</td>
<td>REFIN</td>
<td>Reference Input. This CMOS input has a nominal threshold of AVDD/2 and a dc equivalent input resistance of 100 kΩ. This input can be driven from a thermally compensated crystal oscillator (TCXO) or other reference.</td>
</tr>
<tr>
<td>26</td>
<td>LD</td>
<td>Lock Detect Output. A logic high output on this pin indicates a phase-locked loop (PLL) lock. A logic low output indicates loss of PLL lock.</td>
</tr>
<tr>
<td>Pin No.</td>
<td>Mnemonic</td>
<td>Description</td>
</tr>
<tr>
<td>---------</td>
<td>----------</td>
<td>-------------</td>
</tr>
<tr>
<td>27</td>
<td>MUXOUT</td>
<td>Multiplexer Output. The multiplexer output allows the lock detect, the N divider value, or the R counter value to be accessed externally.</td>
</tr>
<tr>
<td>28</td>
<td>SDVDD</td>
<td>Digital Σ-Δ Modulator Power Supply. Place decoupling capacitors to the ground plane as close to this pin as possible. SDVDD must have the same value as AVDD.</td>
</tr>
<tr>
<td>29</td>
<td>SDGND</td>
<td>Digital Σ-Δ Modulator Ground. Tie all ground pins together.</td>
</tr>
</tbody>
</table>
| 31      | RSET     | Bias Current Resistor. Connecting a resistor between this pin and GND sets the charge pump output current. Place the resistor as close to this pin as possible. The nominal voltage bias at the RSET pin is 0.55 V. The relationship between I<sub>CP</sub> and R<sub>SET</sub> is as follows:  
  \[
  I_{CP} = \frac{1.96}{R_{SET}}
  \]
  where:
  \[
  R_{SET} = 5.1 \, k\Omega.
  \]
  \[
  I_{CP} = 384 \, \mu A.
  \]
| EP      | Exposed Pad | Exposed Pad. The LFCSP has an exposed pad that must be connected to GND. |
TYPICAL PERFORMANCE CHARACTERISTICS

Figure 4. RF Input Sensitivity, RF Output Disabled

Figure 5. Charge Pump Output Characteristics, $V_p = 28\, V$, $I_{CP}$ varied from 50 µA to 400 µA, $R_{SET} = 5.1\, k\Omega$

Figure 6. Active Filter Phase Noise, ADF4152HV vs. ADF4156; Active Filter Implemented Using OP27 Op Amp; PFD = 20 MHz, Loop Bandwidth = 10 kHz, $I_{CP} = 300\, \mu A$, Carrier Frequency = 1.7 GHz, $V_p = 28\, V$

Figure 7. PLL Lock Time with Boost Mode On and Off; Locking over Octave Range Jump (1 GHz to 2 GHz) for PFD = 20 MHz, Loop Bandwidth = 100 kHz, $I_{CP} = 300\, \mu A$, $AV_{DD} = DV_{DD} = SDV_{DD} = 3.3\, V$, $REF_n = 100\, MHz$

Figure 8. Charge Pump Output ($I_{CP}$) Mismatch vs. $V_{CP}$, $I_{CP} = 200\, \mu A$

Figure 9. Fractional Spur Levels vs. Frequency, Low Spur Mode; Measured at VCO Output, PFD = 25 MHz, MOD = 125
Figure 10. Fractional Spur Levels vs. Frequency, Low Noise Mode; Measured at VCO Output, PFD = 25 MHz, MOD = 125

Figure 11. PFD and Reference Spur Levels vs. Frequency, Measured at VCO Output, REFIN = 100 MHz, PFD = 25 MHz

Figure 12. PFD and Reference Spur Levels vs. Frequency, Measured at VCO Output with ADL5541 Buffer Placed Between VCO Output and RF Input, REFIN = 100 MHz, PFD = 25 MHz

Figure 13. In-Band Phase Noise Measured at 3 kHz Offset for Low Noise Mode and Low Spur Mode, PFD = 25 MHz, PLL Loop Bandwidth = 40 kHz

Figure 14. Single-Ended RF Output Power Level vs. Frequency over Various Power Settings, RF Output Pins Pulled Up to 3.3 V via 27 nH||50 Ω
THEORY OF OPERATION

REFERENCE INPUT SECTION

The reference input stage is shown in Figure 15. The SW1 and SW2 switches are normally closed. The SW3 switch is normally open. When power-down is initiated, SW3 is closed, and SW1 and SW2 are opened. In this way, no loading of the REFIN pin occurs during power-down.

RF N DIVIDER

The RF N divider allows a division ratio in the PLL feedback path. This divider comprises the INT, FRAC, and MOD values, which determine the division ratio (see Figure 16).

INT, FRAC, MOD, and R Counter Relationship

The INT, FRAC, and MOD values, in conjunction with the R counter, enable the user to generate output frequencies that are spaced by fractions of the PFD frequency. For more information, see the RF Synthesizer—A Worked Example section.

The RF VCO frequency (RFOUT) is calculated as follows:

\[ RF_{OUT} = \left( \frac{f_{PFD}}{RF \text{ Divider}} \right) \times \left( INT + \frac{FRAC}{MOD} \right) \]  

where:
- RFOUT is the output frequency of the external VCO.
- \( f_{PFD} \) is the PFD frequency.
- RF Divider is the output divider that divides down the VCO frequency.
- INT is the preset divide ratio of the binary 16-bit counter (23 to 32,767 for the 4/5 prescaler, 75 to 65,535 for the 8/9 prescaler).
- FRAC is the numerator of the fractional division (0 to MOD – 1).
- MOD is the preset fractional modulus (2 to 4095).

The PFD frequency (\( f_{PFD} \)) equation is

\[ f_{PFD} = \frac{REF_{IN} \times ((1 + D) / (R \times (1 + T)))}{N} \]

where:
- \( REF_{IN} \) is the reference input frequency.
- \( D \) is the reference doubler bit, DB25 in Register 2.
- \( R \) is the preset divide ratio of the binary 10-bit programmable reference counter (1 to 1023), DB14 to DB23 in Register 2.
- \( T \) is the reference divide by 2 bit (0 or 1), DB24 in Register 2.

Integer N Mode

If FRAC = 0 and the DB8 (LDF) bit in Register 2 is set to 1, the synthesizer operates in integer-N mode. Set the DB8 bit in Register 2 to 1 for integer N digital lock detect.

R Counter

The 10-bit R counter allows the input reference frequency (REFIN) to be divided down to produce the reference clock to the PFD. Division ratios from 1 to 1023 are allowed.

PFD AND HIGH VOLTAGE CHARGE PUMP

The PFD takes inputs from the R counter and N counter and produces an output proportional to the phase and frequency difference between them. Figure 17 is a simplified schematic of the PFD.

The PFD includes a delay element that sets the width of the antibacklash pulse to 4.2 ns. This pulse ensures that there is no dead zone in the PFD transfer function and provides a consistent reference spur level.

The high voltage charge pump is designed on an Analog Devices, Inc., proprietary high voltage process and allows the charge pump to output voltages as high as 29 V when powered by a 30 V supply. The high voltage charge pump removes the need for active filtering when interfacing to a high voltage VCO.
**MUXOUT AND LOCK DETECT**

The multiplexer output on the ADF4152HV allows the user to access various internal points on the chip. The state of the MUXOUT pin is controlled by the M3, M2, and M1 bits in Register 2 (see Figure 23). Figure 18 shows the MUXOUT section in block diagram form.

**INPUT SHIFT REGISTERS**

The ADF4152HV digital section includes a 10-bit RF R counter, a 16-bit RF N counter, a 12-bit FRAC counter, and a 12-bit modulus counter. Data is clocked into the 32-bit shift register on each rising edge of CLK. The data is clocked in MSB first. Data is transferred from the shift register to one of six latches on the rising edge of LE. The destination latch is determined by the state of the three control bits (C3, C2, and C1) in the shift register. As shown in Figure 2, the control bits are the three LSBs: DB2, DB1, and DB0. The truth table for these bits is shown in Table 6. Figure 20 summarizes how the latches are programmed.

Table 6. Truth Table for C3, C2, and C1 Control Bits

<table>
<thead>
<tr>
<th>Control Bits</th>
<th>Register</th>
</tr>
</thead>
<tbody>
<tr>
<td>C3</td>
<td>C2</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

**PROGRAM MODES**

Table 6 and Figure 20 through Figure 26 show how the program modes are set up in the ADF4152HV.

The following settings in the ADF4152HV are double buffered: phase value, modulus value, reference doubler, reference divide by 2, R counter value, and charge pump current setting. Before the device uses a new value for any double-buffered setting, the following two events must occur:

1. Write the appropriate register to latch the new value into the device.
2. Perform a new write on Register 0 (R0).

For example, to ensure that the modulus value is loaded correctly any time that the modulus value is updated, Register 0 (R0) must be written to. The divider select value in Register 4 (R4) is also double buffered, but only when the DB13 bit of Register 2 (R2) is high.

**OUTPUT STAGE**

The RFOUT+ and RFOUT− pins of the ADF4152HV are connected to the collectors of an NPN differential pair driven by buffered outputs of the VCO, as shown in Figure 19. To allow the user to optimize the power dissipation vs. output power requirements, the tail current of the differential pair is programmable using Bits[DB4:DB3] in Register 4 (R4). Four current levels can be set. These levels give output power levels of −4 dBm, −1 dBm, +2 dBm, and +5 dBm, respective of RFOUT±, using a 50 Ω resistor to AVDD and ac coupling into a 50 Ω load. Alternatively, both outputs can be combined in a 1 + 1:1 transformer or a 180° microstrip coupler (see the Output Matching section). If the outputs are used individually, the optimum output stage consists of a shunt inductor to AVDD.

Another feature of the ADF4152HV is that the supply current to the RF output stage can be shut down until the device achieves lock, as measured by the digital lock detect circuitry. This feature is enabled by the mute till lock detect (MTLD) bit in Register 4 (R4).
### REGISTER MAPS

<table>
<thead>
<tr>
<th>REGISTER 0</th>
<th>REGISTER 1</th>
<th>REGISTER 2</th>
<th>REGISTER 3</th>
<th>REGISTER 4</th>
<th>REGISTER 5</th>
</tr>
</thead>
</table>

**REGISTER 0**
- **RESERVED**
- **16-BIT INTEGER VALUE (INT)**
  - DB31 DB30 DB29 DB28 DB27 DB26 DB25 DB24 DB23 DB22 DB21 DB20 DB19 DB18 DB17 DB16 DB15 DB14 DB13 DB12 DB11 DB10 DB9 DB8 DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0
  - 0 N16 N15 N14 N13 N12 N11 N10 N8 N7 N6 N5 N4 N3 N2 N1 F12 F11 F10 F9 F8 F7 F6 F5 F4 F3 F2 F1 C3(0) C2(0) C1(0)

**REGISTER 1**
- **RESERVED**
- **12-BIT PHASE VALUE (PHASE)**
  - DB31 DB30 DB29 DB28 DB27 DB26 DB25 DB24 DB23 DB22 DB21 DB20 DB19 DB18 DB17 DB16 DB15 DB14 DB13 DB12 DB11 DB10 DB9 DB8 DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0
  - 0 0 0 0 PR1 P12 P11 P10 P9 P8 P7 P6 P5 P4 P3 P2 P1 M12 M11 M10 M9 M8 M7 M6 M5 M4 M3 M2 M1 0 CP3 CP2 CP1 CP0 U6 U5 0 U3 U2 U1 C3(0) C2(1) C1(1)

**REGISTER 2**
- **RESERVED**
- **12-BIT MODULUS VALUE (MOD)**
  - DB31 DB30 DB29 DB28 DB27 DB26 DB25 DB24 DB23 DB22 DB21 DB20 DB19 DB18 DB17 DB16 DB15 DB14 DB13 DB12 DB11 DB10 DB9 DB8 DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0
  - 0 L2 L1 M3 M2 M1 RD2 RD1 R10 R9 R8 R7 R6 R5 R4 R3 R2 R1 D1 0 CP3 CP2 CP1 U6 U5 1 U3 U2 U1 C3(0) C2(1) C1(1)

**REGISTER 3**
- **RESERVED**
- **12-BIT CLOCK Divider VALUE**
  - DB31 DB30 DB29 DB28 DB27 DB26 DB25 DB24 DB23 DB22 DB21 DB20 DB19 DB18 DB17 DB16 DB15 DB14 DB13 DB12 DB11 DB10 DB9 DB8 DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0
  - 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 C3(0) C2(1) C1(1)

**REGISTER 4**
- **RESERVED**
- **DBR1**
  - DB31 DB30 DB29 DB28 DB27 DB26 DB25 DB24 DB23 DB22 DB21 DB20 DB19 DB18 DB17 DB16 DB15 DB14 DB13 DB12 DB11 DB10 DB9 DB8 DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0
  - 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 C3(1) C2(0) C1(0)

**REGISTER 5**
- **ABP WIDTH**
- **CC ENABLE**
  - DB31 DB30 DB29 DB28 DB27 DB26 DB25 DB24 DB23 DB22 DB21 DB20 DB19 DB18 DB17 DB16 DB15 DB14 DB13 DB12 DB11 DB10 DB9 DB8 DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0
  - 0 0 0 0 0 0 0 0 D13 D12 D11 D10 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 C3(0) C2(0) C1(0)

### Notes
1. DBR = DOUBLE-BUFFERED REGISTER—BUFFERED BY THE WRITE TO REGISTER 0.
2. DBB = DOUBLE-BUFFERED BITS—BUFFERED BY THE WRITE TO REGISTER 0, ONLY WHEN DB13 OF REGISTER 2 IS HIGH.

*Figure 20. Register Summary*
REGISTER 0

Control Bits

When Bits[C3:C1] are set to 000, Register 0 is programmed. Figure 21 shows the input data format for programming this register.

16-Bit Integer Value (INT)

The 16 INT bits (Bits[DB30:DB15]) set the INT value, which determines the integer part of the feedback division factor. The INT value is used in Equation 1 (see the INT, FRAC, MOD, and R Counter Relationship section). Integer values from 23 to 32,767 are allowed for the 4/5 prescaler; for the 8/9 prescaler, the minimum integer value is 75 and the maximum value is 65,535.

12-Bit Fractional Value (FRAC)

The 12 FRAC bits (Bits[DB14:DB3]) set the numerator of the fraction that is input to the Σ–Δ modulator. This fraction, along with the INT value, specifies the new frequency channel that the synthesizer locks to, as shown in the RF Synthesizer—A Worked Example section. FRAC values from 0 to (MOD – 1) cover channels over a frequency range equal to the PFD reference frequency.
REGISTER 1

Control Bits

When Bits[C3:C1] are set to 001, Register 1 is programmed. Figure 22 shows the input data format for programming this register.

Prescaler Value

The dual-modulus prescaler, along with the INT, FRAC, and MOD values, determines the overall division ratio from the VCO output to the PFD input. The PR1 bit (DB27) in Register 1 sets the prescaler value.

Operating at CML levels, the prescaler takes the clock from the VCO output and divides it down for the counters. The prescaler is based on a synchronous 4/5 core. When the prescaler is set to 4/5, the maximum RF frequency allowed is 3 GHz. Therefore, when operating the ADF4152HV above 3 GHz, the prescaler must be set to 8/9. The prescaler limits the INT value as follows:

- Prescaler = 4/5: NMIN = 23, where NMIN is the minimum INT value
- Prescaler = 8/9: NMIN = 75

12-Bit Phase Value

Bits[DB26:DB15] control the phase value. The word must be less than the MOD value programmed in Register 1. The phase word programs the RF output phase from 0° to 360° with a resolution of 360°/MOD. For more information, see the Phase Resync section.

In most applications, the phase relationship between the RF signal and the reference is not important. In such applications, the phase value can be used to optimize the fractional and subfractional spur levels. For more information, see the Spur Consistency and Fractional Spur Optimization section.

If neither the phase resync nor the spurious optimization function is used, it is recommended that the phase word be set to 1.

12-Bit Modulus Value (MOD)

The 12 MOD bits (Bits[DB14:DB3]) set the fractional modulus. The fractional modulus is the ratio of the PFD frequency to the channel step resolution on the RF output. For more information, see the 12-Bit Programmable Modulus section.
**REGISTER 2**

**Control Bits**

When Bits[C3:C1] are set to 010, Register 2 is programmed. Figure 23 shows the input data format for programming this register.

**Low Noise and Low Spur Modes**

The noise modes on the ADF4152HV are controlled by setting Bits[DB30:DB29] in Register 2 (see Figure 23). The noise modes allow the user to optimize a design either for improved spurious performance or for improved phase noise performance.

When the low spur mode is chosen, dither is enabled. Dither randomizes the fractional quantization noise so that it resembles white noise rather than spurious noise. As a result, the device is optimized for improved spurious performance. Low spur mode is normally used for fastlocking applications when the PLL closed-loop bandwidth is wide. Wide loop bandwidth is a loop bandwidth greater than 1/10 of the RF VCO frequency, RF_OUT. A wide loop filter does not attenuate the spurs to the same level as a narrow loop bandwidth.

For the best noise performance, use the low noise mode option. When the low noise mode is chosen, dither is disabled. This mode ensures that the charge pump operates in an optimum region for noise performance. Low noise mode is extremely useful when a narrow loop filter bandwidth is available. The synthesizer ensures extremely low noise, and the filter attenuates the spurs.

Figure 9 and Figure 10 show fractional spur levels when using low spur mode and low noise mode, respectively. Figure 13 shows the in-band phase noise when using low spur mode and low noise mode.

**MUXOUT**

The on-chip multiplexer is controlled by Bits[DB28:DB26] (see Figure 23).

**Reference Doubler**

Setting the DB25 bit to 0 disables the doubler and feeds the REFIN signal directly into the 10-bit R counter. Setting this bit to 1 multiplies the REFIN frequency by a factor of 2 before feeding it into the 10-bit R counter. When the doubler is disabled, the REFIN falling edge is the active edge at the PFD input to the fractional synthesizer. When the doubler is enabled, both the rising and falling edges of REFIN become active edges at the PFD input.

When the doubler is enabled and the low spur mode is chosen, the in-band phase noise performance is sensitive to the REFIN duty cycle. The phase noise degradation can be as much as 5 dB for REFIN duty cycles outside a 45% to 55% range. The phase noise is insensitive to the REFIN duty cycle in the low noise mode and when the doubler is disabled.
The maximum allowable $\text{REF}_{\text{IN}}$ frequency when the doubler is enabled is 30 MHz.

**Reference Divide by 2 (RDIV2)**

Setting the DB24 bit to 1 inserts a divide by 2 toggle flip flop between the R counter and the PFD. This function allows a 50% duty cycle signal to appear at the PFD input, which is necessary when the charge pump boost mode is enabled (see the Boost Enable section).

**10-Bit R Counter**

The 10-bit R counter (Bits[DB23:DB14]) allows the input reference frequency ($\text{REF}_{\text{IN}}$) to be divided down to produce the reference clock to the PFD. Division ratios from 1 to 1023 are allowed.

**Double Buffer**

The DB13 bit enables or disables double buffering of Bits[DB22:DB20] in Register 4. For information about how double buffering works, see the Program Modes section.

**Charge Pump Current Setting**

Bits[DB11:DB9] set the charge pump current. Set this value to the charge pump current that the loop filter is designed with (see Figure 23).

**Lock Detect Function (LDF)**

The DB8 bit configures the lock detect function (LDF). The LDF controls the number of PFD cycles monitored by the lock detect circuit to ascertain whether lock has been achieved. When DB8 is set to 0, the number of PFD cycles monitored is 40. When DB8 is set to 1, the number of PFD cycles monitored is 5. It is recommended that the DB8 bit be set to 0 for fractional-N mode and 1 for integer N mode.

**Lock Detect Precision (LDP)**

The lock detect precision bit (Bit DB7) sets the comparison window in the lock detect circuit. When DB7 is set to 0, the comparison window is 10 ns; when DB7 is set to 1, the window is 6 ns. The lock detect circuit goes high when n consecutive PFD cycles are less than the comparison window value; n is set by the LDF bit (DB8). For example, with DB8 = 0 and DB7 = 0, 40 consecutive PFD cycles of 10 ns or less must occur before the digital lock detect goes high. The recommended settings for Bits[DB8:DB7] are listed in Table 7.

**Table 7. Recommended LDF and LDP Bit Settings**

<table>
<thead>
<tr>
<th>Mode</th>
<th>DB8 (LDF)</th>
<th>DB7 (LDP)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Integer N</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>Fractional N, Low Noise Mode</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>Fractional N, Low Spur Mode</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

**Power-Down (PD)**

The DB5 bit provides the programmable power-down mode. Setting this bit to 1 performs a power-down. Setting this bit to 0 returns the synthesizer to normal operation. In software power-down mode, the device retains all information in its registers. The register contents are lost only when the supply voltages are removed.

When power-down is activated, the following events occur:

- The synthesizer counters are forced to their load state conditions.
- The charge pump is forced into three-state mode.
- The digital lock detect circuitry is reset.
- The RF$\text{OUT}_{\pm}$ buffers are disabled.
- The input registers remain active and capable of loading and latching data.

**Charge Pump Three-State**

Setting the DB4 bit to 1 sets the charge pump into three-state mode. Set this bit to 0 for normal operation.

**Counter Reset**

The DB3 bit is the reset bit for the R counter and the N counter of the ADF4152HV. When this bit is set to 1, the RF synthesizer N counter and R counter are held in reset. For normal operation, set this bit to 0.
### REGISTER 3

**Control Bits**

When Bits[C3:C1] are set to 011, Register 3 is programmed. Figure 24 shows the input data format for programming this register.

**Boost Enable**

Setting the DB18 bit to 1 enables the charge pump boost mode. If boost mode is enabled, the narrow loop bandwidth is maintained for spur attenuation, but faster lock times are still possible. Boost mode speeds up locking significantly for higher values of PFD frequencies that normally have many cycle slips.

When boost mode is enabled, an extra charge pump current cell is turned on. This cell outputs a constant current to the loop filter or removes a constant current from the loop filter (depending on whether the VCO tuning voltage (VTUNE) needs to increase or decrease to acquire the new frequency) until VTUNE approaches the lock voltage. The boost current is then disabled and the charge pump current setting reverts to the user programmed value.

Loop stability is maintained because the current is constant and is not pulsed, so there is no need to switch a compensating loop filter resistor in and out, as in standard fast lock modes. Note that the PFD requires a 45% to 55% duty cycle for the boost mode to operate correctly. This duty cycle can be guaranteed by setting the RDIV2 bit (DB24) in Register 2.

**Clock Divider Mode**

Bits[DB16:DB15] must be set to 10 to activate phase resync (see the Phase Resync section). Setting Bits[DB16:DB15] to 00 disables the clock divider (see Figure 24).

**12-Bit Clock Divider Value**

Bits[DB14:DB3] set the 12-bit clock divider value. This value is the timeout counter for activation of the phase resync. For more information, see the Phase Resync section.

---

#### Figure 24. Register 3 (R3)

| Db31 | Db30 | Db29 | Db28 | Db27 | Db26 | Db25 | Db24 | Db23 | Db22 | Db21 | Db20 | Db19 | Db18 | B1 | C2 | C1 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | C3(0) | C2(1) | C1(1) |
|------|------|------|------|------|------|------|------|------|------|------|------|------|------|----|----|----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0  | 0  | 0  | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0    | 0    | 0    | 0    | 0    | 0    | 0    | 1    | 0    | 0    | 0    | 0    | 0    | 0    | 0  | 0  | 0  | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0    | 0    | 0    | 0    | 0    | 0    | 1    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0  | 0  | 0  | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0    | 0    | 0    | 0    | 0    | 1    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0  | 0  | 0  | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0    | 0    | 0    | 0    | 1    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0  | 0  | 0  | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0    | 0    | 0    | 1    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0  | 0  | 0  | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0    | 0    | 1    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0  | 0  | 0  | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 1    | 1    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0  | 0  | 0  | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 1    | 1    | 0    | 0    | 1    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0  | 0  | 0  | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 1    | 1    | 0    | 1    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0  | 0  | 0  | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 1    | 1    | 1    | 0    | 1    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0  | 0  | 0  | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 1    | 1    | 1    | 1    | 1    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0  | 0  | 0  | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

<table>
<thead>
<tr>
<th>C2</th>
<th>C1</th>
<th>CLOCK DIVIDER MODE</th>
<th>12-BIT CLOCK DIVIDER VALUE</th>
<th>CONTROL BITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>CLOCK DIVIDER OFF</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>RESERVED</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>RESYNC ENABLE</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>RESERVED</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

---

Boost Enable

0: DISABLED

1: ENABLED

Reserved

0: 00

1: 01

Reserved

0: 10

Reserved

1: 11
**REGISTER 4**

**Control Bits**

When Bits[C3:C1] are set to 100, Register 4 is programmed. Figure 25 shows the input data format for programming this register.

**Feedback Select**

The DB23 bit selects the feedback from the VCO output to the N counter. When this bit is set to 1, the signal is taken directly from the VCO. When this bit is set to 0, the signal is taken from the output of the output dividers. The dividers enable coverage of the wide frequency band (31.25 MHz to 3.0 GHz). When the dividers are enabled and the feedback signal is taken from the divider output, the RF output signals of two separately configured PLLs are in phase. Enabling the drivers is useful in some applications where the positive interference of signals is required to increase the power.

**Divider Select**

Bits[DB22:DB20] select the value of the output divider (see Figure 25).

**Mute Till Lock Detect (MTLD)**

When the DB10 bit is set to 1, the supply current to the RF output stage is shut down until the device achieves lock, as measured by the digital lock detect circuitry.

**RF Output Enable**

The DB5 bit enables or disables the primary RF output. If DB5 is set to 0, the primary RF output is disabled; if DB5 is set to 1, the primary RF output is enabled.

**Output Power**

Bits[DB4:DB3] set the value of the primary RF output power level (see Figure 25).
**REGISTER 5**

**Control Bits**

When Bits[C3:C1] are set to 101, Register 5 is programmed. Figure 26 shows the input data format for programming this register.

**Antibacklash Pulse (ABP) Width**

Bits[DB31:DB30] set the PFD antibacklash pulse width. The recommended value for all operating modes is 4.2 ns (set Bits[DB31:DB30] to 00). Other antibacklash pulse width settings are reserved and are not recommended.

**Charge Cancellation (CC) Enable**

Setting the DB29 bit to 1 enables charge pump charge cancellation, which has the effect of reducing PFD spurs in integer N mode. In fractional-N mode, set this bit to 0.

**Lock Detect Pin Operation**

Bits[DB23:DB22] set the operation of the lock detect (LD) pin (see Figure 26).

**REGISTER INITIALIZATION SEQUENCE**

At initial power-up, after the correct application of voltages to the supply pins, program the ADF4152HV registers in the following sequence:

1. Register 5
2. Register 4
3. Register 3
4. Register 2
5. Register 1
6. Register 0

**RF SYNTHESIZER—A WORKED EXAMPLE**

Use the following equations to program the ADF4152HV synthesizer:

\[
R_{\text{OUT}} = (\text{INT} + (\text{FRAC}/\text{MOD})) \times (f_{\text{PFD}}/\text{RF Divider})
\]  

(3)

where:

- \(R_{\text{OUT}}\) is the RF frequency output.
- \(\text{INT}\) is the integer division factor.
- \(\text{FRAC}\) is the numerator of the fractional division (0 to \(\text{MOD} - 1\)).
- \(\text{MOD}\) is the modulus.
- \(\text{RF Divider}\) is the output divider that divides down the VCO frequency.
- \(f_{\text{PFD}}\) is the PFD frequency, calculated in Equation 4.

\[
f_{\text{PFD}} = \text{REFIN} \times ((1 + D)/(R \times (1 + T))
\]  

(4)

where:

- \(\text{REFIN}\) is the reference frequency input.
- \(D\) is the RF reference doubler bit (0 or 1), DB25 in Register R2.
- \(R\) is the RF reference division factor (1 to 1023).
- \(T\) is the reference divide by 2 bit (0 or 1).

In this example, a 1.5 GHz RF frequency output (\(R_{\text{OUT}}\)) with a 500 kHz channel resolution at \(R_{\text{OUT}}\) (\(f_{\text{RESOUT}}\)) required on the RF output is programmed. The reference frequency input (\(\text{REFIN}\)) is 25 MHz. The VCO options available to the user include the following:

- 1.5 GHz VCO in fundamental mode
- 3 GHz VCO with the RF divider set to 2

When enabling the RF divider, the user must choose to either close the PLL loop before the RF divider or after the RF divider. In this example, the PLL loop is closed before the RF divider (see Figure 27).
To minimize VCO feedthrough, the 3 GHz VCO is selected. A channel resolution (fRESOUT) of 500 kHz is required at the output of the RF divider. Therefore, the channel resolution at the output of the VCO (fRES) must be 2 × fRESOUT, that is, 1 MHz.

\[
\text{MOD} = \frac{\text{REFIN}}{f\text{RES}}
\]

\[
\text{MOD} = 25 \text{ MHz}/1 \text{ MHz} = 25
\]

From Equation 4,

\[
f_{\text{PFD}} = (25 \text{ MHz} \times (1 + 0)/1) = 25 \text{ MHz}
\]

From Equation 3,

\[
1500.5 \text{ MHz} = 25 \text{ MHz} \times ((\text{INT} + (\text{FRAC}/25))/2)
\]

where:

\[
\text{INT} = 120.
\]

\[
\text{FRAC} = 1.
\]

The RF divider value is fixed at 2.

Use the ADF4152HV evaluation software to determine integer and fractional values for a given setup, as well as the actual register settings to be programmed.

**REFERENCE DOUBLER AND REFERENCE DIVIDER**

The on-chip reference doubler allows the input reference signal to be doubled. Doubling the reference signal doubles the PFD comparison frequency, which improves the noise performance of the system. Doubling the PFD frequency usually improves noise performance by 3 dB. Note that the PFD cannot operate above 26 MHz due to a limitation in the speed of the Σ-Δ circuit of the N divider.

The reference divide by 2 divides the reference signal by 2, resulting in a 50% duty cycle PFD frequency. The 50% duty cycle PFD frequency is necessary for the correct operation of the charge pump boost mode. For more information, see the Boost Enable section.

**12-BIT PROGRAMMABLE MODULUS**

The choice of modulus (MOD) depends on the reference signal (REFIN) available and the channel resolution at RFOUT (fRESOUT) required at the RF output. For example, a GSM system with 13 MHz REFIN sets the modulus to 65, which means that the RF output resolution (fRESOUT) is the 200 kHz (13 MHz/65) necessary for GSM. With dither off, the fractional spur interval depends on the modulus values chosen (see Table 8).

Unlike most other fractional-N PLLs, the ADF4152HV allows the user to program the modulus over a 12-bit range. When combined with the reference doubler and the 10-bit R counter, the 12-bit modulus allows the user to set up the device in many different configurations for the application.

For example, consider an application that requires a 1.75 GHz RF frequency output with a 200 kHz channel step resolution. The system has a 13 MHz reference signal.

One possible setup is to feed the 13 MHz reference signal directly into the PFD and to program the modulus to divide by 65. This setup results in the required 200 kHz resolution.

Another possible setup is to use the reference doubler to create 26 MHz from the 13 MHz input signal. The 26 MHz is then fed into the PFD, and the modulus is programmed to divide by 130. This setup also results in 200 kHz resolution but offers superior phase noise performance over the first setup.

The programmable modulus is also very useful for multistandard applications with different channel spacing requirements.

It is important that the PFD frequency remain constant (in this example, 13 MHz). The constant PFD frequency allows the user to design one loop filter for both setups without encountering stability issues. Note that the ratio of the RF frequency to the PFD frequency principally affects the loop filter design, and not the actual channel spacing.

**SPURIOUS OPTIMIZATION AND BOOST MODE**

Narrow loop bandwidths can filter unwanted spurious signals, but these bandwidths usually have a long lock time. A wider loop bandwidth achieves faster lock times, but may lead to increased spurious signals inside the loop bandwidth.

The boost mode feature can achieve the same fast lock time as the wider bandwidth, but with the advantage of a narrow final loop bandwidth to keep spurs low (see the Boost Enable section).

**SPUR MECHANISMS**

This section describes the three different spur mechanisms that arise with a fractional-N synthesizer and how to minimize them in the ADF4152HV.

*Fractional Spurs*

The fractional interpolator in the ADF4152HV is a third-order, Σ-Δ modulator with a modulus (MOD) that is programmable to any integer value from 2 to 4095. In low spur mode (dither on), the minimum allowable value of MOD is 50. The Σ-Δ modulator is clocked at the PFD reference rate (fPFD), which allows PLL output frequencies to be synthesized at a channel step resolution of fREF/MOD.

In low noise mode (dither off), the quantization noise from the Σ-Δ modulator appears as fractional spurs. The interval between spurs is fREF/L, where L is the repeat length of the code sequence in the digital Σ-Δ modulator. For the third-order Σ-Δ modulator used in the ADF4152HV, the repeat length depends on the value of MOD, as listed in Table 8.
Table 8. Fractional Spurs with Dither Off (Low Noise Mode)

<table>
<thead>
<tr>
<th>MOD Value (Dither Off)</th>
<th>Repeat Length</th>
<th>Spur Interval</th>
</tr>
</thead>
<tbody>
<tr>
<td>Divisible by 2, But Not by 3</td>
<td>$2 \times$ MOD</td>
<td>Channel step/2</td>
</tr>
<tr>
<td>Divisible by 3, But Not by 2</td>
<td>$3 \times$ MOD</td>
<td>Channel step/3</td>
</tr>
<tr>
<td>Divisible by 6</td>
<td>$6 \times$ MOD</td>
<td>Channel step/6</td>
</tr>
<tr>
<td>Not Divisible by 2, 3, or 6</td>
<td>MOD</td>
<td>Channel step</td>
</tr>
</tbody>
</table>

In low spur mode (dither on), the repeat length is extended to $2^{21}$ cycles, regardless of the value of MOD, which makes the quantization error spectrum appear as broadband noise. This dither may degrade the in-band phase noise at the PLL output by as much as 10 dB. For lowest noise, dither off is a better choice, particularly when the final loop bandwidth is low enough to attenuate even the lowest frequency fractional spur.

**Integer Boundary Spurs**

Another mechanism for fractional spur creation is the interactions between the RF VCO frequency and the reference frequency. When these frequencies are not integer related (the purpose of a fractional-N synthesizer), spur sidebands appear on the VCO output spectrum at an offset frequency that corresponds to the beat note, or difference frequency, between an integer multiple of the reference and the VCO frequency. These spurs are attenuated by the loop filter and are more noticeable on channels close to integer multiples of the reference where the difference frequency can be inside the loop bandwidth (thus the name integer boundary spurs).

**Reference Spurs**

Reference spurs are generally not a problem in fractional-N synthesizers because the reference offset is far outside the loop bandwidth. However, any reference feedthrough mechanism that bypasses the loop may cause a problem. The PCB layout must ensure adequate isolation between VCO traces and the input reference to avoid a possible feedthrough path on the board.

**SPUR CONSISTENCY AND FRACTIONAL SPUR OPTIMIZATION**

With dither off, the fractional spur pattern due to the quantization noise of the Σ-Δ modulator also depends on the particular phase word with which the modulator is seeded.

The phase word can be varied to optimize the fractional and subfractional spur levels on any particular frequency. Thus, a lookup table of phase values corresponding to each frequency can be constructed for use when programming the ADF4152HV. If a lookup table is not used, keep the phase word at a constant value to ensure consistent spur levels on any particular frequency.

**PHASE RESYNC**

The output of a fractional-N PLL can settle to any one of the MOD phase offsets with respect to the input reference, where MOD is the fractional modulus. The phase resync feature of the ADF4152HV produces a consistent output phase offset with respect to the input reference. The consistent output phase offset with respect to the input reference is necessary in applications where the output phase and frequency are important, such as digital beamforming. For information about how to program a specific RF output phase when using phase resync, see the Phase Programmability section.

Phase resync is enabled by setting Bits[DB16:DB15] in Register 3 to 10. When phase resync is enabled, an internal timer generates sync signals at intervals of $t_{SYNC}$ given by the following formula:

$$t_{SYNC} = CLK\_DIV\_VALUE \times MOD \times t_{PFD}$$

where:

- $t_{SYNC}$ is the time interval between sync signals.
- $CLK\_DIV\_VALUE$ is the decimal value programmed in Bits[DB14:DB3] of Register 3 and can be any integer in the range of 1 to 4095.
- $MOD$ is the modulus value programmed in Bits[DB14:DB3] of Register 1.
- $t_{PFD}$ is the PFD reference period.

When a new frequency is programmed, the second sync pulse after the LE rising edge resynchronizes the output phase to the reference. The $t_{SYNC}$ time must be programmed to a value that is at least as long as the worst case lock time to guarantee that the phase resync occurs after the last cycle slip in the PLL settling transient.

In the example shown in Figure 28, the PFD reference is 25 MHz and MOD is 125 for a 200 kHz channel spacing. $t_{SYNC}$ is set to 400 µs by programming $CLK\_DIV\_VALUE = 80$.

**Figure 28. Phase Resync Example**

Phase Programmability

The phase word in Register 1 controls the RF output phase. As this word is swept from 0 to MOD, the RF output phase sweeps over a 360° range in steps of 360°/MOD.
APPLICATIONS INFORMATION

ULTRAWIDEBAND PLL

When paired with an octave tuning range VCO, the ADF4152HV provides an ultrawideband PLL function using the on-board RF dividers. With an octave tuning range at the fundamental frequency, the RF dividers provide full frequency coverage with no gaps down to much lower frequencies.

For example, using a 1 GHz to 2 GHz octave tuning range VCO (such as the Synergy DCYS100200-12), the user can obtain contiguous output frequencies from 62.5 MHz to 2 GHz at the ADF4152HV RF outputs, as shown in Figure 29. A broadband output match is achieved using a 27 nH inductor in parallel with a 50 Ω resistor (for more information, see the Output Matching section). With such a wide output range, the same PLL hardware design can generate different frequencies for each of the different hardware platforms in the system.

MICROWave PLL

The ADF4152HV can be interfaced directly to a wide tuning range microwave VCO without the need for an active filter. Typically, most microwave VCOs have a maximum tuning range of 15 V. In this case, set $V_T$ on the ADF4152HV to a value of 16 V or higher to ensure sufficient headroom in the charge pump. An external prescaler, such as the ADF5001, is required to divide down VCO frequencies that are above the maximum RF input frequency of 5.0 GHz.

In the application circuit shown in Figure 30, the ADF5001 divides down the 16 GHz VCO signal to 4 GHz, which can then be input directly into the ADF4152HV RF inputs. The ADF5001 can be connected either single-endedly or differentially to the ADF4152HV. For best performance and to achieve maximum power transfer, it is recommended that a differential connection be used.

---

**Figure 29. Ultrawideband PLL Using the ADF4152HV and an Octave Tuning Range VCO**

---

**Figure 30. Microwave PLL Circuit**
GENERATING THE HIGH VOLTAGE SUPPLY

It is possible to use a boost converter such as the Analog Devices ADP1613 to generate the high voltage charge pump supply from a lower voltage rail without degrading PLL performance. To minimize any switching noise feedthrough, ensure that sufficient decoupling is placed close to the charge pump supply pin (Pin 6). Take care to use capacitors with the appropriate voltage rating; for example, if using a boost converter to generate a 20 V $V_p$ supply, use capacitors with a rating of 20 V or higher.

The design of the boost converter is simplified using the Excel-based boost regulator design tool. This tool is available from the ADP1613 product page under tools and simulations. Figure 31 shows the user inputs for a 5 V input to 20 V output design. To minimize voltage ripple at the output of the converter stage, select the Noise Filter check box, and set the Vout Ripple box to its minimum value. The high voltage charge pump current draw is 2 mA maximum; therefore, a value of 0.01 A is entered in the Iout box to provide a margin.
INTERFACING THE ADF4152HV TO THE ADUC7024 OR THE ADSP-BF527

The ADF4152HV has a simple SPI-compatible serial interface for writing to the device. The CLK, DATA, and LE pins control the data transfer. When LE goes high, the 32 bits that were clocked into the appropriate register on each rising edge of CLK are transferred to the appropriate latch. See Figure 2 for the timing diagram and Table 6 for the register address truth table.

**ADuC7024 Interface**

Figure 32 shows the interface between the ADF4152HV and the ADuC7024 analog microcontroller. The ADuC7024 is based on an ARM7 core, but the same interface can be used with any 8051-based microcontroller.

The microcontroller is set up for SPI master mode with CPHA = 0. To initiate the operation, the I/O port driving LE is brought low. Each latch of the ADF4152HV needs a 32-bit word, which is accomplished by writing four 8-bit bytes from the microcontroller to the device. After the fourth byte is written, bring the LE input high to complete the transfer.

**Blackfin ADSP-BF527 Interface**

Figure 33 shows the interface between the ADF4152HV and the Blackfin® ADSP-BF527 digital signal processor (DSP). The ADF4152HV needs a 32-bit serial word for each latch write. The easiest way to accomplish this using the Blackfin family is to use the autobuffered transmit mode of operation with alternate framing. This mode provides a means for transmitting an entire block of serial data before an interrupt is generated.

Set up the word length for eight bits and use four memory locations for each 32-bit word. To program each 32-bit latch, store the 8-bit bytes, enable the autobuffered mode, and write to the transmit register of the DSP. This last operation initiates the autobuffer transfer. If using a faster SPI clock, ensure that the SPI timing requirements listed in Table 2 are adhered to.

**PCB DESIGN GUIDELINES FOR A CHIP SCALE PACKAGE**

The lands on the chip scale package (CP-32-11) are rectangular. The I/O port lines on the ADuC7024 also control the power-down input (CE) and the lock detect (MUXOUT configured for lock detect and polled by the port input). When operating in the SPI master mode with CPHA = 0, the maximum SPI transfer rate of the ADuC7024 is 20 Mbps. This transfer rate means that the maximum rate at which the output frequency can be changed is 833 kHz. If using a faster SPI clock, ensure that the SPI timing requirements listed in Table 2 are adhered to.

I/O port lines on the ADuC7024 also control the power-down input (CE) and the lock detect (MUXOUT configured for lock detect and polled by the port input). When operating in the SPI master mode with CPHA = 0, the maximum SPI transfer rate of the ADuC7024 is 20 Mbps. This transfer rate means that the maximum rate at which the output frequency can be changed is 833 kHz. If using a faster SPI clock, ensure that the SPI timing requirements listed in Table 2 are adhered to.

The bottom of the chip scale package has a central exposed thermal pad. The thermal pad on the PCB must be at least as large as the exposed pad. On the PCB, there must be a minimum clearance of 0.25 mm between the thermal pad and the inner edges of the pad pattern to ensure that shorting is avoided.

Thermal vias can be used on the PCB thermal pad to improve the thermal performance of the package. If vias are used, they must be incorporated into the thermal pad at 1.2 mm pitch grid. The via diameter must be between 0.3 mm and 0.33 mm, and the via barrel must be plated with 1 oz. of copper to plug the via.
OUTPUT MATCHING

The output of the ADF4152HV can be matched in a number of ways for optimum operation; the most basic is to connect a 50 Ω resistor to AVDD. A dc bypass capacitor of 100 pF is connected in series, as shown in Figure 34. Because the resistor is not frequency dependent, this method provides a good broadband match. When connected to a 50 Ω load, this circuit typically gives a differential output power equal to the values chosen by Bits[DB4:DB3] in Register 4.

Another solution is to connect a shunt inductor (acting as an RF choke) to AVDD. This solution can help provide a better narrow-band match and, therefore, more output power. However, because the output stage is open-collector, it is recommended that a termination resistor be used in addition to the RF choke to give a defined output impedance. The termination resistor can be either 50 Ω in parallel with the RF choke or 100 Ω connected across the RF output pins.

The circuit shown in Figure 35 provides a good broadband match to 50 Ω for frequencies from 250 MHz to 5.0 GHz. The maximum output power in this case is approximately 5 dBm. The inductor can be increased for operation below 250 MHz. Both single-ended architectures can be examined using the EVAL-ADF4152HVEB1Z evaluation board.

If differential outputs are not needed, the unused output can be terminated, or both outputs can be combined using a balun.
OUTLINE DIMENSIONS

Figure 36. 32-Lead Lead Frame Chip Scale Package [LFCSP]  
5 mm × 5 mm Body and 0.75 mm Package Height  
(CP-32-11)  
Dimensions shown in millimeters

ORDERING GUIDE

<table>
<thead>
<tr>
<th>Model</th>
<th>Temperature Range</th>
<th>Package Description</th>
<th>Package Option</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADF4152HVBCPZ</td>
<td>−40°C to +85°C</td>
<td>32-Lead Lead Frame Chip Scale Package [LFCSP]</td>
<td>CP-32-11</td>
</tr>
<tr>
<td>ADF4152HVBCPZ-RL7</td>
<td>−40°C to +85°C</td>
<td>32-Lead Lead Frame Chip Scale Package [LFCSP]</td>
<td>CP-32-11</td>
</tr>
<tr>
<td>EVAL-ADF4152HVEB1Z</td>
<td></td>
<td>Evaluation Board</td>
<td></td>
</tr>
</tbody>
</table>

1 Z = RoHS Compliant Part.