FEATURES

10-/12-/14-bit dual transmit digital-to-analog converters (DACs)
125 MSPS update rate
Excellent SFDR to Nyquist @ 5 MHz output: 75 dBC
Excellent gain and offset matching: 0.1%
Fully independent or single-resistor gain control
Dual-port or interleaved data
On-chip 1.2 V reference
5 V or 3.3 V operation
Power dissipation: 380 mW @ 5 V
Power-down mode: 50 mW @ 5 V
48-lead LQFP

APPLICATIONS

Communications
Base stations
Digital synthesis
Quadrature modulation
3D ultrasound

GENERAL DESCRIPTION

The AD9763/AD9765/AD9767 are dual-port, high speed, 2-channel, 10-/12-/14-bit CMOS DACs. Each part integrates two high quality TxDAC+® cores, a voltage reference, and digital interface circuitry into a small 48-lead LQFP. The AD9763/AD9765/AD9767 offer exceptional ac and dc performance while supporting update rates of up to 125 MSPS.

The AD9763/AD9765/AD9767 have been optimized for processing I and Q data in communications applications. The digital interface consists of two double-buffered latches as well as control logic. Separate write inputs allow data to be written to the two DAC ports independent of one another. Separate clocks control the update rate of the DACs.

A mode control pin allows the AD9763/AD9765/AD9767 to interface to two separate data ports, or to a single interleaved high speed data port. In interleaving mode, the input data stream is demuxed into its original I and Q data and then latched. The I and Q data is then converted by the two DACs and updated at half the input data rate.

The GAINCTRL pin allows two modes for setting the full-scale current (IOUTFS) of the two DACs. IOUTFS for each DAC can be set independently using two external resistors, or IOUTFS for both DACs can be set by using a single external resistor. See the Gain Control Mode section for important data code information on this feature.

FUNCTIONAL BLOCK DIAGRAM

The DACs utilize a segmented current source architecture combined with a proprietary switching technique to reduce glitch energy and maximize dynamic accuracy. Each DAC provides differential current output, thus supporting single-ended or differential applications. Both DACs of the AD9763, AD9765, or AD9767 can be simultaneously updated and can provide a nominal full-scale current of 20 mA. The full-scale currents between each DAC are matched to within 0.1%.

The AD9763/AD9765/AD9767 are manufactured on an advanced, low cost CMOS process. They operate from a single supply of 3.3 V to 5 V and consume 380 mW of power.

PRODUCT HIGHLIGHTS

1. The AD9763/AD9765/AD9767 are members of a pin-compatible family of dual TxDACs providing 8-, 10-, 12-, and 14-bit resolution.
2. Dual 10-/12-/14-Bit, 125 MSPS DACs. A pair of high performance DACs for each part is optimized for low distortion performance and provides flexible transmission of I and Q information.
3. Matching. Gain matching is typically 0.1% of full scale, and offset error is better than 0.02%.
4. Low Power. Complete CMOS dual DAC function operates on 380 mW from a 3.3 V to 5 V single supply. The DAC full-scale current can be reduced for lower power operation, and a sleep mode is provided for low power idle periods.
5. On-Chip Voltage Reference. The AD9763/AD9765/AD9767 each include a 1.20 V temperature-compensated band gap voltage reference.
6. Dual 10-/12-/14-Bit Inputs. The AD9763/AD9765/AD9767 each feature a flexible dual-port interface, allowing dual or interleaved input data.
TABLE OF CONTENTS

Features ................................................................. 1
Applications ............................................................... 1
General Description .................................................. 1
Functional Block Diagram ........................................ 1
Product Highlights .................................................... 1
Revision History ......................................................... 2
Specifications .......................................................... 5
DC Specifications ..................................................... 5
Dynamic Specifications .............................................. 6
Digital Specifications ................................................ 7
Absolute Maximum Ratings ....................................... 8
Thermal Resistance .................................................. 8
ESD Caution ........................................................... 8
Pin Configuration and Function Descriptions .......... 9
Typical Performance Characteristics ..................... 11
  AD9763 .............................................................. 11
  AD9765 .............................................................. 14
  AD9767 .............................................................. 17
Terminology ............................................................ 20
Theory of Operation .................................................. 21
  Functional Description ........................................... 21
  Reference Operation ............................................. 22
  Gain Control Mode ............................................... 22
  Setting the Full-Scale Current ............................... 22
  DAC Transfer Function ......................................... 23
  Analog Outputs ................................................... 23

REVISION HISTORY

Revision History: AD9763/AD9765/AD9767

8/11—Rev. F to Rev. G
Changes to Gain Control Mode Section and Setting the Full- Scale Current Section ........................................ 22
Changes to DAC Transfer Function Section ................. 23
Changes to Power Supply Rejection Section ................. 29

6/09—Rev. E to Rev. F
Replaced Figure 86 to Figure 90 with Figure 86 to Figure 91,
Deleted Original Figure 91 to Figure 94 ....................... 34

1/08—Revision E: Initial Combined Version

Digital Inputs ......................................................... 24
DAC Timing ........................................................... 24
Sleep Mode Operation ........................................... 26
Power Dissipation ................................................. 26
Applying the AD9763/AD9765/AD9767 ..................... 28
Output Configurations ........................................... 28
Differential Coupling Using a Transformer ................. 28
Differential Coupling Using an Op Amp ..................... 28
Single-Ended, Unbuffered Voltage Output............... 29
Single-Ended, Buffered Voltage Output Configuration .. 29
Power and Grounding Considerations ...................... 29
Applications Information ......................................... 31
VDSL Example Applications Using the AD9765 and AD9767 ......................................................... 31
Quadrature Amplitude Modulation (QAM) Example Using
  the AD9763 ........................................................ 32
CDMA .................................................................. 33
Evaluation Board .................................................... 34
  General Description ............................................. 34
  Schematics ........................................................ 34
  Evaluation Board Layout ...................................... 40
Outline Dimensions ................................................ 42
Ordering Guide ........................................................ 42

Revision History: AD9763

1/08—Rev. D to Rev. E
Combined with AD9765 and AD9767 Data Sheets .......... Universal
Changes to Figure 1 .................................................. 1
Changes to Applications Section .............................. 1
Changes to Timing Diagram Section ......................... 7
Added Figure 4 and Figure 5 ................................... 9
Changes to Table 6 .................................................. 10
Change to Typical Performance Characteristics Section
  Conditions Statement ............................................ 11
Added Figure 23 to Figure 56 ................................... 14
Added Note to Figure 58 .......................................... 20
Changes to Functional Description Section ............... 22
Changes to Figure 59 and Figure 60 ......................... 22
Changes to Gain Control Mode Section .................... 22

Rev. G | Page 2 of 44
Changes to DAC Transfer Section ................................................23
Changes to Analog Outputs Section ...................................24
Changes to Power and Grounding Considerations Section ..... 30
Changes to Interleaved Mode Timing Section .................25
Change to Interleaved Mode Timing Section ..................25
Changes to Functional Description Section ..................22
Replaced Reference Control Amplifier Section with Setting the Full-Scale Current Section ...................................22
Changes to Gain Control Mode Section ..................22
Changes to Differential Coupling Using a Transformer Section ....28
Changes to Power and Grounding Considerations Section .....30
Added VDSL Example Applications Using the AD9765 and AD9767 Section ..........................................................31
Added Figure 79 to Figure 82 .................................................31
Changes to Figure 84 ..............................................................32
Changes to CDMA Section .......................................................33
Changes to Figure 85 Caption ..................................................33
Changes to Figure 86 ................................................... Universal
Changes to Figure 87 ................................................... Universal
Changes to Ordering Guide ..................................................40

9/06—Rev. C to Rev. D
Updated Format ................................................................. Universal
Renumbered Figures .............................................................. Universal
Changes to Specifications Section ........................................ 3
Changes to Applications Section .......................................... 21
Updated Outline Dimensions ........................................... 32
Changes to Ordering Guide ..................................................40

10/01—Rev. B to Rev. C
Changes to Figure 29 ............................................................21

2/00—Rev. A to Rev. B

12/99—Rev. 0 to Rev. A

Revision History: AD9765
1/08—Rev. C to Rev. E
Combined with AD9763 and AD9767 Data Sheets ..... Universal
Changes to Figure 1 .............................................................. 1
Changes to Features Section ................................................ 1
Changes to Applications Section .......................................... 7
Change to Absolute Maximum Ratings ......................... 8
Added Figure 3 and Figure 5 .............................................. 9
Changes to Table 6 ......................................................... 10
Added Figure 6 to Figure 22 ............................................ 11
Added Figure 40 to Figure 56 ............................................ 17
Added Note to Figure 58 ................................................... 20
Changes to Functional Description Section ................. 22
Changes to Reference Operation Section ..................22
Changes to Figure 59 and Figure 60 .................................22
Changes to Gain Control Mode Section ..................22
Replaced Reference Control Amplifier Section with Setting the Full-Scale Current Section ...................................22
Changes to DAC Transfer Section .....................................23
Changes to Interleaved Mode Timing Section .................25
Added Figure 64 .............................................................. 25
Changes to Power and Grounding Considerations Section .....30
Added Figure 80 and Figure 82 ......................................... 31
Changes to Quadrature Amplitude Modulation (QAM)
Example Using the AD9763 Section ................................ 32
Changes to Figure 83 and Figure 84 ..................................32
Changes to CDMA Section ...................................................33
Changes to Figure 85 Caption .............................................33
Changes to Figure 86 ..........................................................34
Changes to Figure 88 ................................................... Universal
Changes to Ordering Guide ..................................................40

9/06—Rev. B to Rev. C
Updated Format ................................................................ Universal
Changes to Figure 2 ............................................................ 5
Changes to Figure 3 ............................................................ 7
Changes to Functional Description Section .................. 12
Changes to Figure 25 and Figure 26 ................................. 15
Changes to Figure 28 and Figure 29 ................................. 16
Changes to Power Dissipation Section ......................... 17
Changes to Power and Grounding Considerations Section .... 19
Changes to Figure 39 ............................................................19
Changes to Figure 45 ............................................................22
Changes to Evaluation Board Section ............................ 24
Changes to Figure 47 ............................................................24
Updated Outline Dimensions ........................................... 30
Changes to Ordering Guide ..................................................30

2/00—Rev. A to Rev. B

12/99—Rev. 0 to Rev. A

8/99—Revision 0: Initial Version

Revision History: AD9767
1/08—Rev. C to Rev. E
Combined with AD9763 and AD9765 Data Sheets ..... Universal
Changes to Figure 1 ............................................................ 1
Changes to Features Section ................................................ 1
Changes to Applications Section .......................................... 7
Change to Absolute Maximum Ratings ......................... 8
Added Figure 3 and Figure 4 .............................................. 9
Changes to Table 5 ......................................................... 10
Added Figure 6 to Figure 44 ............................................ 11
Changes to Table 6 ......................................................... 17
Added Note to Figure 56 ................................................... 20
Changes to Functional Description Section ................. 22
Changes to Reference Operation Section ..................22
Changes to Figure 59 and Figure 60 .................................22
Changes to Gain Control Mode Section ..................22
Replaced Reference Control Amplifier Section with Setting the Full-Scale Current Section ...................................22
Changes to DAC Transfer Section .....................................23

SPECIFICATIONS

DC SPECIFICATIONS

$T_{\text{MIN}}$ to $T_{\text{MAX}}$, AVDD = 3.3 V or 5 V, DVDD1 = DVDD2 = 3.3 V or 5 V, $I_{\text{OUTFS}} = 20$ mA, unless otherwise noted.

Table 1.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>AD9763</th>
<th>AD9765</th>
<th>AD9767</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Min</td>
<td>Typ</td>
<td>Max</td>
</tr>
<tr>
<td>RESOLUTION</td>
<td>10</td>
<td>12</td>
<td>14</td>
</tr>
<tr>
<td>DC ACCURACY(^1)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Integral Linearity Error (INL)</td>
<td>−1</td>
<td>±0.1</td>
<td>+1</td>
</tr>
<tr>
<td>$T_A = 25^\circ$C</td>
<td>−1.5</td>
<td>±0.4</td>
<td>+1.5</td>
</tr>
<tr>
<td>$T_{\text{MIN}}$ to $T_{\text{MAX}}$</td>
<td>−2.0</td>
<td>+2.0</td>
<td></td>
</tr>
<tr>
<td>Differential Nonlinearity (DNL)</td>
<td>−0.5</td>
<td>±0.07</td>
<td>+0.5</td>
</tr>
<tr>
<td>$T_A = 25^\circ$C</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ANALOG OUTPUT</td>
<td>−0.02</td>
<td>+0.02</td>
<td></td>
</tr>
<tr>
<td>Offset Error</td>
<td>−2</td>
<td>±0.25</td>
<td>+2</td>
</tr>
<tr>
<td>Gain Error Without Internal Reference</td>
<td>−5</td>
<td>±1</td>
<td>+5</td>
</tr>
<tr>
<td>Gain Match</td>
<td>−1.6</td>
<td>±0.1</td>
<td>+1.6</td>
</tr>
<tr>
<td>Gain Match</td>
<td>−0.14</td>
<td>±0.14</td>
<td></td>
</tr>
<tr>
<td>Full-Scale Output Current(^2)</td>
<td>2.0</td>
<td>2.0</td>
<td>2.0</td>
</tr>
<tr>
<td>Output Compliance Range</td>
<td>−1.0</td>
<td>+1.25</td>
<td></td>
</tr>
<tr>
<td>Output Resistance</td>
<td>100</td>
<td>100</td>
<td>100</td>
</tr>
<tr>
<td>Output Capacitance</td>
<td>5</td>
<td>5</td>
<td>5</td>
</tr>
<tr>
<td>REFERENCES OUTPUT</td>
<td>1.14</td>
<td>1.20</td>
<td>1.26</td>
</tr>
<tr>
<td>Reference Voltage</td>
<td>100</td>
<td>100</td>
<td>100</td>
</tr>
<tr>
<td>Reference Output Current(^3)</td>
<td>0.1</td>
<td>1.25</td>
<td>0.1</td>
</tr>
<tr>
<td>Input Compliance Range</td>
<td>0.1</td>
<td>1.25</td>
<td>0.1</td>
</tr>
<tr>
<td>Reference Input Resistance</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>Small-Signal Bandwidth</td>
<td>0.5</td>
<td>0.5</td>
<td>0.5</td>
</tr>
<tr>
<td>REFERENCE INPUT</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>Gain Drift Without Internal Reference</td>
<td>±50</td>
<td>±50</td>
<td>±50</td>
</tr>
<tr>
<td>Gain Drift with Internal Reference</td>
<td>±100</td>
<td>±100</td>
<td>±100</td>
</tr>
<tr>
<td>Reference Voltage Drift</td>
<td>±50</td>
<td>±50</td>
<td>±50</td>
</tr>
<tr>
<td>TEMPERATURE COEFFICIENTS</td>
<td>0.5</td>
<td>0.5</td>
<td>0.5</td>
</tr>
<tr>
<td>Offset Drift</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>Gain Drift Without Internal Reference</td>
<td>±50</td>
<td>±50</td>
<td>±50</td>
</tr>
<tr>
<td>Gain Drift with Internal Reference</td>
<td>±100</td>
<td>±100</td>
<td>±100</td>
</tr>
<tr>
<td>Reference Voltage Drift</td>
<td>±50</td>
<td>±50</td>
<td>±50</td>
</tr>
<tr>
<td>POWER SUPPLY</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Supply Voltages</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>AVDD</td>
<td>3</td>
<td>5</td>
<td>5.5</td>
</tr>
<tr>
<td>DVDD1, DVDD2</td>
<td>2.7</td>
<td>5</td>
<td>5.5</td>
</tr>
<tr>
<td>Analog Supply Current (I_{\text{AVDD}})(^4)</td>
<td>71</td>
<td>75</td>
<td>71</td>
</tr>
<tr>
<td>Digital Supply Current (I_{\text{DVDD1, DVDD2}})(^5)</td>
<td>7</td>
<td>5.5</td>
<td>7</td>
</tr>
<tr>
<td>Supply Current Sleep Mode (I_{\text{AVDD}})(^6)</td>
<td>15</td>
<td>15</td>
<td>15</td>
</tr>
<tr>
<td>Power Dissipation(^6) (5 V, I_{\text{OUTFS}} = 20 mA)</td>
<td>380</td>
<td>410</td>
<td>380</td>
</tr>
<tr>
<td>Power Dissipation(^6) (5 V, I_{\text{OUTFS}} = 20 mA)</td>
<td>420</td>
<td>450</td>
<td>420</td>
</tr>
<tr>
<td>Power Dissipation(^6) (5 V, I_{\text{OUTFS}} = 20 mA)</td>
<td>450</td>
<td>450</td>
<td>450</td>
</tr>
<tr>
<td>Power Supply Rejection Ratio(^7) —AVDD</td>
<td>−0.4</td>
<td>+0.4</td>
<td>−0.4</td>
</tr>
<tr>
<td>Power Supply Rejection Ratio(^7) —DVDD</td>
<td>−0.4</td>
<td>+0.4</td>
<td>−0.4</td>
</tr>
<tr>
<td>OPERATING RANGE</td>
<td>−40</td>
<td>+85</td>
<td>−40</td>
</tr>
</tbody>
</table>

\(^1\) Measured at $I_{\text{OUTA}}$, driving a virtual ground.
\(^2\) Nominal full-scale current, $I_{\text{OUTFS}}$, is 32 times the $I_{\text{REF}}$ current.
\(^3\) An external buffer amplifier with input bias current <100 nA should be used to drive any external load.
\(^4\) Measured at $f_{\text{CLK}} = 25$ MSPS and $f_{\text{OUT}} = 1$ MHz.
\(^5\) Measured at $f_{\text{CLK}} = 100$ MSPS and $f_{\text{OUT}} = 1$ MHz.
\(^6\) Measured as unbuffered voltage output with $I_{\text{OUTFS}} = 20$ mA and $R_{\text{LOAD}} = 50$ Ω at $I_{\text{OUTA}}$ and $I_{\text{OUTB}}$, $f_{\text{CLK}} = 100$ MSPS, and $f_{\text{OUT}} = 40$ MHz.
\(^7\) ±10% power supply variation.
DYNAMIC SPECIFICATIONS

T_MIN to T_MAX, AVDD = 3.3 V or 5 V, DVDD1 = DVDD2 = 3.3 V or 5 V, I_OUTPS = 20 mA, differential transformer-coupled output, 50 Ω doubly terminated, unless otherwise noted.

Table 2.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>AD9763</th>
<th></th>
<th>AD9765</th>
<th></th>
<th>AD9767</th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>DYNAMIC PERFORMANCE</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Maximum Output Update Rate (fCLK)</td>
<td>125</td>
<td>125</td>
<td>125</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output Settling Time (tST) to 0.1%¹</td>
<td>35</td>
<td>35</td>
<td>35</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output Propagation Delay (tPD)</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Glitch Impulse</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output Rise Time (10% to 90%)¹</td>
<td>2.5</td>
<td>2.5</td>
<td>2.5</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output Fall Time (90% to 10%)¹</td>
<td>2.5</td>
<td>2.5</td>
<td>2.5</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output Noise (I_OUTFS = 20 mA)</td>
<td>50</td>
<td>50</td>
<td>50</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output Noise (I_OUTFS = 2 mA)</td>
<td>30</td>
<td>30</td>
<td>30</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>AC LINEARITY</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Spurious-Free Dynamic Range to Nyquist</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>fCLK = 100 MSPS, f_OUT = 1.00 MHz</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0 dBFS Output</td>
<td>69</td>
<td>78</td>
<td>70</td>
<td>81</td>
<td>71</td>
<td>82</td>
</tr>
<tr>
<td>−6 dBFS Output</td>
<td>74</td>
<td>77</td>
<td>79</td>
<td>82</td>
<td>73</td>
<td>84</td>
</tr>
<tr>
<td>−12 dBFS Output</td>
<td>69</td>
<td>72</td>
<td>73</td>
<td>84</td>
<td>74</td>
<td>84</td>
</tr>
<tr>
<td>−18 dBFS Output</td>
<td>61</td>
<td>70</td>
<td>70</td>
<td>84</td>
<td>75</td>
<td>85</td>
</tr>
<tr>
<td>fCLK = 65 MSPS, f_OUT = 1.00 MHz</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>fCLK = 65 MSPS, f_OUT = 2.51 MHz</td>
<td>78</td>
<td>79</td>
<td>80</td>
<td>90</td>
<td>77</td>
<td>87</td>
</tr>
<tr>
<td>fCLK = 65 MSPS, f_OUT = 5.02 MHz</td>
<td>75</td>
<td>78</td>
<td>79</td>
<td>90</td>
<td>75</td>
<td>87</td>
</tr>
<tr>
<td>fCLK = 65 MSPS, f_OUT = 14.02 MHz</td>
<td>66</td>
<td>68</td>
<td>70</td>
<td>90</td>
<td>65</td>
<td>78</td>
</tr>
<tr>
<td>fCLK = 65 MSPS, f_OUT = 25 MHz</td>
<td>55</td>
<td>55</td>
<td>55</td>
<td>90</td>
<td>55</td>
<td>76</td>
</tr>
<tr>
<td>fCLK = 125 MSPS, f_OUT = 25 MHz</td>
<td>67</td>
<td>67</td>
<td>67</td>
<td>90</td>
<td>67</td>
<td>78</td>
</tr>
<tr>
<td>fCLK = 125 MSPS, f_OUT = 40 MHz</td>
<td>60</td>
<td>60</td>
<td>60</td>
<td>90</td>
<td>60</td>
<td>78</td>
</tr>
<tr>
<td>Spurious-Free Dynamic Range Within a Window</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>fCLK = 100 MSPS, f_OUT = 1.00 MHz, 2 MHz Span</td>
<td>78</td>
<td>85</td>
<td>80</td>
<td>90</td>
<td>82</td>
<td>91</td>
</tr>
<tr>
<td>fCLK = 50 MSPS, f_OUT = 5.02 MHz, 10 MHz Span</td>
<td>80</td>
<td>88</td>
<td>88</td>
<td>90</td>
<td>82</td>
<td>90</td>
</tr>
<tr>
<td>fCLK = 65 MSPS, f_OUT = 5.03 MHz, 10 MHz Span</td>
<td>82</td>
<td>88</td>
<td>88</td>
<td>90</td>
<td>82</td>
<td>90</td>
</tr>
<tr>
<td>fCLK = 125 MSPS, f_OUT = 5.04 MHz, 10 MHz Span</td>
<td>82</td>
<td>88</td>
<td>88</td>
<td>90</td>
<td>82</td>
<td>90</td>
</tr>
<tr>
<td>Total Harmonic Distortion</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>fCLK = 100 MSPS, f_OUT = 1.00 MHz</td>
<td>−77</td>
<td>−90</td>
<td>−80</td>
<td>−90</td>
<td>−81</td>
<td>−91</td>
</tr>
<tr>
<td>fCLK = 50 MSPS, f_OUT = 2.00 MHz</td>
<td>−77</td>
<td>−78</td>
<td>−78</td>
<td>−90</td>
<td>−74</td>
<td>−91</td>
</tr>
<tr>
<td>fCLK = 125 MSPS, f_OUT = 4.00 MHz</td>
<td>−74</td>
<td>−75</td>
<td>−75</td>
<td>−90</td>
<td>−72</td>
<td>−91</td>
</tr>
<tr>
<td>fCLK = 125 MSPS, f_OUT = 10.00 MHz</td>
<td>−72</td>
<td>−75</td>
<td>−75</td>
<td>−90</td>
<td>−72</td>
<td>−91</td>
</tr>
<tr>
<td>Multitone Power Ratio (Eight Tones at 110 kHz Spacing)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>fCLK = 65 MSPS, f_OUT = 2.00 MHz to 2.99 MHz</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0 dBFS Output</td>
<td>76</td>
<td>80</td>
<td>80</td>
<td>80</td>
<td>76</td>
<td>80</td>
</tr>
<tr>
<td>−6 dBFS Output</td>
<td>74</td>
<td>79</td>
<td>79</td>
<td>80</td>
<td>74</td>
<td>79</td>
</tr>
<tr>
<td>−12 dBFS Output</td>
<td>71</td>
<td>77</td>
<td>78</td>
<td>80</td>
<td>71</td>
<td>77</td>
</tr>
<tr>
<td>−18 dBFS Output</td>
<td>67</td>
<td>75</td>
<td>76</td>
<td>80</td>
<td>67</td>
<td>75</td>
</tr>
<tr>
<td>Channel Isolation</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>fCLK = 125 MSPS, f_OUT = 10 MHz</td>
<td>85</td>
<td>85</td>
<td>85</td>
<td>85</td>
<td>85</td>
<td>85</td>
</tr>
<tr>
<td>fCLK = 125 MSPS, f_OUT = 40 MHz</td>
<td>77</td>
<td>77</td>
<td>77</td>
<td>85</td>
<td>77</td>
<td>77</td>
</tr>
</tbody>
</table>

¹ Measured single-ended into 50 Ω load.
DIGITAL SPECIFICATIONS

T_MIN to T_MAX, AVDD = 3.3 V or 5 V, DVDD1 = DVDD2 = 3.3 V or 5 V, I_OUTFS = 20 mA, unless otherwise noted.

Table 3.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>DIGITAL INPUTS</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Logic 1 Voltage @ DVDD1 = DVDD2 = 5 V</td>
<td>3.5</td>
<td>5</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>Logic 1 Voltage @ DVDD1 = DVDD2 = 3.3 V</td>
<td>2.1</td>
<td>3</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>Logic 0 Voltage @ DVDD1 = DVDD2 = 5 V</td>
<td></td>
<td>0</td>
<td>1.3</td>
<td>V</td>
</tr>
<tr>
<td>Logic 0 Voltage @ DVDD1 = DVDD2 = 3.3 V</td>
<td>0</td>
<td></td>
<td>0.9</td>
<td>V</td>
</tr>
<tr>
<td>Logic 1 Current</td>
<td>−10</td>
<td></td>
<td>+10</td>
<td>μA</td>
</tr>
<tr>
<td>Logic 0 Current</td>
<td>−10</td>
<td></td>
<td>+10</td>
<td>μA</td>
</tr>
<tr>
<td>Input Capacitance</td>
<td></td>
<td></td>
<td></td>
<td>pF</td>
</tr>
<tr>
<td>Input Setup Time (t_S)</td>
<td>2.0</td>
<td>5</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>Input Hold Time (t_H)</td>
<td>1.5</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>Latch Pulse Width (t LPW, t CPW)</td>
<td>3.5</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
</tbody>
</table>

**Timing Diagram**

See Table 3 and the DAC Timing section for more information about the timing specifications.

Figure 2. Timing Diagram for Dual and Interleaved Modes
### ABSOLUTE MAXIMUM RATINGS

Table 4.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>With Respect To</th>
<th>Rating</th>
</tr>
</thead>
<tbody>
<tr>
<td>AVDD</td>
<td>ACOM</td>
<td>−0.3 V to +6.5 V</td>
</tr>
<tr>
<td>DVDD1, DVDD2</td>
<td>DCOM1/DCOM2</td>
<td>−0.3 V to +6.5 V</td>
</tr>
<tr>
<td>ACOM</td>
<td>DCOM1/DCOM2</td>
<td>−0.3 V to +0.3 V</td>
</tr>
<tr>
<td>AVDD</td>
<td>DVDD1/DVDD2</td>
<td>−6.5 V to +6.5 V</td>
</tr>
<tr>
<td>MODE, CLK1/IQCLK,</td>
<td>DCOM1/DCOM2</td>
<td>−0.3 V to DVDD1/</td>
</tr>
<tr>
<td>CLK2/IQRESET, WRT1/IQWRT, WRT2/IQSEL</td>
<td></td>
<td>DVDD2 + 0.3 V</td>
</tr>
<tr>
<td>Digital Inputs</td>
<td>DCOM1/DCOM2</td>
<td>−0.3 V to DVDD1/</td>
</tr>
<tr>
<td>IOUTA1/IOUTA2, IOUTB1/IOUTB2</td>
<td>ACOM</td>
<td>−1.0 V to AVDD + 0.3 V</td>
</tr>
<tr>
<td>REFIO, FSADJ1, FSADJ2</td>
<td>ACOM</td>
<td>−0.3 V to AVDD + 0.3 V</td>
</tr>
<tr>
<td>GAINCTRL, SLEEP</td>
<td>ACOM</td>
<td>−0.3 V to AVDD + 0.3 V</td>
</tr>
<tr>
<td>Junction Temperature</td>
<td>ACOM</td>
<td>150°C</td>
</tr>
<tr>
<td>Storage Temperature</td>
<td>ACOM</td>
<td>−65°C to +150°C</td>
</tr>
<tr>
<td>Lead Temperature (10 sec)</td>
<td></td>
<td>300°C</td>
</tr>
</tbody>
</table>

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### THERMAL RESISTANCE

θJA is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages.

Table 5. Thermal Resistance

<table>
<thead>
<tr>
<th>Package Type</th>
<th>θJA</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>48-Lead LQFP</td>
<td>91</td>
<td>°C/W</td>
</tr>
</tbody>
</table>

### ESD CAUTION

ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.
PIN CONFIGURATION AND FUNCTION DESCRIPTIONS

Figure 3. AD9763 Pin Configuration

Figure 4. AD9765 Pin Configuration

Figure 5. AD9767 Pin Configuration
## Table 6. Pin Function Descriptions

<table>
<thead>
<tr>
<th>Pin No.</th>
<th>AD9763</th>
<th>AD9765</th>
<th>AD9767</th>
<th>Mnemonic</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1 to 10</td>
<td>1 to 12</td>
<td>1 to 14</td>
<td></td>
<td>DBxP1</td>
<td>Data Bit Pins (Port 1)</td>
</tr>
<tr>
<td>11 to 14, 33 to 36</td>
<td></td>
<td>13, 14, 35, 36</td>
<td>N/A</td>
<td>NC</td>
<td>No Connect</td>
</tr>
<tr>
<td>15, 21</td>
<td>15, 21</td>
<td>15, 21</td>
<td></td>
<td>DCOM1, DCOM2</td>
<td>Digital Common</td>
</tr>
<tr>
<td>16, 22</td>
<td>16, 22</td>
<td>16, 22</td>
<td></td>
<td>DVDD1, DVDD2</td>
<td>Digital Supply Voltage</td>
</tr>
<tr>
<td>17</td>
<td>17</td>
<td>17</td>
<td></td>
<td>WRT1/IQWRT</td>
<td>Input Write Signal for PORT 1 (IQWRT in Interleaving Mode)</td>
</tr>
<tr>
<td>18</td>
<td>18</td>
<td>18</td>
<td></td>
<td>CLK1/IQCLK</td>
<td>Clock Input for DAC1 (IQCLK in Interleaving Mode)</td>
</tr>
<tr>
<td>19</td>
<td>19</td>
<td>19</td>
<td></td>
<td>CLK2/IQRESET</td>
<td>Clock Input for DAC2 (IQRESET in Interleaving Mode)</td>
</tr>
<tr>
<td>20</td>
<td>20</td>
<td>20</td>
<td></td>
<td>WRT2/IQSEL</td>
<td>Input Write Signal for PORT 2 (IQSEL in Interleaving Mode)</td>
</tr>
<tr>
<td>23 to 32</td>
<td>23 to 34</td>
<td>23 to 36</td>
<td></td>
<td>DBxP2</td>
<td>Data Bit Pins (Port 2)</td>
</tr>
<tr>
<td>37</td>
<td>37</td>
<td>37</td>
<td></td>
<td>SLEEP</td>
<td>Power-Down Control Input</td>
</tr>
<tr>
<td>38</td>
<td>38</td>
<td>38</td>
<td></td>
<td>ACOM</td>
<td>Analog Common</td>
</tr>
<tr>
<td>39, 40</td>
<td>39, 40</td>
<td>39, 40</td>
<td></td>
<td>IOUTA2, IOUTB2</td>
<td>Port 2 Differential DAC Current Outputs</td>
</tr>
<tr>
<td>41</td>
<td>41</td>
<td>41</td>
<td></td>
<td>FSADJ2</td>
<td>Full-Scale Current Output Adjust for DAC2</td>
</tr>
<tr>
<td>42</td>
<td>42</td>
<td>42</td>
<td></td>
<td>GAINCTRL</td>
<td>Master/Slave Resistor Control Mode</td>
</tr>
<tr>
<td>43</td>
<td>43</td>
<td>43</td>
<td></td>
<td>REFIO</td>
<td>Reference Input/Output</td>
</tr>
<tr>
<td>44</td>
<td>44</td>
<td>44</td>
<td></td>
<td>FSADJ1</td>
<td>Full-Scale Current Output Adjust for DAC1</td>
</tr>
<tr>
<td>45, 46</td>
<td>45, 46</td>
<td>45, 46</td>
<td></td>
<td>IOUTA1, IOUTB1</td>
<td>Port 1 Differential DAC Current Outputs</td>
</tr>
<tr>
<td>47</td>
<td>47</td>
<td>47</td>
<td></td>
<td>AVDD</td>
<td>Analog Supply Voltage</td>
</tr>
<tr>
<td>48</td>
<td>48</td>
<td>48</td>
<td></td>
<td>MODE</td>
<td>Mode Select (1 = dual port, 0 = interleaved)</td>
</tr>
</tbody>
</table>
**TYPICAL PERFORMANCE CHARACTERISTICS**

**AD9763**

AVDD = 3.3 V or 5 V, DVDD = 3.3 V, I_{OUTFS} = 20 mA, 50 Ω doubly terminated load, differential output, T_{A} = 25°C, SFDR up to Nyquist, unless otherwise noted.

---

**Figure 6. SFDR vs. f_{OUT} @ 0 dBFS**

**Figure 7. SFDR vs. f_{OUT} @ 5 MSPS**

**Figure 8. SFDR vs. f_{OUT} @ 25 MSPS**

**Figure 9. SFDR vs. f_{OUT} @ 65 MSPS**

**Figure 10. SFDR vs. f_{OUT} @ 125 MSPS**

**Figure 11. SFDR vs. f_{OUT} and I_{OUTFS} @ 65 MSPS and 0 dBFS**
Figure 12. Single-Tone SFDR vs. A_{Out} @ f_{OUT} = f_{CLK}/11

Figure 13. Single-Tone SFDR vs. A_{Out} @ f_{OUT} = f_{CLK}/5

Figure 14. Dual-Tone SFDR vs. A_{Out} @ f_{OUT} = f_{CLK}/7

Figure 15. SINAD vs. f_{CLK} and I_{OUTFS} @ f_{OUT} = 5 MHz and 0 dBFS

Figure 16. Typical INL

Figure 17. Typical DNL
Figure 18. SFDR vs. Temperature @ fCLK = 125 MSPS, 0 dBFS

Figure 19. Gain and Offset Error vs. Temperature @ fCLK = 125 MSPS

Figure 20. Single-Tone SFDR @ fCLK = 125 MSPS

Figure 21. Dual-Tone SFDR @ fCLK = 125 MSPS

Figure 22. Four-Tone SFDR @ fCLK = 125 MSPS
**AD9763/AD9765/AD9767**

**AD9765**

AVDD = 3.3 V or 5 V, DVDD = 3.3 V or 5 V, IOUTFS = 20 mA, 50 Ω doubly terminated load, differential output, TA = 25°C, SFDR up to Nyquist, unless otherwise noted.

---

(Images of graph charts showing SFDR vs. fOUT at different clock rates and IOUTFS values.)

**Figure 23. SFDR vs. fOUT @ 0 dBFS**

**Figure 24. SFDR vs. fOUT @ 5 MSPS**

**Figure 25. SFDR vs. fOUT @ 25 MSPS**

**Figure 26. SFDR vs. fOUT @ 65 MSPS**

**Figure 27. SFDR vs. fOUT @ 125 MSPS**

**Figure 28. SFDR vs. fOUT and IOUTFS @ 65 MSPS and 0 dBFS**
Figure 29. Single-Tone SFDR vs. A\textsubscript{OUT} @ f\textsubscript{OUT} = f\textsubscript{CLK}/11

Figure 30. Single-Tone SFDR vs. A\textsubscript{OUT} @ f\textsubscript{OUT} = f\textsubscript{CLK}/5

Figure 31. Dual-Tone SFDR vs. A\textsubscript{OUT} @ f\textsubscript{OUT} = f\textsubscript{CLK}/7

Figure 32. SINAD vs. f\textsubscript{CLK} and I\textsubscript{OUTFS} @ f\textsubscript{OUT} = 5 MHz and 0 dBFS

Figure 33. Typical INL

Figure 34. Typical DNL
Figure 35. SFDR vs. Temperature @ 125 MSPS, 0 dBFS

Figure 36. Gain and Offset Error vs. Temperature @ fCLK = 125 MSPS

Figure 37. Single-Tone SFDR @ fCLK = 125 MSPS

Figure 38. Dual-Tone SFDR @ fCLK = 125 MSPS

Figure 39. Four-Tone SFDR @ fCLK = 125 MSPS
AD9767

AVDD = 3.3 V or 5 V, DVDD = 3.3 V or 5 V, I_{OUTFS} = 20 mA, 50 Ω doubly terminated load, differential output, T_θ = 25°C, SFDR up to Nyquist, unless otherwise noted.

Figure 40. SFDR vs. f_{OUT} @ 0 dBFS

Figure 41. SFDR vs. f_{OUT} @ 5 MSPS

Figure 42. SFDR vs. f_{OUT} @ 25 MSPS

Figure 43. SFDR vs. f_{OUT} @ 65 MSPS

Figure 44. SFDR vs. f_{OUT} @ 125 MSPS

Figure 45. SFDR vs. f_{OUT} and I_{OUTFS} @ 65 MSPS and 0 dBFS
Figure 46. Single-Tone SFDR vs. A_{OUT} @ f_{OUT} = f_{CLK}/11

Figure 47. Single-Tone SFDR vs. A_{OUT} @ f_{OUT} = f_{CLK}/5

Figure 48. Dual-Tone SFDR vs. A_{OUT} @ f_{OUT} = f_{CLK}/7

Figure 49. SINAD vs. f_{CLK} and I_{OUTFS} @ f_{OUT} = 5 MHz and 0 dBFS

Figure 50. Typical INL

Figure 51. Typical DNL
Figure 52. SFDR vs. Temperature @ 125 MSPS, 0 dBFS

Figure 53. Gain and Offset Error vs. Temperature @ fCLK = 125 MSPS

Figure 54. Single-Tone SFDR @ fCLK = 125 MSPS

Figure 55. Dual-Tone SFDR @ fCLK = 125 MSPS

Figure 56. Four-Tone SFDR @ fCLK = 125 MSPS
TERMINOLOGY

Linearity Error (Integral Nonlinearity or INL)

Linearity error is defined as the maximum deviation of the actual analog output from the ideal output, determined by a straight line drawn from zero to full scale.

Differential Nonlinearity (DNL)

DNL is the measure of the variation in analog value, normalized to full scale, associated with a 1 LSB change in digital input code.

Monotonicity

A DAC is monotonic if the output either increases or remains constant as the digital input increases.

Offset Error

Offset error is the deviation of the output current from the ideal of zero. For $I_{OUTA}$, 0 mA output is expected when the inputs are all 0s. For $I_{OUTB}$, 0 mA output is expected when all inputs are set to 1s.

Gain Error

Gain error is the difference between the actual and ideal output spans. The actual span is determined by the output when all inputs are set to 1s minus the output when all inputs are set to 0s.

Output Compliance Range

The output compliance range is the range of allowable voltage at the output of a current-output DAC. Operation beyond the maximum compliance limits may cause either output stage saturation or breakdown resulting in nonlinear performance.

Temperature Drift

Temperature drift is specified as the maximum change from the ambient (25°C) value to the value at either $T_{MIN}$ or $T_{MAX}$. For offset and gain drift, the drift is reported in parts per million (ppm) of full-scale range (FSR) per degree Celsius. For reference drift, the drift is reported in ppm per degree Celsius (ppm/°C).

Power Supply Rejection (PSR)

PSR is the maximum change in the full-scale output as the supplies are varied from nominal to minimum and maximum specified voltages.

Settling Time

Settling time is the time required for the output to reach and remain within a specified error band about its final value, measured from the start of the output transition.

Glitch Impulse

Asymmetrical switching times in a DAC give rise to undesired output transients that are quantified by a glitch impulse. It is specified as the net area of the glitch in picovolts per second (pV-s).

Spurious-Free Dynamic Range (SFDR)

The difference, in decibels (dB), between the rms amplitude of the output signal and the peak spurious signal over the specified bandwidth.

Total Harmonic Distortion (THD)

THD is the ratio of the rms sum of the first six harmonic components to the rms value of the measured input signal. It is expressed as a percentage or in decibels (dB).
FUNCTIONAL DESCRIPTION

Figure 58 shows a simplified block diagram of the AD9763/AD9765/AD9767. The AD9763/AD9765/AD9767 consist of two DACs, each one with its own independent digital control logic and full-scale output current control. Each DAC contains a PMOS current source array capable of providing up to 20 mA of full-scale current (IOUTFS).

The array is divided into 31 equal currents that make up the five most significant bits (MSBs). The next four bits, or middle bits, consist of 15 equal current sources whose value is 1/16th of an MSB current source. The remaining LSB is a binary weighted fraction of the middle bit current sources. Implementing the middle and lower bits with current sources, instead of an R-2R ladder, enhances the dynamic performance for multitone or low amplitude signals and helps maintain the high output impedance of each DAC (that is, >100 kΩ).

All of these current sources are switched to one of the two output nodes (that is, IOUTA or IOUTB) via the PMOS differential current switches. The switches are based on a new architecture that drastically improves distortion performance. This new switch architecture reduces various timing errors and provides matching complementary drive signals to the inputs of the differential current switches.

The analog and digital sections of the AD9763/AD9765/AD9767 have separate power supply inputs (that is, AVDD and DVDD1/DVDD2) that can operate independently at 3.3 V or 5 V. The digital section, which is capable of operating up to a 125 MSPS clock rate, consists of edge-triggered latches and segment decoding logic circuitry. The analog section includes the PMOS current sources, the associated differential switches, a 1.20 V band gap voltage reference, and two reference control amplifiers.
The full-scale output current of each DAC is regulated by separate reference control amplifiers and can be set from 2 mA to 20 mA via an external network connected to the full scale adjust (FSADJ) pin. The external network, in combination with both the reference control amplifier and voltage reference (VREFIO) sets the reference current (IREF), which is replicated to the segmented current sources with the proper scaling factor. The full-scale current (IOUTFS) is 32 × IREF.

REFERENCE OPERATION

The AD9763/AD9765/AD9767 contain an internal 1.20 V band gap reference. This can easily be overridden by a low noise external reference with no effect on performance. REFIO serves as either an input or output, depending on whether the internal or an external reference is used. To use the internal reference, simply decouple the REFIO pin to ACOM with a 0.1 μF capacitor. The internal reference voltage is present at REFIO. If the voltage at REFIO is used elsewhere in the circuit, an external buffer amplifier with an input bias current of less than 100 nA should be used. An example of the use of the internal reference is shown in Figure 59.

![Figure 59. Internal Reference Configuration](image1)

An external reference can be applied to REFIO as shown in Figure 60. The external reference can provide either a fixed reference voltage to enhance accuracy and drift performance or a varying reference voltage for gain control. The 0.1 μF compensation capacitor is not required because the internal reference is overridden and the relatively high input impedance of REFIO minimizes any loading of the external reference.

![Figure 60. External Reference Configuration Gain Control Mode](image2)

GAIN CONTROL MODE

The AD9763/AD9765/AD9767 has two gain control modes, independent and master/slave. If the GAINCTRL terminal is low (connected to ground), the full-scale currents of DAC1 and DAC2 are set separately using two different RSET resistors. One resistor is connected to the FSADJ1 terminal, and the other resistor is connected to the FSADJ2 terminal. This is independent mode. If the GAINCTRL terminal is set high (connected to AVDD), the full-scale currents of DAC1 and DAC2 are set to the same value using one RSET resistor. In master/slave mode, full-scale current for both DAC1 and DAC2 is set via the FSADJ1 terminal.

SETTING THE FULL-SCALE CURRENT

Both of the DACs in the AD9763/AD9765/AD9767 contain a control amplifier that is used to regulate the full-scale output current (IOUTFS). The control amplifier is configured as a V-I converter, as shown in Figure 59, so that its current output (IREF) is determined by the ratio of the VREFIO and an external resistor, RSET.

\[ I_{\text{REF}} = \frac{V_{\text{REFIO}}}{R_{\text{SET}}} \]

The DAC full-scale current, IOUTFS, is an output current 32 times larger than the reference current, IREF.

\[ I_{\text{OUTFS}} = 32 \times I_{\text{REF}} \]

The control amplifier allows a wide (10:1) adjustment span of IOUTFS from 2 mA to 20 mA by setting IREF between 62.5 μA and 625 μA. The wide adjustment range of IOUTFS provides several benefits. The first relates directly to the power dissipation of the AD9763/AD9765/AD9767, which is proportional to IOUTFS (refer to the Power Dissipation section). The second relates to the 20 dB adjustment, which is useful for system gain control purposes.

To ensure that the AD9763/AD9765/AD9767 performs properly, connect a 22 nF capacitor and 256 Ω resistor network (shown in Figure 59 and Figure 60) from the FSADJ1 terminal to ground and from the FSADJ2 terminal to ground.
DAC TRANSFER FUNCTION

Both DACs in the AD9763/AD9765/AD9767 provide complementary current outputs, $I_{OUTA}$ and $I_{OUTB}$. $I_{OUTA}$ provides a near full-scale current output ($I_{OUTFS}$) when all bits are high (that is, DAC CODE = 1024/4095/16,384 for the AD9763/AD9765/AD9767, respectively), while $I_{OUTB}$, the complementary output, provides no current. The current output appearing at $I_{OUTA}$ and $I_{OUTB}$ is a function of both the input code and $I_{OUTFS}$. $I_{OUTA}$ for the AD9763, AD9765, and AD9767, respectively, can be expressed as

$$I_{OUTA} = (DAC CODE/1024) \times I_{OUTFS} \quad (1)$$

$$I_{OUTA} = (DAC CODE/4096) \times I_{OUTFS} \quad (2)$$

$$I_{OUTA} = (DAC CODE/16,384) \times I_{OUTFS} \quad (3)$$

$I_{OUTB}$ for the AD9763, AD9765, and AD9767, respectively, can be expressed as

$$I_{OUTB} = ((1023 - DAC CODE)/1024) \times I_{OUTFS} \quad (4)$$

$$I_{OUTB} = ((4095 - DAC CODE)/4096) \times I_{OUTFS} \quad (5)$$

$$I_{OUTB} = ((16,383 - DAC CODE)/16,384) \times I_{OUTFS} \quad (6)$$

where $DAC CODE = 0$ to 1024, 0 to 4095, or 0 to 16,384 (decimal representation).

$I_{OUTFS}$ is a function of the reference current ($I_{REF}$). This is nominally set by a reference voltage ($V_{REF}$) and an external resistor ($R_{REF}$). It can be expressed as

$$I_{OUTFS} = 32 \times I_{REF} \quad (7)$$

where $I_{REF}$ is set as discussed in the Setting the Full-Scale Current section.

The two current outputs typically drive a resistive load directly or via a transformer. If dc coupling is required, $I_{OUTA}$ and $I_{OUTB}$ should be directly connected to matching resistive loads ($R_{LOAD}$) that are tied to the analog common (ACOM). Note that $R_{LOAD}$ can represent the equivalent load resistance seen by $I_{OUTA}$ or $I_{OUTB}$, as is the case in a doubly terminated 50Ω or 75Ω cable. The single-ended voltage output appearing at the $I_{OUTA}$ and $I_{OUTB}$ nodes is

$$V_{OUTA} = I_{OUTA} \times R_{LOAD} \quad (8)$$

$$V_{OUTB} = I_{OUTB} \times R_{LOAD} \quad (9)$$

Note that the full-scale value of $V_{OUTA}$ and $V_{OUTB}$ must not exceed the specified output compliance range to maintain the specified distortion and linearity performance.

$$V_{DIFF} = (I_{OUTA} - I_{OUTB}) \times R_{LOAD} \quad (10)$$

Equation 7 highlights some of the advantages of operating the AD9763/AD9765/AD9767 differentially. First, the differential operation helps cancel common-mode error sources associated with $I_{OUTA}$ and $I_{OUTB}$ such as noise, distortion, and dc offsets. Second, the differential code-dependent current and subsequent voltage, $V_{DIFF}$, is twice the value of the single-ended voltage output (that is, $V_{OUTA}$ or $V_{OUTB}$), thus providing twice the signal power to the load.

The gain drift temperature performance for a single-ended ($V_{OUTA}$ and $V_{OUTB}$) or differential output ($V_{DIFF}$) of the AD9763/AD9765/AD9767 can be enhanced by selecting temperature tracking resistors for $R_{LOAD}$ and $R_{REF}$ due to their ratiometric relationship.

ANALOG OUTPUTS

The complementary current outputs, $I_{OUTA}$ and $I_{OUTB}$, in each DAC can be configured for single-ended or differential operation. $I_{OUTA}$ and $I_{OUTB}$ can be converted into complementary single-ended voltage outputs, $V_{OUTA}$ and $V_{OUTB}$, via a load resistor ($R_{LOAD}$) as described in Equation 5 through Equation 7. The differential voltage ($V_{DIFF}$) existing between $V_{OUTA}$ and $V_{OUTB}$ can be converted to a single-ended voltage via a transformer or differential amplifier configuration. The ac performance of the AD9763/AD9765/AD9767 is optimum and specified using a differential transformer-coupled output in which the voltage swing at $I_{OUTA}$ and $I_{OUTB}$ is limited to ±0.5 V. If a single-ended unipolar output is desired, select $I_{OUTA}$.

The distortion and noise performance of the AD9763/AD9765/AD9767 can be enhanced when it is configured for differential operation. The common-mode error sources of both $I_{OUTA}$ and $I_{OUTB}$ can be significantly reduced by the common-mode rejection of a transformer or differential amplifier. These common-mode error sources include even-order distortion products and noise. The enhancement in distortion performance becomes more significant as the frequency content of the reconstructed waveform increases. This is due to the first-order cancellation of various dynamic common-mode distortion mechanisms, digital feedthrough, and noise.

Performing a differential-to-single-ended conversion via a transformer also provides the ability to deliver twice the reconstructed signal power to the load, assuming no source termination. Because the output currents of $I_{OUTA}$ and $I_{OUTB}$ are complementary, they become additive when processed differentially. A properly selected transformer allows the AD9763/AD9765/AD9767 to provide the required power and voltage levels to different loads.

The output impedance of $I_{OUTA}$ and $I_{OUTB}$ is determined by the equivalent parallel combination of the PMOS switches associated with the current sources and is typically 100 kΩ in parallel with 5 pF. It is also slightly dependent on the output voltage (that is, $V_{OUTA}$ and $V_{OUTB}$) due to the nature of a PMOS device. As a result, maintaining $I_{OUTA}$ and/or $I_{OUTB}$ at a virtual ground via an op amp configuration results in the optimum dc linearity. Note that the INL/DNL specifications for the AD9763/AD9765/AD9767 are measured with $I_{OUTA}$ maintained at a virtual ground via an op amp.
IOUTA and IOUTB also have a negative and positive voltage compliance range that must be adhered to in order to achieve optimum performance. The negative output compliance range of −1.0 V is set by the breakdown limits of the CMOS process. Operation beyond this maximum limit may result in a breakdown of the output stage and affect the reliability of the AD9763/AD9765/AD9767.

The positive output compliance range is slightly dependent on the full-scale output current, IOUTFS. When IOUTFS is decreased from 20 mA to 2 mA, the positive output compliance range degrades slightly from its nominal 1.25 V to 1.00 V. The optimum distortion performance for a single-ended or differential output is achieved when the maximum full-scale signal at IOUTA and IOUTB does not exceed 0.5 V. Applications requiring the AD9763/AD9765/AD9767 output to extend its output compliance range must size RLOAD accordingly. Operation beyond this compliance range adversely affects the linearity performance of the AD9763/AD9765/AD9767 and subsequently degrades its distortion performance.

**DIGITAL INPUTS**

The digital inputs of the AD9763/AD9765/AD9767 consist of two independent channels. For the dual-port mode, each DAC has its own dedicated 10-/12-/14-bit data port: WRT line and CLK line. In the interleaved timing mode, the function of the digital control pins changes as described in the Interleaved Mode Timing section. The 10-/12-/14-bit parallel data inputs follow straight binary coding, where the most significant bits (MSBs) are DB9P1 and DB9P2 for the AD9763, DB11P1 and DB11P2 for the AD9765, and DB13P1 and DB13P2 for the AD9767, and the least significant bits (LSBs) are DB0P1 and DB0P2 for all three parts. IOUTA produces a full-scale output current when all data bits are at Logic 1. IOUTB produces a complementary output with the full-scale current split between the two outputs as a function of the input code.

The digital interface is implemented using an edge-triggered master/slave latch. The DAC outputs are updated following the rising edge of both WRT and CLK. Both sets of latches are updated on the rising edge of their respective control signals. The rising edge of CLK must occur before or simultaneously with the rising edge of WRT. If the rising edge of CLK occurs after the rising edge of WRT, a minimum delay of 2 ns must be maintained from the rising edge of WRT to the rising edge of CLK.

Timing specifications for dual-port mode are shown in Figure 62 and Figure 63.

**Dual-Port Mode Timing**

When the MODE pin is at Logic 1, the AD9763/AD9765/AD9767 operates in dual-port mode (refer to Figure 57). The AD9763/AD9765/AD9767 functions as two distinct DACs. Each DAC has its own completely independent digital input and control lines. The AD9763/AD9765/AD9767 features a double-buffered data path. Data enters the device through the channel input latches. This data is then transferred to the DAC latch in each signal path. After the data is loaded into the DAC latch, the analog output settles to its new value.

For general consideration, the WRT lines control the channel input latches, and the CLK lines control the DAC latches. Both sets of latches are updated on the rising edge of their respective control signals.

The rising edge of CLK must occur before or simultaneously with the rising edge of WRT. If the rising edge of CLK occurs after the rising edge of WRT, a minimum delay of 2 ns must be maintained from the rising edge of WRT to the rising edge of CLK.

Timing specifications for dual-port mode are shown in Figure 62 and Figure 63.
Interleaved Mode Timing

When the MODE pin is at Logic 0, the AD9763/AD9765/AD9767 operate in interleaved mode (refer to Figure 61). In addition, WRT1 functions as IQWRT, CLK1 functions as IQCLK, WRT2 functions as IQSEL, and CLK2 functions as IQRESET.

Data enters the device on the rising edge of IQWRT. The logic level of IQSEL steers the data to either Channel Latch 1 (IQSEL = 1) or to Channel Latch 2 (IQSEL = 0). For proper operation, IQSEL must change state only when IQWRT and IQCLK are low.

When IQRESET is high, IQCLK is disabled. When IQRESET goes low, the next rising edge on IQCLK updates both DAC latches with the data present at their inputs. In the interleaved mode, IQCLK is divided by 2 internally. Following this first rising edge, the DAC latches are only updated on every other rising edge of IQCLK. In this way, IQRESET can be used to synchronize the routing of the data to the DACs.

Similar to the order of CLK and WRT in dual-port mode, IQCLK must occur before or simultaneously with IQWRT.

Timing specifications for interleaved mode are shown in Figure 64 and Figure 66.

The digital inputs are CMOS compatible with logic thresholds, $V_{\text{THRESHOLD}}$, set to approximately half the digital positive supply ($DVDDx$), or

$$V_{\text{THRESHOLD}} = DVDDx/2(\pm 20\%)$$

At 5 V it is permissible to drive IQWRT and IQCLK together as shown in Figure 65, but at 3.3 V the interleaved data transfer is not reliable.

The internal digital circuitry of the AD9763/AD9765/AD9767 is capable of operating at a digital supply of 3.3 V or 5 V. As a result, the digital inputs can also accommodate TTL levels when $DVDD1/DVDD2$ is set to accommodate the maximum high level voltage ($V_{\text{OH(MAX)}}$) of the TTL drivers. A $DVDD1/DVDD2$ of 3.3 V typically ensures proper compatibility with bipolar TTL logic families. Figure 67 shows the equivalent digital input circuit for the data and clock inputs. The sleep mode input is similar, with the exception that it contains an active pull-down circuit, thus ensuring that the AD9763/AD9765/AD9767 remains enabled if this input is left disconnected.
Because the AD9763/AD9765/AD9767 is capable of being clocked up to 125 MSPS, the quality of the clock and data input signals are important in achieving the optimum performance. Operating the AD9763/AD9765/AD9767 with reduced logic swings and a corresponding digital supply (DVDD1/DVDD2) results in the lowest data feedthrough and on-chip digital noise. The drivers of the digital data interface circuitry should be specified to meet the minimum setup and hold times of the AD9763/AD9765/AD9767 as well as its required minimum and maximum input logic level thresholds.

Digital signal paths should be kept short, and run lengths should be matched to avoid propagation delay mismatch. The insertion of a low value (that is, 20 Ω to 100 Ω) resistor network between the AD9763/AD9765/AD9767 digital inputs and driver outputs can be helpful in reducing any overshooting and ringing at the digital inputs that contribute to digital feedthrough. For longer board traces and high data update rates, stripline techniques with proper impedance and termination resistors should be considered to maintain “clean” digital inputs.

The external clock driver circuitry provides the AD9763/AD9765/AD9767 with a low-jitter clock input meeting the minimum and maximum logic levels while providing fast edges. Fast clock edges help minimize jitter manifesting itself as phase noise on a reconstructed waveform. Therefore, the clock input should be driven by the fastest logic family suitable for the application.

Note that the clock input can also be driven via a sine wave, which is centered around the digital threshold (that is, DVDDx/2) and meets the minimum and maximum logic threshold. This typically results in a slight degradation in the phase noise, which becomes more noticeable at higher sampling rates and output frequencies. In addition, at higher sampling rates, the 20% tolerance of the digital logic threshold should be considered, because it affects the effective clock duty cycle and, subsequently, cuts into the required data setup and hold times.

**Input Clock and Data Timing Relationship**

SNR in a DAC is dependent on the relationship between the position of the clock edges and the point in time at which the input data changes. The AD9763/AD9765/AD9767 are rising edge triggered and therefore exhibit SNR sensitivity when the data transition is close to this edge. The goal when applying the AD9763/AD9765/AD9767 is to make the data transition close to the falling clock edge. This becomes more important as the sample rate increases. Figure 68 shows the relationship of SNR to clock placement with different sample rates. Note that at the lower sample rates, much more tolerance is allowed in clock placement; much more care must be taken at higher rates.

**SLEEP MODE OPERATION**

The AD9763/AD9765/AD9767 has a power-down function that turns off the output current and reduces the supply current to less than 8.5 mA over the specified supply range of 3.3 V to 5 V and over the full operating temperature range. This mode can be activated by applying a Logic Level 1 to the SLEEP pin. The SLEEP pin logic threshold is equal to 0.5 × AVDD. This digital input also contains an active pull-down circuit that ensures the AD9763/AD9765/AD9767 remains enabled if this input is left disconnected. The AD9763/AD9765/AD9767 require less than 50 ns to power down and approximately 5 μs to power back up.

**POWER DISSIPATION**

The power dissipation (PD) of the AD9763/AD9765/AD9767 is dependent on several factors, including

- the power supply voltages (AVDD and DVDD1/DVDD2)
- the full-scale current output (IOUTFS)
- the update rate (fCLK)
- the reconstructed digital input waveform

The power dissipation is directly proportional to the analog supply current (IAVDD) and the digital supply current (IDVDD). IAVDD is directly proportional to IOUTFS, as shown in Figure 69, and is insensitive to fCLK.

Conversely, IDVDD is dependent on the digital input waveform, the fCLK, and the digital supply (DVDD1/DVDD2). Figure 70 and Figure 71 show IDVDD as a function of full-scale sine wave output ratios (fOUT/fCLK) for various update rates with DVDD1 = DVDD2 = 5 V and DVDD1 = DVDD2 = 3.3 V, respectively. Note that IDVDD is reduced by more than a factor of 2 when DVDD1/DVDD2 is reduced from 5 V to 3.3 V.
Figure 69. $I_{AVDD}$ vs. $I_{OUTFS}$

Figure 70. $I_{AVDD}$ vs. Ratio @ $DVDD1 = DVDD2 = 5\,\text{V}$

Figure 71. $I_{AVDD}$ vs. Ratio @ $DVDD1 = DVDD2 = 3.3\,\text{V}$
APPLYING THE AD9763/AD9765/AD9767

OUTPUT CONFIGURATIONS

The following sections illustrate some typical output configurations for the AD9763/AD9765/AD9767, with IOUTFS set to a nominal 20 mA, unless otherwise noted. For applications requiring the optimum dynamic performance, a differential output configuration is suggested. A differential output configuration can consist of either an RF transformer or a differential op amp configuration. The transformer configuration provides the optimum high frequency performance and is recommended for any application allowing for ac coupling. The differential op amp configuration is suitable for applications requiring dc coupling, bipolar output, signal gain, and/or level shifting within the bandwidth of the chosen op amp.

A single-ended output is suitable for applications requiring a unipolar voltage output. A positive unipolar output voltage results if IOUTA and/or IOUTB is connected to an appropriately sized load resistor (RLOAD) referred to as ACOM. This configuration may be more suitable for a single-supply system requiring a dc-coupled, ground-referred output voltage. Alternatively, an amplifier can be configured as an I-V converter, thus converting IOUTA or IOUTB into a negative unipolar voltage. This configuration provides the best dc linearity because IOUTA or IOUTB is maintained at a virtual ground. Note that IOUTA provides slightly better performance than IOUTB.

DIFFERENTIAL COUPLING USING A TRANSFORMER

An RF transformer can be used as shown in Figure 72 to perform a differential-to-single-ended signal conversion. A differentially coupled transformer output provides the optimum distortion performance for output signals whose spectral content lies within the pass band of the transformer. An RF transformer such as the Mini-Circuits® T1-1T provides excellent rejection of common-mode distortion (that is, even-order harmonics) and noise over a wide frequency range. It also provides electrical isolation and the ability to deliver twice the power to the load. Transformers with different impedance ratios can also be used for impedance matching purposes. Note that the transformer provides ac coupling only.

![Figure 72. Differential Output Using a Transformer](image)

The center tap on the primary side of the transformer must be connected to ACOM to provide the necessary dc current path for both IOUTA and IOUTB. The complementary voltages appearing at IOUTA and IOUTB (that is, VOUTA and VOUTB) swing symmetrically around ACOM and must be maintained with the output compliance range of the AD9763/AD9765/AD9767 to achieve the specified performance. A differential resistor (RDIFF) can be inserted in applications where the output of the transformer is connected to the load (RLOAD) via a passive reconstruction filter or cable. RDIFF is determined by the transformer’s impedance ratio and provides the proper source termination that results in a low VSWR. Approximately half the signal power will be dissipated across RDIFF.

DIFFERENTIAL COUPLING USING AN OP AMP

An op amp can also be used as shown in Figure 73 to perform a differential-to-single-ended conversion. The AD9763/AD9765/AD9767 is configured with two equal load resistors (RLOAD) of 25 Ω each. The differential voltage developed across IOUTA and IOUTB is converted to a single-ended signal via the differential op amp configuration. An optional capacitor can be installed across IOUTA and IOUTB, forming a real pole in a low-pass filter. The addition of this capacitor often enhances the op amp's distortion performance by preventing the DAC's high-slew output from overloading the op amp's input.

![Figure 73. DC Differential Coupling Using an Op Amp](image)

The common-mode rejection of this configuration is typically determined by the resistor matching. In this circuit, the differential op amp circuit using the AD8047 is configured to provide some additional signal gain. The op amp must operate from a dual supply because its output is approximately ±1.0 V. Select a high speed amplifier capable of preserving the differential performance of the AD9763/AD9765/AD9767 while meeting other system level objectives (that is, cost or power). Consider the op amp's differential gain, gain setting resistor values, and full-scale output swing capabilities when optimizing this circuit.

The differential circuit shown in Figure 74 provides the necessary level shifting required in a single-supply system. In this case, AVDD, which is the positive analog supply for both the AD9763/AD9765/AD9767 and the op amp, is used to level shift the differential output of the AD9763/AD9765/AD9767 to midsupply (that is, AVDD/2). The AD8055 is a suitable op amp for this application.
SINGLE-ENDED, UNBUFFERED VOLTAGE OUTPUT

Figure 75 shows the AD9763/AD9765/AD9767 configured to provide a unipolar output range of approximately 0 V to 0.5 V for a doubly terminated 50 Ω cable, because the nominal full-scale current (I_{OUTFS}) of 20 mA flows through the equivalent RLOAD of 25 Ω. In this case, RLOAD represents the equivalent load resistance seen by I_{OUTA} or I_{OUTB}. The unused output (I_{OUTA} or I_{OUTB}) can be connected directly to ACOM or via a matching RLOAD. Different values of I_{OUTS} and RLOAD can be selected as long as the positive compliance range is adhered to. One additional consideration in this mode is the INL (see the Analog Outputs section). For optimum INL performance, the single-ended, buffered voltage output configuration is suggested.

![Figure 75. 0 V to 0.5 V Unbuffered Voltage Output](image)

SINGLE-ENDED, BUFFERED VOLTAGE OUTPUT CONFIGURATION

Figure 76 shows a buffered single-ended output configuration in which the U1 op amp performs an I-V conversion on the AD9763/AD9765/AD9767 output current. U1 maintains I_{OUTA} (or I_{OUTB}) at a virtual ground, thus minimizing the nonlinear output impedance effect on the INL performance of the DAC, as described in the Analog Outputs section. Although this single-ended configuration typically provides the best dc linearity performance, its ac distortion performance at higher DAC update rates may be limited by the slewing capabilities of U1. U1 provides a negative unipolar output voltage, and its full-scale output voltage is simply the product of RFB and I_{OUTFS}. Set the full-scale output within U1’s voltage output swing capabilities by scaling I_{OUTS} and/or RFB. An improvement in ac distortion performance may result with a reduced I_{OUTS} because the signal current U1 has to sink will be subsequently reduced.

![Figure 76. Unipolar Buffered Voltage Output](image)

POWER AND GROUNDING CONSIDERATIONS

Power Supply Rejection

Many applications seek high speed and high performance under less than ideal operating conditions. In these applications, the implementation and construction of the printed circuit board is as important as the circuit design. Proper RF techniques must be used for device selection, placement, and routing as well as power supply bypassing and grounding to ensure optimum performance. Figure 92 to Figure 93 illustrate recommended printed circuit board ground, power, and signal plane layouts that are implemented on the AD9763/AD9765/AD9767 evaluation board.

One factor that can measurably affect system performance is the ability of the DAC output to reject dc variations or ac noise superimposed on the analog or digital dc power distribution. This is referred to as the power supply rejection ratio (PSRR). For dc variations of the power supply, the resulting performance of the DAC directly corresponds to a gain error associated with the DAC’s full-scale current, I_{OUTFS}. AC noise on the dc supplies is common in applications where the power distribution is generated by a switching power supply. Typically, switching power supply noise occurs over the spectrum of tens of kilohertz to several megahertz. The PSRR vs. frequency of the AD9763/AD9765/AD9767 AVDD supply over this frequency range is shown in Figure 77.

![Figure 77. AVDD Power Supply Rejection Ratio vs. Frequency](image)
Proper grounding and decoupling are primary objectives in any high speed, high resolution system. The AD9763/AD9765/AD9767 features separate analog and digital supply and ground pins to optimize the management of analog and digital ground currents in a system. In general, decouple the analog supply (AVDD) to the analog common (ACOM) as close to the chip as physically possible. Similarly, decouple the digital supply (DVDD1/DVDD2) to the digital common (DCOM1/DCOM2) as close to the chip as possible.

For those applications that require a single 5 V or 3.3 V supply for both the analog and digital supplies, a clean analog supply can be generated using the circuit shown in Figure 78. The circuit consists of a differential LC filter with separate power supply and return lines. Lower noise can be attained by using low-ESR type electrolytic and tantalum capacitors.

An example serves to illustrate the effect of supply noise on the analog supply. Suppose a switching regulator with a switching frequency of 250 kHz produces 10 mV of noise and, for simplicity’s sake, all of this noise is concentrated at 250 kHz (that is, ignore harmonics). To calculate how much of this undesired noise will appear as current noise superimposed on the DAC full-scale current, \( I_{\text{OUT}} \), one must determine the PSRR in decibels using Figure 77 at 250 kHz. To calculate the PSRR for a given \( R_{\text{LOAD}} \), such that the units of PSRR are converted from \( \text{A/V} \) to \( \text{V/V} \), adjust the curve in Figure 77 by the scaling factor \( 20 \times \log(R_{\text{LOAD}}) \).

For example, if \( R_{\text{LOAD}} = 50 \Omega \), the PSRR is reduced by 34 dB (that is, the PSRR of the DAC at 250 kHz, which is 85 dB in Figure 77, becomes 51 dB \( V_{\text{OUT}}/V_{\text{IN}} \)).
APPLICATIONS INFORMATION

VDSL EXAMPLE APPLICATIONS USING THE AD9765 AND AD9767

Very high frequency digital subscriber line (VDSL) technology is growing rapidly in applications requiring data transfer over relatively short distances. By using quadrature amplitude modulation (QAM) and transmitting the data in discrete multiple tones (DMT), high data rates can be achieved.

As with other multitone applications, each VDSL tone is capable of transmitting a given number of bits, depending on the signal-to-noise ratio (SNR) in a narrow band around that tone. For a typical VDSL application, the tones are evenly spaced over the range of several kHz to 10 MHz. At the high frequency end of this range, performance is generally limited by cable characteristics and environmental factors such as external interferers. Performance at the lower frequencies is much more dependent on the performance of the components in the signal chain. In addition to in-band noise, intermodulation from other tones can also potentially interfere with the data recovery for a given tone. The two graphs in Figure 79 and Figure 81 represent a 500-tone missing bin test vector, with frequencies evenly spaced from 400 Hz to 10 MHz. This test is very commonly done to determine if distortion limits the number of bits that can be transmitted in a tone. The test vector has a series of missing tones around 750 kHz, which is represented in Figure 79, and a series of missing tones around 5 MHz, which is represented in Figure 81. In both cases, the spurious-free dynamic range (SFDR) between the transmitted tones and the empty bins is greater than 60 dB.

Figure 79. AD9765 Notch in Missing Bin at 750 kHz Is Down >60 dB (Peak Amplitude = 0 dBm)

Figure 80. AD9767 Notch in Missing Bin at 750 kHz Is Down >60 dB (Peak Amplitude = 0 dBm)

Figure 81. AD9765 Notch in Missing Bin at 5 MHz Is Down >60 dB (Peak Amplitude = 0 dBm)

Figure 82. AD9767 Notch in Missing Bin at 5 MHz Is Down >60 dB (Peak Amplitude = 0 dBm)
QUADRATURE AMPLITUDE MODULATION (QAM) EXAMPLE USING THE AD9763

QAM is one of the most widely used digital modulation schemes in digital communications systems. This modulation technique can be found in FDM as well as spread spectrum (that is, CDMA) based systems. A QAM signal is a carrier frequency that is modulated in both amplitude (that is, AM modulation) and phase (that is, PM modulation). It can be generated by independently modulating two carriers of identical frequency but with a 90° phase difference. This results in an in-phase (I) carrier component and a quadrature (Q) carrier component at a 90° phase shift with respect to the I component. The I and Q components are then summed to provide a QAM signal at the specified carrier frequency.

A common and traditional implementation of a QAM modulator is shown in Figure 83. The modulation is performed in the analog domain in which two DACs are used to generate the baseband I and Q components. Each component is then typically applied to a Nyquist filter before being applied to a quadrature mixer. The matching Nyquist filters shape and limit each component’s spectral envelope while minimizing intersymbol interference. The DAC is typically updated at the QAM symbol rate, or at a multiple of the QAM symbol rate if an interpolating filter precedes the DAC. The use of an interpolating filter typically eases the implementation and complexity of the analog filter, which can be a significant contributor to mismatches in gain and phase between the two baseband channels. A quadrature mixer modulates the I and Q components with the in-phase and quadrature carrier frequency and then sums the two outputs to provide the QAM signal.

In this implementation, it is much more difficult to maintain proper gain and phase matching between the I and Q channels. The circuit implementation shown in Figure 84 helps improve the matching between the I and Q channels, and it shows a path for upconversion using the AD8346 quadrature modulator. The AD9763 provides both I and Q DACs a common reference that improves the gain matching and stability. RCAL can be used to compensate for any mismatch in gain between the two channels. The mismatch can be attributed to the mismatch between RSET1 and RSET2, the effective load resistance of each channel, and/or the voltage offset of the control amplifier in each DAC. The differential voltage outputs of both DACs in the AD9763 are fed into the respective differential inputs of the AD8346 via matching networks.

Figure 83. Typical Analog QAM Architecture
Figure 84. Baseband QAM Implementation Using an AD9763 and an AD8346
I and Q digital data can be fed into the AD9763 in two ways. In dual-port mode, the digital I information drives one input port, and the digital Q information drives the other input port. If no interpolation filter precedes the DAC, the symbol rate is the rate at which the system clock drives the CLK and WRT pins on the AD9763. In interleaved mode, the digital input stream at Port 1 contains the I and the Q information in alternating digital words. Using IQSEL and IQRESET, the AD9763 can be synchronized to the I and Q data streams. The internal timing of the AD9763 routes the selected I and Q data to the correct DAC output. In interleaved mode, if no interpolation filter precedes the AD9763, the symbol rate is half that of the system clock driving the digital data stream and the IQWRT and IQCLK pins on the AD9763.

CDMA

Code division multiple access (CDMA) is an air transmit/receive scheme in which the signal in the transmit path is modulated with a pseudorandom digital code (sometimes referred to as the spreading code). The effect of this is to spread the transmitted signal across a wide spectrum. Similar to a discrete multitone (DMT) waveform, a CDMA waveform containing multiple subscribers can be characterized as having a high peak to average ratio (that is, crest factor), thus demanding highly linear components in the transmit signal path. The bandwidth of the spectrum is defined by the CDMA standard being used, and in operation it is implemented by using a spreading code with particular characteristics.

Distortion in the transmit path can lead to power being transmitted out of the defined band. The ratio of power transmitted in-band to out-of-band is often referred to as adjacent channel power (ACP). This is a regulatory issue due to the possibility of interference with other signals being transmitted by air. Regulatory bodies define a spectral mask outside of the transmit band, and the ACP must fall under this mask. If distortion in the transmit path causes the ACP to be above the spectral mask, filtering or different component selection is needed to meet the mask requirements.

Figure 85 shows the results of using the AD9763/AD9765/AD9767 with the AD8346 to reconstruct a wideband CDMA signal centered at 2.4 GHz. The baseband signal is sampled at 65 MSPS and has a chip rate of 8 MHz.

![Figure 85. CDMA Signal, 8 MHz Chip Rate Sampled at 65 MSPS, Recreated at 2.4 GHz, Adjacent Channel Power >60 dBm](image-url)
The AD9763/AD9765/AD9767-EBZ is an evaluation board for the AD9763/AD9765/AD9767 10-/12-/14-bit dual DAC. Careful attention to layout and circuit design, combined with a prototyping area, allow the user to easily and effectively evaluate the AD9763/AD9765/AD9767 in any application where a high resolution, high speed conversion is required.

This board allows the user the flexibility to operate the AD9763/AD9765/AD9767 in various configurations. Possible output configurations include transformer coupled, resistor terminated, and single-ended and differential outputs. The digital inputs can be used in dual-port or interleaved mode and are designed to be driven from various word generators, with the on-board option to add a resistor network for proper load termination. When operating the AD9763/AD9765/AD9767, best performance is obtained by running the digital supply (DVDD1/DVDD2) at 3.3 V and the analog supply (AVDD) at 5 V.

**SCHEMATICS**

Figure 86. Power Decoupling and Clocks on AD9763/AD9765/AD9767 Evaluation Board (1)
Figure 87. Power Decoupling and Clocks on AD9763/AD9765/AD9767 Evaluation Board (2)
Figure 88. Modulator on AD9763/AD9765/AD9767 Evaluation Board
Figure 89. Digital Input Signaling (1)
Figure 90. Digital Input Signaling (2)
Figure 91. Device Under Test/Analog Output Signal Conditioning
Figure 92. Assembly, Top Side
Figure 93. Assembly, Bottom Side
OUTLINE DIMENSIONS

Figure 94. 48-Lead Low Profile Quad Flat Package [LQFP]
(ST-48)
Dimensions shown in millimeters

ORDERING GUIDE

<table>
<thead>
<tr>
<th>Model</th>
<th>Temperature Range</th>
<th>Package Description</th>
<th>Package Option</th>
</tr>
</thead>
<tbody>
<tr>
<td>AD9763ASTZ</td>
<td>–40°C to +85°C</td>
<td>48-Lead Low Profile Quad Flat Package [LQFP]</td>
<td>ST-48</td>
</tr>
<tr>
<td>AD9763ASTZRL</td>
<td>–40°C to +85°C</td>
<td>48-Lead Low Profile Quad Flat Package [LQFP]</td>
<td>ST-48</td>
</tr>
<tr>
<td>AD9763-EBZ</td>
<td>–40°C to +85°C</td>
<td>Evaluation Board</td>
<td></td>
</tr>
<tr>
<td>AD9765AST</td>
<td>–40°C to +85°C</td>
<td>48-Lead Low Profile Quad Flat Package [LQFP]</td>
<td>ST-48</td>
</tr>
<tr>
<td>AD9765ASTRL</td>
<td>–40°C to +85°C</td>
<td>48-Lead Low Profile Quad Flat Package [LQFP]</td>
<td>ST-48</td>
</tr>
<tr>
<td>AD9765ASTZ</td>
<td>–40°C to +85°C</td>
<td>48-Lead Low Profile Quad Flat Package [LQFP]</td>
<td>ST-48</td>
</tr>
<tr>
<td>AD9765ASTZRL</td>
<td>–40°C to +85°C</td>
<td>48-Lead Low Profile Quad Flat Package [LQFP]</td>
<td>ST-48</td>
</tr>
<tr>
<td>AD9765-EBZ</td>
<td>–40°C to +85°C</td>
<td>Evaluation Board</td>
<td></td>
</tr>
<tr>
<td>AD9767ASTZ</td>
<td>–40°C to +85°C</td>
<td>48-Lead Low Profile Quad Flat Package [LQFP]</td>
<td>ST-48</td>
</tr>
<tr>
<td>AD9767ASTZRL</td>
<td>–40°C to +85°C</td>
<td>48-Lead Low Profile Quad Flat Package [LQFP]</td>
<td>ST-48</td>
</tr>
<tr>
<td>AD9767-EBZ</td>
<td>–40°C to +85°C</td>
<td>Evaluation Board</td>
<td></td>
</tr>
</tbody>
</table>

1 Z = RoHS Compliant Part.