FEATURES
Voltage controlled gain range of 0 dB to 80 dB
3 mA supply current at gain of 40 dB
Low frequency (LF) to 18 MHz operation
Supply range: 3.0 V to 5.0 V
Low noise: 4.5 nV/√Hz at 80 dB gain
Fully differential signal path
Offset correction (offset null) feature
Internal 1.5 V reference
16-lead LFCSP
Automatic gain control feature
Wide gain range for high dynamic range signals

APPLICATIONS
Front end for inductive telemetry systems
Ultrasonic signal receivers
Signal compression for driving an ADC
AGC amplifiers

GENERAL DESCRIPTION
The AD8338 is a variable gain amplifier (VGA) for applications that require a fully differential signal path, low power, low noise, and a well-defined gain over frequency. Although the inputs are differential, the device can also be driven with a single-ended source if required.

The basic gain function is linear-in-dB and is controlled by the voltage applied to Pin GAIN. The nominal gain range spans from 0 dB to 80 dB for control voltages between 0.1 V to 1.1 V with a slope of 12.5 mV/dB. The nominal gain range can be shifted up or down via direct access to Pin INPD and Pin INMD, the current inputs of the VGA. For example, driving the INPD and INMD pins with 50 Ω resistors shifts the gain range up by 20 dB, that is, 20 dB to 100 dB, and lowers the input referred noise of the device to 1.5 nV/√Hz. Additionally, the gain slope can be inverted via logic Pin MODE.

The AD8338 includes additional circuit blocks to enable input offset correction and automatic gain control (AGC). DC offset voltages are removed by the offset correction circuit, which behaves like a high-pass filter whose corner is set with an external capacitor. The AGC function varies the gain of the AD8338 to maintain a constant rms output voltage. An externally applied voltage to Pin VAGC with respect to the voltage at Pin VREF sets the output rms amplitude. A capacitor from Pin DETO to ground sets the response time of the AGC circuit.

The AD8338 offers additional versatility by providing access to the internal summing nodes of the VGA core and the output amplifiers. With the addition of a few external passive components, users can customize the gain, bandwidth, input impedance, and noise profile of the device to fit their application.

The AD8338 uses a single-supply voltage of 3.0 V to 5.0 V and is very power efficient, consuming as little as 3 mA quiescent current at mid gain. The AD8338 is available in a 3 mm × 3 mm, RoHS-compliant, 16-lead LFCSP and is specified over the industrial temperature range of −40°C to +85°C.
TABLE OF CONTENTS

Features ................................................................. 1
Applications ........................................................... 1
Functional Block Diagram ..................................... 1
General Description .............................................. 1
Revision History .................................................. 2
Specifications ....................................................... 3
  AC Specifications .................................................. 3
Absolute Maximum Ratings .................................... 4
  Thermal Resistance ................................................ 4
  ESD Caution .......................................................... 4
Pin Configuration and Function Descriptions .......... 5
Typical Performance Characteristics ...................... 6
Theory of Operation ................................................ 12
  Introduction .......................................................... 12
  Overall Structure of the AD8338 ......................... 12
  VGA Core ............................................................. 12
  Normal Operating Conditions ............................. 13
  Explanation of the Gain Function ....................... 16
  Adjusting The Output Common-Mode Voltage .......... 17
Applications Information ........................................ 18
  Simple On-Off Keyed (OOK) Receiver ..................... 18
Outline Dimensions .............................................. 19
Ordering Guide ..................................................... 20

REVISION HISTORY

Changes to Table 1 .................................................. 3
Changes to Figure 3 ................................................ 5
Changes to Figure 7 Caption and Figure 8 Caption .... 6
Changes to Figure 17, Figure 18, and Figure 21 ....... 8
Changes to FBKP, FBKM, OUTP, and OUTM Pins Section ... 13
Changes to AGC Circuit, VAGC Pin Section and Figure 45 .... 15
Added Equation 5 to Equation 7; Renumbered Sequentially..... 15
Changes to Explanation of the Gain Function Section ........ 16
Deleted Interfacing the AD8338 to an ADC Section and
  Figure 19; Renumbered Sequentially ........................ 19

11/2013—Rev. 0 to Rev. A
Changes to Features Section, Applications Section, and
  General Descriptions Section ................................. 1
Changes to Table 1 ................................................ 3
Changes to Pin 13 and Pin 14 Descriptions .................. 5
Added Conditions to Typical Performance Characteristics;
Changes to Figure 4 and Figure 5; Changes to Figure 6, Figure 7,
  Figure 8 Captions .................................................. 6
Changes to Figure 12 and Figure 13 ......................... 7
Changes to Figure 18 and Figure 19 ......................... 8
Changes to Figure 22 .............................................. 9
Changes to Figure 35 and Figure 36 ......................... 11
Replaced Theory of Operation Section ..................... 12
Changes to Figure 50 ............................................. 18
Changes to Ordering Guide .................................... 20

4/2013—Revision 0: Initial Version
# SPECIFICATIONS

## AC SPECIFICATIONS

VBAT = 3.0 V, TA = 25°C, Cl. = 2 pF on OUTP and OUTM, Rl. = ∞, MODE pin high, RIN = 2 × 500 Ω, VGAIN = 0.6 V, differential operation, unless otherwise noted.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Test Conditions/Comments</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>INPUT INTERFACE</td>
<td>INPD, INMD, INPR, and INMR pins</td>
<td>3</td>
<td>1</td>
<td>1.2</td>
<td>V p-p</td>
</tr>
<tr>
<td>–3 dB Bandwidth</td>
<td></td>
<td>18</td>
<td>MHz</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input Resistance</td>
<td>Standard configuration using the INPR and INMR inputs</td>
<td>0.8</td>
<td>1</td>
<td>1.2</td>
<td>kΩ</td>
</tr>
<tr>
<td>Input Capacitance</td>
<td></td>
<td>2</td>
<td>pF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>OUTPUT INTERFACE</td>
<td>OUTP and OUTM pins</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Small Signal Bandwidth</td>
<td>VGAIN = 0.6 V</td>
<td>18</td>
<td>MHz</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Peak Slew Rate</td>
<td>VGAIN = 0.6 V</td>
<td>50</td>
<td>V/µs</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Peak-to-Peak Output Swing</td>
<td>Single-ended</td>
<td>0.7</td>
<td>V p-p</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Differential</td>
<td>1.4</td>
<td>V p-p</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Difference output swing</td>
<td>2.8</td>
<td>V p-p</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Common-Mode Voltage</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input-Referred Voltage Noise</td>
<td>Using Internal Resistors</td>
<td>VGAIN = 1.1 V</td>
<td>4.5</td>
<td>nV/√Hz</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>VGAIN = 0.6 V</td>
<td>15</td>
<td>nV/√Hz</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>VGAIN = 0.1 V</td>
<td>150</td>
<td>nV/√Hz</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Using External 47 Ω Resistors</td>
<td>VGAIN = 0.6 V</td>
<td>1.5</td>
<td>nV/√Hz</td>
<td></td>
</tr>
<tr>
<td>Offset Voltage</td>
<td>RTO, VGAIN = 0.1 V, offset null enabled</td>
<td>−10</td>
<td>+10</td>
<td>mV</td>
<td></td>
</tr>
<tr>
<td></td>
<td>RTO, VGAIN = 0.6 V, offset null enabled</td>
<td>−10</td>
<td>+10</td>
<td>mV</td>
<td></td>
</tr>
<tr>
<td></td>
<td>RTO, VGAIN = 0.1 V, offset null disabled</td>
<td>−50</td>
<td>+50</td>
<td>mV</td>
<td></td>
</tr>
<tr>
<td></td>
<td>RTO, VGAIN = 0.6 V, offset null disabled</td>
<td>−200</td>
<td>+200</td>
<td>mV</td>
<td></td>
</tr>
<tr>
<td>POWER SUPPLY</td>
<td>VBAT</td>
<td>3.0</td>
<td>5.0</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td></td>
<td>I&lt;sub&gt;BAT&lt;/sub&gt;</td>
<td>Minimum gain, VGAIN = 0.1 V</td>
<td>6.0</td>
<td>8.0</td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Mid gain, VGAIN = 0.6 V</td>
<td>3.0</td>
<td>3.8</td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Maximum gain, VGAIN = 1.1 V</td>
<td>4.5</td>
<td>6.0</td>
<td>mA</td>
</tr>
<tr>
<td>GAIN CONTROL</td>
<td>Gain Range</td>
<td>Standard configuration using the INPR and INMR inputs</td>
<td>0</td>
<td>80</td>
<td>dB</td>
</tr>
<tr>
<td></td>
<td>Gain Span</td>
<td></td>
<td></td>
<td>80</td>
<td>dB</td>
</tr>
<tr>
<td></td>
<td>Gain Voltage (VGAIN)</td>
<td>VGAIN relative to COMM</td>
<td>0.1</td>
<td>1.1</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>Gain Slope</td>
<td></td>
<td>77</td>
<td>80</td>
<td>83</td>
</tr>
<tr>
<td></td>
<td></td>
<td>12</td>
<td>12.5</td>
<td>13</td>
<td>mV/dB</td>
</tr>
<tr>
<td></td>
<td>Gain Accuracy</td>
<td>Standard configuration using the INPR and INMR inputs; 0.1 V &lt; VGAIN &lt; 1.1 V</td>
<td>−2</td>
<td>+0.5</td>
<td>+2</td>
</tr>
<tr>
<td>VREF REFERENCE OUTPUT</td>
<td>Output Voltage</td>
<td>1.5</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Output Current</td>
<td>5</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Accuracy</td>
<td>2</td>
<td>%</td>
<td></td>
<td></td>
</tr>
<tr>
<td>DETO OUTPUT CURRENT</td>
<td></td>
<td>±10</td>
<td>µA</td>
<td></td>
<td></td>
</tr>
<tr>
<td>MODE INPUT</td>
<td>Logic High</td>
<td>2.5</td>
<td>VBAT</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Logic Low</td>
<td></td>
<td>COMM</td>
<td>0.6</td>
<td>V</td>
</tr>
<tr>
<td>AGC CONTROL</td>
<td>MODE = 0 V</td>
<td>Maximum Target Amplitude</td>
<td>Expected rms output value for target = VAGC − VREF = 1.0 V</td>
<td>1.0</td>
<td>V rms</td>
</tr>
</tbody>
</table>
ABSOLUTE MAXIMUM RATINGS

Table 2.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Rating</th>
</tr>
</thead>
<tbody>
<tr>
<td>VBAT to COMM</td>
<td>−0.3 V to +5.5 V</td>
</tr>
<tr>
<td>INPR, INPD, INMD, INMR, MODE, GAIN, FBKM, FBKP, OUTM, OUTP, VAGC, VREF, OFSN</td>
<td>COMM to VBAT</td>
</tr>
<tr>
<td>Operating Temperature Range</td>
<td>−40°C to +85°C</td>
</tr>
<tr>
<td>Storage Temperature Range</td>
<td>−65°C to +150°C</td>
</tr>
<tr>
<td>Maximum Junction Temperature</td>
<td>150°C</td>
</tr>
<tr>
<td>Lead Temperature (Soldering, 10 sec)</td>
<td>300°C</td>
</tr>
</tbody>
</table>

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

THERMAL RESISTANCE

Table 3. Thermal Resistance

<table>
<thead>
<tr>
<th>Package Type</th>
<th>θJA</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>16-Lead LFCSP</td>
<td>48.75</td>
<td>°C/W</td>
</tr>
</tbody>
</table>

ESD CAUTION

ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.
## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS

### Table 4. Pin Function Descriptions

<table>
<thead>
<tr>
<th>Pin No.</th>
<th>Mnemonic</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>EPAD</td>
<td>Exposed Pad. The exposed pad must be tied to a quiet analog ground.</td>
</tr>
<tr>
<td>1</td>
<td>INPR</td>
<td>Positive 500 Ω Resistor Input for Voltage Input Applications.</td>
</tr>
<tr>
<td>2</td>
<td>INPD</td>
<td>Positive Input for Current Input Applications.</td>
</tr>
<tr>
<td>3</td>
<td>INMD</td>
<td>Negative Input for Current Input Applications.</td>
</tr>
<tr>
<td>4</td>
<td>INMR</td>
<td>Negative 500 Ω Resistor Input for Voltage Input Applications.</td>
</tr>
<tr>
<td>5</td>
<td>COMM</td>
<td>Ground.</td>
</tr>
<tr>
<td>6</td>
<td>MODE</td>
<td>Gain Mode. This pin selects positive or negative gain slope for gain control. When this pin is tied to VBAT, the gain of the AD8338 increases proportionally with an increase of the voltage on the GAIN pin. When this pin is tied to COMM, the gain decreases with an increase of the voltage on the GAIN pin.</td>
</tr>
<tr>
<td>7</td>
<td>GAIN</td>
<td>Gain Control Input, 12.5 mV/dB or 80 dB/V.</td>
</tr>
<tr>
<td>8</td>
<td>DETO</td>
<td>Detector Output Terminal, ±10 µA. If the AGC feature is not used, tie DETO to COMM.</td>
</tr>
<tr>
<td>9</td>
<td>FBKM</td>
<td>Negative Feedback Node. For more information, see the FBKP, FBKM, OUTP, and OUTM Pins section.</td>
</tr>
<tr>
<td>10</td>
<td>OUTM</td>
<td>Negative Output.</td>
</tr>
<tr>
<td>11</td>
<td>OUTP</td>
<td>Positive Output.</td>
</tr>
<tr>
<td>12</td>
<td>FBKP</td>
<td>Positive Feedback Node. For more information, see the FBKP, FBKM, OUTP, and OUTM Pins section.</td>
</tr>
<tr>
<td>13</td>
<td>VAGC</td>
<td>Voltage for Automatic Gain Control Circuit. This pin controls the target rms output voltage for the AGC circuit. For more information, see the AGC Circuit, VAGC Pin section. If the AGC feature is not used, tie VAGC to VREF.</td>
</tr>
<tr>
<td>14</td>
<td>OFSN</td>
<td>Offset Null Terminal. For more information, see the Offset Correction Circuit, OFSN Pin section. If the offset null feature is not used, tie OFSN to ground; otherwise, a capacitor to VREF is used to set the offset null high-pass corner.</td>
</tr>
<tr>
<td>15</td>
<td>VBAT</td>
<td>Positive Supply Voltage.</td>
</tr>
<tr>
<td>16</td>
<td>VREF</td>
<td>Internal 1.5 V Voltage Reference.</td>
</tr>
</tbody>
</table>
TYPICAL PERFORMANCE CHARACTERISTICS

VBAT = 3.0 V, TA = 25°C, CL = 2 pF on OUTP and OUTM, RL = ∞, MODE pin high, RIN = 2 × 500 Ω, VGAIN = 0.6 V, differential operation; unless otherwise noted.

Figure 4. Gain vs. VGAIN

Figure 5. Gain Slope Histogram

Figure 6. Gain vs. Frequency, 8 dB Steps

Figure 7. Gain vs. Frequency, RIN = 2 × 50 Ω, 20 dB Steps

Figure 8. Gain vs. Frequency, RIN = 2 × 5 kΩ, 20 dB Steps

Figure 9. Gain Error vs. VGAIN over Temperature
Figure 10. Gain Error vs. \( V_{\text{GAIN}} \) over Frequency

Figure 13. Differential Offset Voltage vs. \( V_{\text{GAIN}} \), Offset Null On

Figure 11. Group Delay vs. Frequency

Figure 14. Output Impedance vs. Frequency

Figure 12. Differential Offset Voltage Histogram

Figure 15. Output Balance Error vs. Frequency
Figure 16. Common-Mode Rejection Ratio (CMRR) vs. Frequency over Gain, Offset Null On, Referred to Input

Figure 17. Output Referred Noise vs. VGAIN

Figure 18. Input Referred Noise vs. VGAIN

Figure 19. Input Referred Noise vs. Frequency

Figure 20. Harmonic Distortion vs. Frequency

Figure 21. Harmonic Distortion vs. Output Amplitude
Figure 22. Harmonic Distortion vs. $V_{\text{GAIN}}$

Figure 23. Input and Output 1 dB Compression vs. $V_{\text{GAIN}}$

Figure 24. OIP3 vs. $V_{\text{GAIN}}$

Figure 25. IMD3 Distortion vs. Frequency

Figure 26. Large Signal Pulse Response vs. Time, $V_{\text{GAIN}} = 0$ V

Figure 27. Large Signal Pulse Response vs. Time, $V_{\text{GAIN}} = 1.0$ V
Figure 28. Large Signal Pulse Response vs. Time, $V_{\text{GAIN}} = 0.6$ V

Figure 29. Small Signal Pulse Response vs. Time for Varying Capacitive Loads

Figure 30. Gain Step Response vs. Time

Figure 31. Overdrive Recovery vs. Time

Figure 32. Supply Current vs. $V_{\text{GAIN}}$

Figure 33. Offset Null Bandwidth vs. Offset Null Capacitor
Figure 34. Power Supply Rejection Ratio (PSRR) vs. Frequency

Figure 35. AGC Response vs. Time, No Load, Input 100 mV Differential

Figure 36. AGC Response vs. Time, \( C_i = 0.01 \mu F \), Input 100 mV Differential

Figure 37. Output Common-Mode Voltage vs. Common-Mode Resistance \((R_{CM})\) to VBAT

Figure 38. Output Common-Mode Voltage vs. \( R_{CM} \) to COMM
THEORY OF OPERATION

INTRODUCTION

The AD8338 is a single-supply variable gain amplifier (VGA) with an adjustable gain range of 80 dB. The AD8338 is an input variable gain amplifier (IVGA) that accepts a wide range of input amplitudes, and via its variable gain, compresses it to either a narrow range of output amplitudes or a constant output amplitude (for example, automatic gain control applications). Like other VGAs from Analog Devices, Inc., the AD8338 possesses a constant bandwidth over the entire gain range. Therefore, with a bandwidth of 18 MHz, the AD8338 achieves a gain-bandwidth product of 180 GHz at its highest gain setting (gain of 80 dB). Additionally, the differential output of the AD8338 allows the VGA to directly drive differential input ADCs without the need of a single-ended-to-differential converter.

OVERALL STRUCTURE OF THE AD8338

Figure 39 shows a block schematic of the AD8338 depicting the key sections of the VGA and a general overview of its features. The AD8338 signal path is comprised of the 500 Ω input resistors, the VGA core, and the transimpedance output amplifiers. The gain of the signal path is adjusted by the linear-in-dB gain interface and the voltage at Pin GAIN with respect to its local ground, Pin COMM. The automatic gain control (AGC) circuit block is a current output rms detector that can be used to drive the GAIN pin and configure the AD8338 as an AGC amplifier with constant rms output amplitude. This output amplitude is adjusted by the voltage at Pin V AGC with respect to the voltage at Pin VREF. The offset null circuit block allows the AD8338 to auto-zero any dc offset voltages. To enable the offset null functionality, connect a capacitor between the OFSN and VREF pins. To disable the offset null functionality, connect Pin OFSN to ground. The INPD, INMD, FBKP, and FBKM pins provide access to internal nodes in the VGA core of the AD8338 and output amplifiers, allowing the user to adjust the gain range, output common-mode voltage, and bandwidth of the device.

VGA CORE

Figure 40 shows a simplified diagram of the VGA core at the heart of the AD8338. The key concepts regarding the operation of this VGA core are as follows. First, the ratio of the collector currents in the two differential pairs (Q1, Q2 and Q3, Q4) is identical given that the two differential pairs share the same base drive. This ratio is represented by the modulation factor, x, where values of x range from −1 to +1. Second, the input current signal is forced into the collectors of the input differential pair (Q1, Q2) by the loop amplifier to modulate the fixed tail current, I0, and to set the modulation factor, x. The value of x in the input differential pair is replicated to the output differential pair (Q3, Q4) to modulate its fixed tail current, I0, and to generate a differential output current. Third, the current gain of this cell is exactly \( G = I_0/I_0 \) over many decades of variable bias current.

By varying I0, the overall function of the cell is that of a two-quadrant analog multiplier, exhibiting a linear relationship to both the signal modulation factor, x, and this numerator current. By varying I0, the overall function is that of a two-quadrant analog divider, having a hyperbolic gain function with respect to the modulation factor, x, controlled by this denominator current. Because the AD8338 is an input VGA, it controls I0 to adjust the gain of the amplifier. However, because a hyperbolic gain function is generally of less value than one in which the decibel gain is a linear function of a control input, the AD8338 includes a special interface to provide either increasing or decreasing exponential control of I0.

\[
\begin{align*}
\text{INPUT IS } x_0 & \\
\text{DENOMINATOR BIAS CURRENT} & \\
\text{NUMERATOR BIAS CURRENT} & \\
\text{OUTPUT IS } x_N & \\
\end{align*}
\]

\[
\begin{align*}
(1-x) I_0 & \\
(1+x) I_N & \\
\end{align*}
\]

\[
\begin{align*}
\text{LOOP AMPLIFIER} & \\
\end{align*}
\]
NORMAL OPERATING CONDITIONS

Normal operating conditions for the AD8338 are defined as follows:

- The input pins, INPR and INMR, are voltage driven (the source impedance is assumed to be zero).
- The output pins, OUTP and OUTM, are open circuited (the load impedance is assumed to be infinite).
- Pin COMM is grounded.
- Pin MODE is either tied to a logic high or left unconnected, to set the noninverted gain slope gain mode.

INPR, INMR, INPD, and INMD Pins

The input signal to the AD8338 is accepted at the INPR/INMR and the INPD/INMD differential input ports. These pins are internally biased to approximately 1.5 V, the voltage at the reference pin, VREF. The INPR and INMR pins are voltage input pins (see Figure 41) where the differential input voltage and the internal input resistors generate current, IIN, the input current for the VGA core. While the voltage inputs can be driven in either a single-sided or a differential manner, operation using a differential drive is preferable and is assumed in all specifications, unless otherwise stated. The pin-to-pin input resistance between the voltage inputs is specified as 1000 Ω ± 20%. In most cases, the voltage input pins are ac-coupled via two capacitors chosen to provide adequate low frequency transmission. This results in the minimum input noise that increases when a common-mode voltage other than 1.5 V is forced onto these input pins. The short-circuit (INPR shorted to INMR) input-referred noise at maximum gain is approximately 4.5 nV/√Hz.

INPR

INPD

INMD

INMR

500Ω

500Ω

IIN

VIN

0dB TO 80dB

Figure 41. Input Voltage Applied to the INPR and INMR Pins

The INPD and INMD pins are current input pins (see Figure 42) where the differential input current is directly applied to the VGA core input. This input current can either be generated with an external current source like an unbiased photodiode, or with a voltage source and external coupling resistors (see Figure 43). The latter method allows the gain range of the AD8338 to be shifted as explained in the Explanation of the Gain Function section. When using the INPD and INMD inputs, the INPR and INMR pins must be shorted to one another to prevent stability issues.

FBKP, FBKM, OUTP, and OUTM Pins

Output voltage pins, OUTP and OUTM, have a default common-mode voltage of 1.5 V, the voltage at the VREF reference pin. This output common-mode voltage can be adjusted by injecting common-mode currents into Pin FBKP and Pin FBKM, the summing nodes of the output amplifiers, which are also biased at 1.5 V. The output amplifiers of the AD8338 possess rail-to-rail output stages, which allow the output common mode of the VGA to be shifted from ground to the positive supply, though the use of such extreme values leaves only a small range for the differential output signal swing.

Adding feedback capacitors, C_FBK, across nodes (OUTP, FBKP and OUTM, FBKM) reduces the bandwidth of the output amplifiers of the AD8338 and the signal path of the VGA. These capacitors and the feedback resistors of the output amplifiers form a low-pass filter with a cut-off frequency of approximately

\[ f_C = \frac{1}{2\pi R_{FBK} C_{FBK}} \]

(1)

where \( R_{FBK} \) are the internal feedback resistors of the output amplifiers; \( R_{FBK} \) is specified as 9,500 Ω ± 20%.

Reducing the bandwidth of the AD8338 minimizes output noise and simplifies the design of the anti-aliasing filter when using the VGA to drive an ADC.
**Linear-in-dB Gain Control, GAIN Pin**

To facilitate the use of an 80 dB gain range, the AD8338 has a linear-in-dB gain control. The gain is controlled by the voltage at Pin GAIN with respect to the local ground, COMM. In normal operating conditions, adjusting the voltage at Pin GAIN from 0.1 V to 1.1 V adjusts the gain from its lowest value of 0 dB to its highest value of 80 dB. The basic gain equation is

\[
G(\text{dB}) = \frac{V_{\text{GAIN}}}{12.5 \text{ mV}} - 8 \text{ dB}
\]

(2)

where \(V_{\text{GAIN}}\) is in volts.

Alternatively, the gain equation can be expressed as a numerical gain magnitude:

\[
G_N = 0.398 \times 10^{\frac{V_{\text{GAIN}} \times 100 \text{ mV}}{250}}
\]

(3)

where \(V_{\text{GAIN}}\) is in volts.

**Inversion of the Gain Slope, MODE Pin**

Pin MODE controls the polarity of the gain adjustment. That is, Pin MODE allows the slope of the gain function to be inverted. If Pin MODE is tied to VBAT, the gain of the AD8338 increases exponentially (or linear-in-dB) with an increase in the voltage at Pin GAIN. If Pin MODE is tied to COMM, the gain of the AD8338 decreases exponentially (or linear-in-dB) with an increase in the voltage at Pin GAIN. Figure 44 shows the two gain control modes when the AD8338 is configured in normal operating conditions.

![Figure 44. Two Gain Control Modes of the AD8338](image)

**Offset Correction Circuit, OFSN Pin**

The AD8338 includes an internal offset correction circuit that cancels out any dc offsets present in the VGA. Connecting a capacitor, \(C_{\text{OFSN}}\), between Pin OFSN and Pin VREF enables the offset correction circuit.

The offset correction circuit uses an internal auto-zero feedback loop, which introduces small signal, high-pass filter characteristics to the signal path. The −3 dB corner frequency is

\[
f_{\text{OFSN}} = \frac{1}{2\pi \times 400 \Omega \times C_{\text{OFSN}}}
\]

(4)

Although the AD8338 exhibits a high-pass filter characteristic in its transfer function when the offset correction circuit is enabled, do not rely on the device as a high-pass filter. This is due to the narrow voltage range of dc input voltages that the circuit can reject. If signals at frequencies below the band of interest need to be rejected, for best performance, incorporate a high-pass filter preceding the AD8338 by ac coupling the inputs, as shown in Figure 41.

To provide a dc-coupled signal path, the offset correction circuit can be disabled by connecting Pin OFSN to Pin COMM. Exercise caution when operating the AD8338 with the offset correction circuit disabled, because at large gains, dc offsets cause large dc errors at the outputs of the VGA.
**AGC Circuit, VAGC Pin**

The AD8338 includes a current output rms detector that can be used to configure the AD8338 as an AGC amplifier (see Figure 46).

In this configuration, the AGC circuit compares the rms output amplitude of the VGA with the desired rms output amplitude (the voltage at Pin VAGC with respect to the voltage at Pin VREF), and drives Pin GAIN to minimize their difference. Therefore, in steady state conditions, the circuit forces the rms output amplitude of the AD8338 to be the voltage at Pin VAGC with respect to the voltage at Pin VREF. Because the AGC circuit uses negative feedback, the gain slope of the AD8338 needs to be set by connecting Pin MODE to ground.

The AGC attack time, or the time it takes for the AGC to respond to a change at the input, is set by the value of $C_{DETO}$. This time is approximately

$$T \text{ (sec)} = 17,450 \times (285 \text{ pF} + C_{DETO})$$  \hspace{1cm} (5)

Without $C_{DETO}$, the AGC response time is approximately 5 µs. With a 0.1 µF capacitor, the AGC response time is approximately 1.75 ms.

When using the AGC loop, the output voltage is set against an rms target, defined by the applied voltage at the VAGC pin. The output reflects the rms value of the absolute value difference between VAGC and VREF. The designer must be aware that for values of $(V_{AGC} - V_{REF})$ larger than 0.6 V, output limiting begins to greatly distort the signal.

$$V_{OUT_{RMS}} = |V_{AGC} - V_{REF}|$$  \hspace{1cm} (6)

$$V_{OUT_{RMS}} = |V_{AGC} - 1.5|$$  \hspace{1cm} (7)

Not all applications require the AGC circuit. Therefore, the AGC circuit can be disabled by connecting Pin DETO to ground, and connecting Pin VAGC to Pin VREF.

**Internal Reference, Pin VREF**

The AD8338 includes an internal 1.5 V voltage reference that is used to set the quiescent bias voltages of many key nodes in the VGA. These nodes include inputs pins (INPR, INMR, INPD, and INMD), output pins (OUTP and OUTM), and feedback pins (FBKP and FBKM). The output voltage of the internal reference, Pin VREF, can be bypassed with a 0.1 µF capacitor to Pin COMM; however, do not force VREF externally.

---

**Figure 45. Output RMS Voltage vs. VAGC**

**Figure 46. AD8338 Configured as an AGC Amplifier**
EXPLANATION OF THE GAIN FUNCTION

The signal chain of the AD8338 can be broken down into three stages. The first stage is a differential, voltage to current converter comprised of the input resistors, \(R_P\) and \(R_N\), of the VGA. These input resistors can either be the internal 500 \(\Omega\) resistors coupled to Pin INPR and Pin INMR, or external resistors coupled to Pin INPD and Pin INMD. The transresistance of the voltage to current converter is \(R_P + R_N\), such that the current flowing in the resistors is given by

\[
I_{IN} = \frac{V_{INP} - V_{INM}}{R_P + R_N} \tag{8}
\]

The current in the input resistors, \(I_{IN}\), is fed to the second stage of the AD8338, the VGA core. The VGA core is a fully differential variable gain current amplifier with a gain range of 80 dB. In the noninverting gain slope setting (Pin MODE connected to Pin VBAT), the current gain of the VGA core spans from −26 dB (\(V_{GAIN} = 0.1\) V) to +54 dB (\(V_{GAIN} = 1.1\) V). In numerical gain magnitude, the gain of the VGA core is given by

\[
G_{IN} = 0.02 \times 2 \times \frac{R_{FBK}}{R_P + R_N} \times 10^{-\frac{V_{GAIN}}{20} mV} \tag{9}
\]

The differential output current of the VGA core is fed to the third stage of the AD8338, a fully differential, current to voltage converter comprised of the output amplifiers and their corresponding feedback resistors, \(R_{FBK}\) (9.5 \(\Omega\)). The overall transimpedance of the current to voltage converter is \(2R_{FBK}\), such that the differential output voltage of the stage is given by

\[
V_{OUT,\_DIFF} = I_{OUT,\_VGA} \times 2 \times R_{FBK} \tag{10}
\]

Therefore, the overall voltage gain of the AD8338 is

\[
G(\text{dB}) = 80 \times (V_{GAIN}) + 20 \times \log \left(\frac{2 \times R_{FBK}}{R_P + R_N}\right) - 34 \tag{11}
\]

Equation 11 and Equation 12 show that the gain range of the AD8338 can be shifted by using external input resistors, \(R_P\) and \(R_N\). For example, driving the INPD and INMD pins with an \(R_P\) and \(R_N\) of 50 \(\Omega\) shifts the gain range of the AD8338 up by 20 dB, to yield a range of 20 dB to 100 dB (see Figure 43). Similarly, driving the INPD and INMD pins with an \(R_P\) and \(R_N\) of 5 \(k\)\(\Omega\) shifts the gain range down by 20 dB, to yield a range of −20 dB to +60 dB.

As shown in Figure 43, when using external resistors to drive the INPD and INMD pins, short the INPR and INMR pins to one another to prevent stability issues.

Effects of Using External Resistors

When the gain range is shifted through the use of external resistors, several trade-offs must be considered. External resistors connected to Pin INPD and Pin INMD load the current inputs of the VGA core, changing the dynamic behavior of the block and the −3 dB bandwidth of the AD8338. For example, with 50 \(\Omega\) external resistors, the input-referred noise at maximum gain decreases to approximately 1 nV/\(\sqrt{Hz}\), and the gain range shifts up by 20 dB. However, the −3 dB bandwidth is reduced from 18 MHz to approximately 1.8 MHz.
ADJUSTING THE OUTPUT COMMON-MODE VOLTAGE

The output common-mode voltage of the AD8338 differential outputs is nominally set to 1.5 V, the voltage at Pin VREF. This output common-mode voltage can be adjusted by connecting a resistor from each of the summing nodes of the output amplifier (Pin FBKP and Pin FBKM) to either Pin COMM or Pin VBAT. Connecting a resistor from Pin FBKP and Pin FBKM to Pin VBAT decreases the output common-mode voltage, whereas connecting a resistor from Pin FBKP and Pin FBKM to Pin COMM increases the output common-mode voltage (see Figure 47 and Figure 48).

$$\frac{V_{OUT}}{2} = \frac{(V_{BAT} - 1.5V) \times 9.5k\Omega}{R1} + V_{OUT}/2$$

$$\frac{V_{OUT}}{2} = \frac{(0 - 1.5V) \times 9.5k\Omega}{R2} + V_{OUT}/2$$

Figure 47. Decreasing the Output Common-Mode Voltage

**Table 5.** Resistor Values for Decreasing the Output Common-Mode Voltage

<table>
<thead>
<tr>
<th>VBAT (V)</th>
<th>Target VOCM (V)</th>
<th>Resistor Value (Ω)</th>
<th>Tied to</th>
</tr>
</thead>
<tbody>
<tr>
<td>5.0</td>
<td>0.9</td>
<td>55,417</td>
<td>VBAT</td>
</tr>
<tr>
<td>3.3</td>
<td>0.9</td>
<td>28,500</td>
<td>VBAT</td>
</tr>
<tr>
<td>3.0</td>
<td>0.9</td>
<td>23,750</td>
<td>VBAT</td>
</tr>
</tbody>
</table>

Figure 48. Increasing the Output Common-Mode Voltage

**Table 6.** Resistor Values for Increasing the Output Common-Mode Voltage

<table>
<thead>
<tr>
<th>VBAT (V)</th>
<th>Target VOCM (V)</th>
<th>Resistor Value (Ω)</th>
<th>Tied to</th>
</tr>
</thead>
<tbody>
<tr>
<td>Any</td>
<td>1.8</td>
<td>47,500</td>
<td>COMM</td>
</tr>
<tr>
<td>Any</td>
<td>2.0</td>
<td>28,500</td>
<td>COMM</td>
</tr>
<tr>
<td>Any</td>
<td>2.5</td>
<td>14,250</td>
<td>COMM</td>
</tr>
</tbody>
</table>
The excellent performance of the AD8338 results in a flat response over various gains with rail-to-rail output signal swing, high drive capability, and a very high dynamic range at a low 20 mW of quiescent power at maximum gain. These features make the AD8338 an exceptional choice for use in battery-operated equipment, low frequency and baseband applications, and many other applications.

SIMPLE ON-OFF KEYED (OOK) RECEIVER

For low complexity, low power data communications, a simple link built using a modulating carrier tone in an on-off state provides a fast and cost-effective solution to the designer. Such designs are used in a variety of applications, including near-field communications among noninterference mechanical systems, low data rate sensors, RFID tags, and so on.

The schematic shown in Figure 49 demonstrates a complete inductive telemetry on-off keyed (OOK) front end. The crystal is cut for the target receive frequency of interest, creating a very narrow-band filter, typically around the 6.78 MHz ISM band.

The AD8338 amplifies the signal (the gain is set by an external controller) and drives a full-wave rectifier bridge. The output of this bridge is then low-pass filtered into 100 Ω terminations. This design provides excellent rejection of RF and excellent baseband information recovery for the decision stage that follows.

The reactive filter components (Capacitor C1 through Capacitor C4, Inductor L1, and Inductor L2) set the baseband recovery performance. A design trade-off exchanges baseband response for RF attenuation.

Table 7 provides typical values for these components at two data rates. Note that Capacitor C1 through Capacitor C4 are all of equal value, and Inductor L2 has the same value as Inductor L1.

<table>
<thead>
<tr>
<th>Data Rate</th>
<th>C1 to C4</th>
<th>L1 and L2</th>
<th>Carrier Attenuation (f = 6.78 MHz)</th>
</tr>
</thead>
<tbody>
<tr>
<td>19,200 bps</td>
<td>12 nF</td>
<td>240 µH</td>
<td>−101 dB</td>
</tr>
<tr>
<td>57,600 bps</td>
<td>3.9 nF</td>
<td>82 µH</td>
<td>−73 dB</td>
</tr>
</tbody>
</table>
OUTLINE DIMENSIONS

COMPLIANT TO JEDEC STANDARDS MO-220-WEED-6.

Figure 50. 16-Lead Lead Frame Chip Scale Package [LFCSP_WQ]
3 mm x 3 mm Body, Very Very Thin Quad
(CP-16-22)
Dimensions shown in millimeters

ORDERING GUIDE

<table>
<thead>
<tr>
<th>Model</th>
<th>Temperature Range</th>
<th>Package Description</th>
<th>Package Option</th>
<th>Branding</th>
</tr>
</thead>
<tbody>
<tr>
<td>AD8338ACPZ-R7</td>
<td>-40°C to +85°C</td>
<td>16-Lead Lead Frame Chip Scale Package [LFCSP_WQ]</td>
<td>CP-16-22</td>
<td>Y4K</td>
</tr>
<tr>
<td>AD8338ACPZ-RL</td>
<td>-40°C to +85°C</td>
<td>16-Lead Lead Frame Chip Scale Package [LFCSP_WQ]</td>
<td>CP-16-22</td>
<td>Y4K</td>
</tr>
<tr>
<td>AD8338-EVALZ</td>
<td></td>
<td>AD8338 Evaluation Board</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

1 Z = RoHS Compliant Part.