FEATURES
Throughput rate: 1.5 MSPS
Specified for VDD of 2.7 V to 5.25 V
Power consumption
6 mW maximum at 1.5 MSPS with 3 V supplies
13.5 mW maximum at 1.5 MSPS with 5 V supplies
8 analog input channels with a sequencer
Software-configurable analog inputs
8-channel single-ended inputs
4-channel fully differential inputs
4-channel pseudo differential inputs
7-channel pseudo differential inputs
Accurate on-chip 2.5 V reference
±0.2% maximum @ 25°C, 25 ppm/°C maximum
69 dB SINAD at 50 kHz input frequency
No pipeline delays
High speed parallel interface—word/byte modes
Full shutdown mode: 2 µA maximum
32-lead LFCSP and TQFP packages

GENERAL DESCRIPTION
The AD7938/AD7939 are 12-bit and 10-bit, high speed, low power, successive approximation (SAR) analog-to-digital converters (ADCs). The parts operate from a single 2.7 V to 5.25 V power supply and feature throughput rates up to 1.5 MSPS. The parts contain a low noise, wide bandwidth, differential track-and-hold amplifier that can handle input frequencies up to 50 MHz.

The AD7938/AD7939 feature eight analog input channels with a channel sequencer that allows a preprogrammed selection of channels to be converted sequentially. These parts can operate with either single-ended, fully differential, or pseudo differential analog inputs.

The conversion process and data acquisition are controlled using standard control inputs that allow easy interfacing with microprocessors and DSPs. The input signal is sampled on the falling edge of CONVST and the conversion is also initiated at this point.

The AD7938/AD7939 have an accurate on-chip 2.5 V reference that can be used as the reference source for the analog-to-digital conversion. Alternatively, this pin can be overdriven to provide an external reference.

These parts use advanced design techniques to achieve very low power dissipation at high throughput rates. They also feature flexible power management options. An on-chip control register allows the user to set up different operating conditions, including analog input range and configuration, output coding, power management, and channel sequencing.

PRODUCT HIGHLIGHTS
1. High throughput with low power consumption.
2. Eight analog inputs with a channel sequencer.
3. Accurate on-chip 2.5 V reference.
4. Single-ended, pseudo differential, or fully differential analog inputs that are software selectable.
5. Single-supply operation with VDRIVE function. The VDRIVE function allows the parallel interface to connect directly to 3 V or 5 V processor systems independent of VDD.
6. No pipeline delay.
7. Accurate control of the sampling instant via a CONVST input and once-off conversion control.

Table 1. Related Devices
<table>
<thead>
<tr>
<th>Device</th>
<th>No. of Bits</th>
<th>No. of Channels</th>
<th>Speed</th>
</tr>
</thead>
<tbody>
<tr>
<td>AD7933/AD7934</td>
<td>12/10</td>
<td>4</td>
<td>1.5 MSPS</td>
</tr>
<tr>
<td>AD7938-6</td>
<td>12</td>
<td>8</td>
<td>625 kSPS</td>
</tr>
<tr>
<td>AD7934-6</td>
<td>12</td>
<td>4</td>
<td>625 kSPS</td>
</tr>
</tbody>
</table>
### SPECIFICATIONS

#### AD7938 SPECIFICATIONS

\( V_{DD} = V_{DRIVE} = 2.7 \text{ V to } 5.25 \text{ V}, \) internal/external \( V_{REF} = 2.5 \text{ V}, \) unless otherwise noted, \( f_{CLKIN} = 25.5 \text{ MHz}, \) \( f_{SAMPLE} = 1.5 \text{ MSPS}; \)
\( T_A = T_{MIN} \text{ to } T_{MAX}, \) unless otherwise noted.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value1</th>
<th>Unit</th>
<th>Test Conditions/Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>DYNAMIC PERFORMANCE</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Signal-to-Noise and Distortion (SINAD)</td>
<td>69</td>
<td>dB min</td>
<td>( f_n = 50 \text{ kHz sine wave} ) Differential mode</td>
</tr>
<tr>
<td>Signal-to-Noise Ratio (SNR)</td>
<td>71</td>
<td>dB min</td>
<td>( f_n = 50 \text{ kHz sine wave} ) Differential mode</td>
</tr>
<tr>
<td>Total Harmonic Distortion (THD)</td>
<td>−73</td>
<td>dB max</td>
<td>−85 dB typ, differential mode</td>
</tr>
<tr>
<td>Peak Harmonic or Spurious Noise (SFDR)</td>
<td>−72</td>
<td>dB max</td>
<td>−82 dB typ</td>
</tr>
<tr>
<td>Intermodulation Distortion (IMD)</td>
<td>−6</td>
<td>dB typ</td>
<td>( f_a = 30 \text{ kHz}, f_b = 50 \text{ kHz} )</td>
</tr>
<tr>
<td>Second-Order Terms</td>
<td>−90</td>
<td>dB typ</td>
<td></td>
</tr>
<tr>
<td>Third-Order Terms</td>
<td>−85</td>
<td>dB typ</td>
<td></td>
</tr>
<tr>
<td>Channel-to-Channel Isolation</td>
<td>5</td>
<td>ns typ</td>
<td></td>
</tr>
<tr>
<td>Aperture Delay</td>
<td>72</td>
<td>ps typ</td>
<td></td>
</tr>
<tr>
<td>Full Power Bandwidth</td>
<td>50</td>
<td>MHz typ</td>
<td>@ 3 dB</td>
</tr>
<tr>
<td></td>
<td>10</td>
<td>MHz typ</td>
<td>@ 0.1 dB</td>
</tr>
<tr>
<td><strong>DC ACCURACY</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Resolution</td>
<td>12</td>
<td>Bits</td>
<td></td>
</tr>
<tr>
<td>Integral Nonlinearity</td>
<td>±1</td>
<td>LSB max</td>
<td>Differential mode</td>
</tr>
<tr>
<td>Differential Nonlinearity</td>
<td>±1.5</td>
<td>LSB max</td>
<td>Single-ended mode</td>
</tr>
<tr>
<td>Differential Mode</td>
<td>±0.95</td>
<td>LSB max</td>
<td>Guaranteed no missed codes to 12 bits</td>
</tr>
<tr>
<td>Single-Ended Mode</td>
<td>−0.95/+1.5</td>
<td>LSB max</td>
<td>Guaranteed no missed codes to 12 bits</td>
</tr>
<tr>
<td>Single-Ended and Pseudo Differential Input</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Offset Error</td>
<td>±12</td>
<td>LSB max</td>
<td></td>
</tr>
<tr>
<td>Offset Error Match</td>
<td>±3</td>
<td>LSB max</td>
<td>Twos complement output coding</td>
</tr>
<tr>
<td>Gain Error</td>
<td>±3</td>
<td>LSB max</td>
<td></td>
</tr>
<tr>
<td>Gain Error Match</td>
<td>±2</td>
<td>LSB max</td>
<td></td>
</tr>
<tr>
<td>Fully Differential Input</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Positive Gain Error</td>
<td>±3</td>
<td>LSB max</td>
<td></td>
</tr>
<tr>
<td>Positive Gain Error Match</td>
<td>±1.5</td>
<td>LSB typ</td>
<td></td>
</tr>
<tr>
<td>Zero-Code Error</td>
<td>±9.5</td>
<td>LSB max</td>
<td></td>
</tr>
<tr>
<td>Zero-Code Error Match</td>
<td>±1</td>
<td>LSB typ</td>
<td></td>
</tr>
<tr>
<td>Negative Gain Error</td>
<td>±3</td>
<td>LSB max</td>
<td></td>
</tr>
<tr>
<td>Negative Gain Error Match</td>
<td>±1.5</td>
<td>LSB typ</td>
<td></td>
</tr>
<tr>
<td><strong>ANALOG INPUT</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Single-Ended Input Range</td>
<td>0 to ( V_{REF} )</td>
<td>V</td>
<td>RANGE bit = 0</td>
</tr>
<tr>
<td>Pseudo Differential Input Range</td>
<td>0 to ( 2 \times V_{REF} )</td>
<td>V</td>
<td>RANGE bit = 1</td>
</tr>
<tr>
<td>( V_{IN} )</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( V_{IN} )</td>
<td>0 to ( V_{REF} )</td>
<td>V</td>
<td>RANGE bit = 0</td>
</tr>
<tr>
<td>( V_{IN} )</td>
<td>0 to ( 2 \times V_{REF} )</td>
<td>V</td>
<td>RANGE bit = 1</td>
</tr>
<tr>
<td>( V_{IN} )</td>
<td>−0.3 to +0.7</td>
<td>V typ</td>
<td>V_{DD} = 3 V</td>
</tr>
<tr>
<td>Fully Differential Input Range</td>
<td>−0.3 to +1.8</td>
<td>V typ</td>
<td>V_{DD} = 5 V</td>
</tr>
<tr>
<td>( V_{CM} ) and ( V_{IN} )</td>
<td>( V_{CM} \pm V_{REF}/2 )</td>
<td>V</td>
<td>( V_{CM} ) = \text{ common-mode voltage} ( = V_{REF}/2 )</td>
</tr>
<tr>
<td>( V_{IN} ) and ( V_{IN} )</td>
<td>( V_{CM} \pm V_{REF} )</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>DC Leakage Current</td>
<td>±1</td>
<td>µA max</td>
<td>When in track</td>
</tr>
<tr>
<td>Input Capacitance</td>
<td>45</td>
<td>pF typ</td>
<td>When in hold</td>
</tr>
<tr>
<td></td>
<td>10</td>
<td>pF typ</td>
<td>When in hold</td>
</tr>
<tr>
<td>Parameter</td>
<td>Value¹</td>
<td>Unit</td>
<td>Test Conditions/Comments</td>
</tr>
<tr>
<td>----------------------------------------</td>
<td>--------</td>
<td>----------</td>
<td>--------------------------------------------------------------</td>
</tr>
<tr>
<td>REFERENCE INPUT/OUTPUT</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{\text{REF}}$ Input Voltage</td>
<td>2.5</td>
<td>V</td>
<td>±1% for specified performance</td>
</tr>
<tr>
<td>DC Leakage Current</td>
<td>±1</td>
<td>µA max</td>
<td></td>
</tr>
<tr>
<td>$V_{\text{REFOUT}}$ Output Voltage</td>
<td>2.5</td>
<td>V</td>
<td>±0.2% max @ 25°C</td>
</tr>
<tr>
<td>$V_{\text{REFOUT}}$ Temperature Coefficient</td>
<td>25</td>
<td>ppm/°C max</td>
<td></td>
</tr>
<tr>
<td></td>
<td>5</td>
<td>ppm/°C typ</td>
<td></td>
</tr>
<tr>
<td>$V_{\text{REF}}$ Noise</td>
<td>10</td>
<td>µV typ</td>
<td>0.1 Hz to 10 Hz bandwidth</td>
</tr>
<tr>
<td></td>
<td>130</td>
<td>µV typ</td>
<td>0.1 Hz to 1 MHz bandwidth</td>
</tr>
<tr>
<td>$V_{\text{REF}}$ Output Impedance</td>
<td>10</td>
<td>Ω typ</td>
<td></td>
</tr>
<tr>
<td>$V_{\text{REF}}$ Input Capacitance</td>
<td>15</td>
<td>pF typ</td>
<td>When in track</td>
</tr>
<tr>
<td></td>
<td>25</td>
<td>pF typ</td>
<td>When in hold</td>
</tr>
<tr>
<td>LOGIC INPUTS</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input High Voltage, $V_{\text{IH}}$</td>
<td>2.4</td>
<td>V min</td>
<td>$I_{\text{SOURCE}} = 200$ µA</td>
</tr>
<tr>
<td>Input Low Voltage, $V_{\text{IL}}$</td>
<td>0.8</td>
<td>V max</td>
<td>$I_{\text{INK}} = 200$ µA</td>
</tr>
<tr>
<td>Input Current, $I_{\text{IN}}$</td>
<td>±5</td>
<td>µA max</td>
<td>Typically 10 nA, $V_{\text{IN}} = 0$ V or $V_{\text{DRIVE}}$</td>
</tr>
<tr>
<td>Input Capacitance, $C_{\text{IN}}$</td>
<td>10</td>
<td>pF typ</td>
<td></td>
</tr>
<tr>
<td>LOGIC OUTPUTS</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output High Voltage, $V_{\text{OH}}$</td>
<td>2.4</td>
<td>V min</td>
<td></td>
</tr>
<tr>
<td>Output Low Voltage, $V_{\text{OL}}$</td>
<td>0.4</td>
<td>V max</td>
<td></td>
</tr>
<tr>
<td>Floating-State Leakage Current</td>
<td>±3</td>
<td>µA max</td>
<td></td>
</tr>
<tr>
<td>Floating-State Output Capacitance</td>
<td>10</td>
<td>pF typ</td>
<td>CODING bit = 0</td>
</tr>
<tr>
<td>Output Coding</td>
<td></td>
<td></td>
<td>CODING bit = 1</td>
</tr>
<tr>
<td>CONVERSION RATE</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Conversion Time</td>
<td>$t_b + 13 \cdot t_{\text{CLKIN}}$</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>Track-and-Hold Acquisition Time</td>
<td>125</td>
<td>ns max</td>
<td>Full-scale step input</td>
</tr>
<tr>
<td></td>
<td>80</td>
<td>ns typ</td>
<td>Sine wave input</td>
</tr>
<tr>
<td>Througput Rate</td>
<td>1.5</td>
<td>MSPS max</td>
<td></td>
</tr>
<tr>
<td>POWER REQUIREMENTS</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{\text{DD}}$</td>
<td>2.7/5.25</td>
<td>V min/max</td>
<td>Digital inputs = 0 V or $V_{\text{DRIVE}}$</td>
</tr>
<tr>
<td>$V_{\text{DRIVE}}$</td>
<td>2.7/5.25</td>
<td>V min/max</td>
<td></td>
</tr>
<tr>
<td>$I_{\text{DD}}$</td>
<td>0.8</td>
<td>mA typ</td>
<td>$V_{\text{DD}} = 2.7$ V to 5.25 V, SCLK on or off</td>
</tr>
<tr>
<td>Normal Mode (Static)</td>
<td>2.7</td>
<td>mA max</td>
<td>$V_{\text{DD}} = 4.75$ V to 5.25 V</td>
</tr>
<tr>
<td>Normal Mode (Operational)</td>
<td>2.0</td>
<td>mA max</td>
<td>$V_{\text{DD}} = 2.7$ V to 3.6 V</td>
</tr>
<tr>
<td>Autostandby Mode</td>
<td>0.3</td>
<td>mA typ</td>
<td>$f_{\text{SAMPLE}} = 100$ kSPS, $V_{\text{DD}} = 5$ V</td>
</tr>
<tr>
<td></td>
<td>160</td>
<td>µA typ</td>
<td>Static</td>
</tr>
<tr>
<td>Full/Autoshutdown Mode (Static)</td>
<td>2</td>
<td>µA max</td>
<td>SCLK on or off</td>
</tr>
<tr>
<td>Power Dissipation</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Normal Mode (Operational)</td>
<td>13.5</td>
<td>mW max</td>
<td>$V_{\text{DD}} = 5$ V</td>
</tr>
<tr>
<td></td>
<td>6</td>
<td>mW max</td>
<td>$V_{\text{DD}} = 3$ V</td>
</tr>
<tr>
<td>Autostandby Mode (Static)</td>
<td>800</td>
<td>µW typ</td>
<td>$V_{\text{DD}} = 5$ V</td>
</tr>
<tr>
<td></td>
<td>480</td>
<td>µW typ</td>
<td>$V_{\text{DD}} = 3$ V</td>
</tr>
<tr>
<td>Full/Autoshutdown Mode (Static)</td>
<td>10</td>
<td>µW max</td>
<td>$V_{\text{DD}} = 5$ V</td>
</tr>
<tr>
<td></td>
<td>6</td>
<td>µW max</td>
<td>$V_{\text{DD}} = 3$ V</td>
</tr>
</tbody>
</table>

¹ Temperature range is −40°C to +85°C.
² See the Terminology section.
³ For full common-mode range, see Figure 26 and Figure 27.
⁴ Sample tested during initial release to ensure compliance.
⁵ This device is operational with an external reference in the range of 0.1 V to $V_{\text{DD}}$. See the Reference section for more information.
⁶ Measured with a midscale dc analog input.
**AD7939 SPECIFICATIONS**

\( V_{DD} = V_{DRIVE} = 2.7 \text{ V to } 5.25 \text{ V, internal/external } V_{REF} = 2.5 \text{ V, unless otherwise noted, } f_{CLKIN} = 25.5 \text{ MHz, } f_{SAMPLE} = 1.5 \text{ MSPS; } T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted.} \)

**Table 3.**

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value(^1)</th>
<th>Unit</th>
<th>Test Conditions/Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>DYNAMIC PERFORMANCE</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Signal-to-Noise and Distortion (SINAD)(^2)</td>
<td>61</td>
<td>dB min</td>
<td>( f_{IN} = 50 \text{ kHz sine wave} )</td>
</tr>
<tr>
<td></td>
<td>60</td>
<td>dB min</td>
<td>Differential mode</td>
</tr>
<tr>
<td>Total Harmonic Distortion (THD)(^2)</td>
<td>−70</td>
<td>dB max</td>
<td>Single-ended mode</td>
</tr>
<tr>
<td>Peak Harmonic or Spurious Noise (SFDR)(^2)</td>
<td>−72</td>
<td>dB max</td>
<td></td>
</tr>
<tr>
<td>Intermodulation Distortion (IMD)(^2)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Second-Order Terms</td>
<td>−86</td>
<td>dB typ</td>
<td>( f_a = 30 \text{ kHz, } f_b = 50 \text{ kHz} )</td>
</tr>
<tr>
<td>Third-Order Terms</td>
<td>−90</td>
<td>dB typ</td>
<td></td>
</tr>
<tr>
<td>Channel-to-Channel Isolation</td>
<td>−75</td>
<td>dB typ</td>
<td>( f_{IN} = 50 \text{ kHz, } f_{NOISE} = 300 \text{ kHz} )</td>
</tr>
<tr>
<td>Aperture Delay(^2)</td>
<td>5</td>
<td>ns typ</td>
<td></td>
</tr>
<tr>
<td>Aperture Jitter(^2)</td>
<td>72</td>
<td>ps typ</td>
<td></td>
</tr>
<tr>
<td>Full Power Bandwidth(^2)</td>
<td>50</td>
<td>MHz typ</td>
<td>@ 3 dB</td>
</tr>
<tr>
<td></td>
<td>10</td>
<td>MHz typ</td>
<td>@ 0.1 dB</td>
</tr>
<tr>
<td><strong>DC ACCURACY</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Resolution</td>
<td>10</td>
<td>Bits</td>
<td></td>
</tr>
<tr>
<td>Integral Nonlinearity(^2)</td>
<td>±0.5</td>
<td>LSB max</td>
<td>Guaranteed no missed codes to 10 bits</td>
</tr>
<tr>
<td>Differential Nonlinearity(^2)</td>
<td>±0.5</td>
<td>LSB max</td>
<td>Straight binary output coding</td>
</tr>
<tr>
<td>Single-Ended and Pseudo Differential Input</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Offset Error(^2)</td>
<td>±2</td>
<td>LSB max</td>
<td></td>
</tr>
<tr>
<td>Offset Error Match(^2)</td>
<td>±0.5</td>
<td>LSB max</td>
<td></td>
</tr>
<tr>
<td>Gain Error(^2)</td>
<td>±1.5</td>
<td>LSB max</td>
<td></td>
</tr>
<tr>
<td>Gain Error Match(^2)</td>
<td>±0.5</td>
<td>LSB max</td>
<td></td>
</tr>
<tr>
<td>Fully Differential Input</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Positive Gain Error(^2)</td>
<td>±1.5</td>
<td>LSB max</td>
<td></td>
</tr>
<tr>
<td>Positive Gain Error Match(^2)</td>
<td>±0.5</td>
<td>LSB max</td>
<td></td>
</tr>
<tr>
<td>Zero-Code Error(^2)</td>
<td>±2</td>
<td>LSB max</td>
<td></td>
</tr>
<tr>
<td>Zero-Code Error Match(^2)</td>
<td>±0.5</td>
<td>LSB max</td>
<td></td>
</tr>
<tr>
<td>Negative Gain Error(^2)</td>
<td>±1.5</td>
<td>LSB max</td>
<td></td>
</tr>
<tr>
<td>Negative Gain Error Match(^2)</td>
<td>±0.5</td>
<td>LSB max</td>
<td></td>
</tr>
<tr>
<td><strong>ANALOG INPUT</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Single-Ended Input Range</td>
<td>0 to ( V_{REF} )</td>
<td>V</td>
<td>RANGE bit = 0</td>
</tr>
<tr>
<td></td>
<td>0 to ( 2 \times V_{REF} )</td>
<td>V</td>
<td>RANGE bit = 1</td>
</tr>
<tr>
<td>Pseudo Differential Input Range</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( V_{IN} )</td>
<td>0 to ( V_{REF} )</td>
<td>V</td>
<td>RANGE bit = 0</td>
</tr>
<tr>
<td></td>
<td>0 to ( 2 \times V_{REF} )</td>
<td>V</td>
<td>RANGE bit = 1</td>
</tr>
<tr>
<td>( V_{IN} )</td>
<td>−0.3 to +0.7</td>
<td>V typ</td>
<td>( V_{DD} = 3 \text{ V} )</td>
</tr>
<tr>
<td></td>
<td>−0.3 to +1.8</td>
<td>V typ</td>
<td>( V_{DD} = 5 \text{ V} )</td>
</tr>
<tr>
<td>Fully Differential Input Range</td>
<td>( V_{CM} \pm \frac{V_{REF}}{2} )</td>
<td>V</td>
<td>( V_{CM} = \text{common-mode voltage} = \frac{V_{REF}}{2} )</td>
</tr>
<tr>
<td>( V_{IN} ) and ( V_{IN} )</td>
<td>( V_{CM} \pm V_{REF} )</td>
<td>V</td>
<td>( V_{CM} = V_{REF}, V_{IN} ) or ( V_{IN} ) must remain within GND/( V_{DD} )</td>
</tr>
<tr>
<td>DC Leakage Current(^4)</td>
<td>±1</td>
<td>µA max</td>
<td>When in track</td>
</tr>
<tr>
<td>Input Capacitance</td>
<td>45</td>
<td>pF typ</td>
<td>When in hold</td>
</tr>
<tr>
<td></td>
<td>10</td>
<td>pF typ</td>
<td>When in hold</td>
</tr>
<tr>
<td>Parameter</td>
<td>Value$^1$</td>
<td>Unit</td>
<td>Test Conditions/Comments</td>
</tr>
<tr>
<td>-----------------------------------------------</td>
<td>-----------</td>
<td>------</td>
<td>---------------------------------------------------------------</td>
</tr>
<tr>
<td><strong>REFERENCE INPUT/OUTPUT</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{\text{REF}}$ Input Voltage$^5$</td>
<td>2.5</td>
<td>V</td>
<td>±1% for specified performance</td>
</tr>
<tr>
<td>DC Leakage Current$^4$</td>
<td>±1</td>
<td>µA max</td>
<td>External reference applied to pin</td>
</tr>
<tr>
<td>$V_{\text{REFOUT}}$ Output Voltage</td>
<td>2.5</td>
<td>V</td>
<td>±0.2% max @ 25°C</td>
</tr>
<tr>
<td>$V_{\text{REFOUT}}$ Temperature Coefficient</td>
<td>25</td>
<td>ppm/°C max</td>
<td></td>
</tr>
<tr>
<td>$V_{\text{REF}}$ Noise</td>
<td>10</td>
<td>µV typ</td>
<td>0.1 Hz to 10 Hz bandwidth</td>
</tr>
<tr>
<td>$V_{\text{REFOUT}}$ Temperature Coefficient</td>
<td>5</td>
<td>ppm/°C max</td>
<td></td>
</tr>
<tr>
<td>$V_{\text{REF}}$ Output Impedance</td>
<td>10</td>
<td>Ω typ</td>
<td>0.1 Hz to 100 MHz bandwidth</td>
</tr>
<tr>
<td>$V_{\text{REF}}$ Input Capacitance</td>
<td>15</td>
<td>pF typ</td>
<td>When in track</td>
</tr>
<tr>
<td>$V_{\text{REF}}$ Input Capacitance$^4$</td>
<td>25</td>
<td>pF typ</td>
<td>When in hold</td>
</tr>
<tr>
<td><strong>LOGIC INPUTS</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input High Voltage, $V_{\text{INH}}$</td>
<td>2.4</td>
<td>V min</td>
<td>$I_{\text{SOURCE}} = 200$ µA</td>
</tr>
<tr>
<td>Input Low Voltage, $V_{\text{INL}}$</td>
<td>0.8</td>
<td>V max</td>
<td>$I_{\text{INK}} = 200$ µA</td>
</tr>
<tr>
<td>Input Current, $I_{\text{IN}}$</td>
<td>±5</td>
<td>µA max</td>
<td>Typically 10 nA, $V_{\text{IN}} = 0$ V or $V_{\text{DRIVE}}$</td>
</tr>
<tr>
<td>Input Capacitance, $C_{\text{IN}}$</td>
<td>10</td>
<td>pF typ</td>
<td></td>
</tr>
<tr>
<td><strong>LOGIC OUTPUTS</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output High Voltage, $V_{\text{OH}}$</td>
<td>2.4</td>
<td>V min</td>
<td>$I_{\text{SOURCE}} = 200$ µA</td>
</tr>
<tr>
<td>Output Low Voltage, $V_{\text{OL}}$</td>
<td>0.4</td>
<td>V max</td>
<td>$I_{\text{INK}} = 200$ µA</td>
</tr>
<tr>
<td>Floating-State Leakage Current</td>
<td>±3</td>
<td>µA max</td>
<td></td>
</tr>
<tr>
<td>Floating-State Output Capacitance$^4$</td>
<td>10</td>
<td>pF typ</td>
<td></td>
</tr>
<tr>
<td>Output Coding</td>
<td>Straight (natural) binary</td>
<td></td>
<td>CODING bit = 0</td>
</tr>
<tr>
<td></td>
<td>Twos complement</td>
<td></td>
<td>CODING bit = 1</td>
</tr>
<tr>
<td><strong>CONVERSION RATE</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Conversion Time</td>
<td>$t_1 + 13t_{\text{CLKIN}}$</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>Track-and-Hold Acquisition Time</td>
<td>125</td>
<td>ns max</td>
<td>Full-scale step input</td>
</tr>
<tr>
<td></td>
<td>80</td>
<td>ns typ</td>
<td>Sine wave input</td>
</tr>
<tr>
<td>Throughput Rate</td>
<td>1.5</td>
<td>MSPS max</td>
<td></td>
</tr>
<tr>
<td><strong>POWER REQUIREMENTS</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{\text{DD}}$</td>
<td>2.7/5.25</td>
<td>V min/max</td>
<td>Digital inputs = 0 V or $V_{\text{DRIVE}}$</td>
</tr>
<tr>
<td>$V_{\text{DRIVE}}$</td>
<td>2.7/5.25</td>
<td>V min/max</td>
<td></td>
</tr>
<tr>
<td>$I_{\text{DD}}$</td>
<td>0.8</td>
<td>mA typ</td>
<td>$V_{\text{DD}} = 2.7$ V to 5.25 V, SCLK on or off</td>
</tr>
<tr>
<td>Normal Mode (Static)</td>
<td>2.7</td>
<td>mA max</td>
<td>$V_{\text{DD}} = 4.75$ V to 5.25 V</td>
</tr>
<tr>
<td>Normal Mode (Operational)</td>
<td>2.0</td>
<td>mA max</td>
<td>$V_{\text{DD}} = 2.7$ V to 3.6 V</td>
</tr>
<tr>
<td>Autostandby Mode</td>
<td>0.3</td>
<td>mA typ</td>
<td>$f_{\text{SAMPLE}} = 100$ kSPS, $V_{\text{DD}} = 5$ V</td>
</tr>
<tr>
<td>Full/Autoshutdown Mode (Static)</td>
<td>160</td>
<td>µA typ</td>
<td>Static</td>
</tr>
<tr>
<td>Power Dissipation</td>
<td>2</td>
<td>µA max</td>
<td>SCLK on or off</td>
</tr>
<tr>
<td>Normal Mode (Operational)</td>
<td>13.5</td>
<td>mW max</td>
<td>$V_{\text{DD}} = 5$ V</td>
</tr>
<tr>
<td></td>
<td>6</td>
<td>mW max</td>
<td>$V_{\text{DD}} = 3$ V</td>
</tr>
<tr>
<td>Autostandby Mode</td>
<td>800</td>
<td>µW typ</td>
<td>$V_{\text{DD}} = 5$ V</td>
</tr>
<tr>
<td>Full/Autoshutdown Mode (Static)</td>
<td>480</td>
<td>µW typ</td>
<td>$V_{\text{DD}} = 5$ V</td>
</tr>
<tr>
<td></td>
<td>10</td>
<td>µW max</td>
<td>$V_{\text{DD}} = 5$ V</td>
</tr>
<tr>
<td></td>
<td>6</td>
<td>µW max</td>
<td>$V_{\text{DD}} = 3$ V</td>
</tr>
</tbody>
</table>

$^1$ Temperature range is −40°C to +85°C.

$^2$ See the Terminology section.

$^3$ For full common-mode range, see Figure 26 and Figure 27.

$^4$ Sample tested during initial release to ensure compliance.

$^5$ This device is operational with an external reference in the range of 0.1 V to $V_{\text{DD}}$. See the Reference section for more details.

$^6$ Measured with a midscale dc analog input.
## TIMING SPECIFICATIONS

$V_{DD} = V_{DRIVE} = 2.7 \text{ V to 5.25 V}$, internal/external $V_{REF} = 2.5 \text{ V}$, unless otherwise noted; $f_{CLKIN} = 25.5 \text{ MHz}$, $f_{SAMPLE} = 1.5 \text{ MSPS}$; $T_A = T_{MIN}$ to $T_{MAX}$, unless otherwise noted.

Table 4.

<table>
<thead>
<tr>
<th>Parameter $^1$</th>
<th>Limit at $T_{MIN}$, $T_{MAX}$</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>$f_{CLKIN}$ $^2$</td>
<td>700 kHz min, 700 MHz max</td>
<td>CLKN frequency.</td>
</tr>
<tr>
<td>$t_{QUIET}$</td>
<td>25.5 ns min, 25.5 MHz max</td>
<td>Minimum time between end of read and start of next conversion; in other words, time from when the data bus goes into three-state until the next falling edge of CONVST.</td>
</tr>
<tr>
<td>$t_1$</td>
<td>10 ns min</td>
<td>CONVST pulse width.</td>
</tr>
<tr>
<td>$t_2$</td>
<td>15 ns min</td>
<td>CONVST falling edge to CLKN falling edge setup time.</td>
</tr>
<tr>
<td>$t_3$</td>
<td>50 ns max</td>
<td>CLKN falling edge to BUSY rising edge.</td>
</tr>
<tr>
<td>$t_4$</td>
<td>0 ns min</td>
<td>CS to WR setup time.</td>
</tr>
<tr>
<td>$t_5$</td>
<td>0 ns min</td>
<td>CS to WR hold time.</td>
</tr>
<tr>
<td>$t_6$</td>
<td>10 ns min</td>
<td>WR pulse width.</td>
</tr>
<tr>
<td>$t_7$</td>
<td>10 ns min</td>
<td>Data setup time before WR.</td>
</tr>
<tr>
<td>$t_8$</td>
<td>10 ns min</td>
<td>Data hold after WR.</td>
</tr>
<tr>
<td>$t_9$</td>
<td>10 ns min</td>
<td>New data valid before falling edge of BUSY.</td>
</tr>
<tr>
<td>$t_{10}$</td>
<td>0 ns min</td>
<td>CS to RD setup time.</td>
</tr>
<tr>
<td>$t_{11}$</td>
<td>0 ns min</td>
<td>CS to RD hold time.</td>
</tr>
<tr>
<td>$t_{12}$</td>
<td>30 ns min</td>
<td>RD pulse width.</td>
</tr>
<tr>
<td>$t_{13}$ $^3$</td>
<td>30 ns max</td>
<td>Data access time after RD.</td>
</tr>
<tr>
<td>$t_{14}$ $^4$</td>
<td>3 ns min</td>
<td>Bus relinquish time after RD.</td>
</tr>
<tr>
<td>$t_{15}$</td>
<td>50 ns max</td>
<td>Bus relinquish time after RD.</td>
</tr>
<tr>
<td>$t_{16}$</td>
<td>0 ns min</td>
<td>HBEN to RD setup time.</td>
</tr>
<tr>
<td>$t_{17}$</td>
<td>0 ns min</td>
<td>HBEN to RD hold time.</td>
</tr>
<tr>
<td>$t_{18}$</td>
<td>10 ns min</td>
<td>Minimum time between reads/writes.</td>
</tr>
<tr>
<td>$t_{19}$</td>
<td>0 ns min</td>
<td>HBEN to WR setup time.</td>
</tr>
<tr>
<td>$t_{20}$</td>
<td>10 ns min</td>
<td>HBEN to WR hold time.</td>
</tr>
<tr>
<td>$t_{21}$</td>
<td>40 ns max</td>
<td>CLKN falling edge to BUSY falling edge.</td>
</tr>
<tr>
<td>$t_{22}$</td>
<td>15.7 ns min</td>
<td>CLKN low pulse width.</td>
</tr>
<tr>
<td>$t_{23}$</td>
<td>7.8 ns min</td>
<td>CLKN high pulse width.</td>
</tr>
</tbody>
</table>

$^1$ Sample tested during initial release to ensure compliance. All input signals are specified with $t_{RISE} = t_{FALL} = 5 \text{ ns (10\% to 90\% of } V_{DD})$ and timed from a voltage level of 1.6 V. All timing specifications given above are with a 25 pF load capacitance (see Figure 36, Figure 37, Figure 38, and Figure 39).

$^2$ Minimum CLKN for specified performance, with slower SCLK frequencies performance specifications apply typically.

$^3$ The time required for the output to cross 0.4 V or 2.4 V.

$^4$ $t_{14}$ is derived from the measured time taken by the data outputs to change 0.5 V. The measured number is then extrapolated back to remove the effects of charging or discharging the 25 pF capacitor. This means that the time, $t_{14}$, quoted in the timing characteristics is the true bus relinquish time of the part and is independent of the bus loading.
ABSOLUTE MAXIMUM RATINGS

$T_A = 25^\circ C$, unless otherwise noted.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Rating</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{DD}$ to AGND/DGND</td>
<td>$-0.3$ V to $+7$ V</td>
</tr>
<tr>
<td>$V_{\text{DRIVE}}$ to AGND/DGND</td>
<td>$-0.3$ V to $V_{\text{DD}} + 0.3$ V</td>
</tr>
<tr>
<td>Analog Input Voltage to AGND</td>
<td>$-0.3$ V to $V_{\text{DD}} + 0.3$ V</td>
</tr>
<tr>
<td>Digital Input Voltage to DGND</td>
<td>$-0.3$ V to $+7$ V</td>
</tr>
<tr>
<td>$V_{\text{DRIVE}}$ to $V_{\text{DD}}$</td>
<td>$-0.3$ V to $V_{\text{DD}} + 0.3$ V</td>
</tr>
<tr>
<td>Digital Output Voltage to DGND</td>
<td>$-0.3$ V to $V_{\text{DRIVE}} + 0.3$ V</td>
</tr>
<tr>
<td>$V_{\text{REFIN}}$ to AGND</td>
<td>$-0.3$ V to $+0.3$ V</td>
</tr>
<tr>
<td>AGND to DGND</td>
<td>$-0.3$ V to $+0.3$ V</td>
</tr>
<tr>
<td>Input Current to Any Pin</td>
<td>$\pm 10$ mA</td>
</tr>
<tr>
<td>Operating Temperature Range</td>
<td></td>
</tr>
<tr>
<td>Commercial (B Version)</td>
<td>$-40^\circ C$ to $+85^\circ C$</td>
</tr>
<tr>
<td>Storage Temperature Range</td>
<td>$-65^\circ C$ to $+150^\circ C$</td>
</tr>
<tr>
<td>Junction Temperature</td>
<td>$150^\circ C$</td>
</tr>
<tr>
<td>$\theta_J$ Thermal Impedance</td>
<td>$108.2^\circ C$/W (LFCSP)</td>
</tr>
<tr>
<td></td>
<td>$121^\circ C$/W (TQFP)</td>
</tr>
<tr>
<td>$\theta_C$ Thermal Impedance</td>
<td>$32.7^\circ C$/W (LFCSP)</td>
</tr>
<tr>
<td></td>
<td>$45^\circ C$/W (TQFP)</td>
</tr>
<tr>
<td>Lead Temperature, Soldering</td>
<td></td>
</tr>
<tr>
<td>Reflow Temperature (10 sec to 30 sec)</td>
<td>$255^\circ C$</td>
</tr>
<tr>
<td>ESD</td>
<td>$1.5$ kV</td>
</tr>
</tbody>
</table>

ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

1 Transient currents of up to 100 mA do not cause SCR latch-up.
PIN CONFIGURATION AND FUNCTION DESCRIPTIONS

Table 6. Pin Function Descriptions

<table>
<thead>
<tr>
<th>Pin No.</th>
<th>Mnemonic</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1 to 8</td>
<td>DB0 to DB7</td>
<td>Data Bit 0 to Data Bit 7. Three-state parallel digital I/O pins that provide the conversion result and allow the control and shadow registers to be programmed. These pins are controlled by CS, RD, and WR. The logic high/low voltage levels for these pins are determined by the VDRIVE input. When reading from the AD7939, the two LSBs (DB0 and DB1) are always 0 and the LSB of the conversion result is available on DB2.</td>
</tr>
<tr>
<td>9</td>
<td>VDRIVE</td>
<td>Logic Power Supply Input. The voltage supplied at this pin determines at what voltage the parallel interface of the AD7938/AD7939 operates. This pin should be decoupled to DGND. The voltage at this pin can be different to that at VDD, but should never exceed VDD by more than 0.3 V.</td>
</tr>
<tr>
<td>10</td>
<td>DGND</td>
<td>Digital Ground. This is the ground reference point for all digital circuitry on the AD7938/AD7939. This pin should connect to the DGND plane of a system. The DGND and AGND voltages should ideally be at the same potential and must not be more than 0.3 V apart, even on a transient basis.</td>
</tr>
<tr>
<td>11</td>
<td>DB8/HBEN</td>
<td>Data Bit 8/High Byte Enable. When W/B is high, this pin acts as Data Bit 8, a three-state I/O pin that is controlled by CS, RD, and WR. When W/B is low, this pin acts as the high byte enable pin. When HBEN is low, the low byte of data being written to or read from the AD7938/AD7939 is on DB0 to DB7. When HBEN is high, the top four bits of the data being written to or read from the AD7938/AD7939 are on DB0 to DB3. When reading from the device, DB4 to DB6 of the high byte contains the ID of the channel to which the conversion result corresponds (see the channel address bits in Table 10). When writing to the device, DB4 to DB7 of the high byte must be all 0s. Note that when reading from the AD7939, the two LSBs of the low byte are 0s, and the remaining six bits are conversion data.</td>
</tr>
<tr>
<td>12 to 14</td>
<td>DB9 to DB11</td>
<td>Data Bit 9 to Data Bit 11. Three-state parallel digital I/O pins that provide the conversion result and allow the control and shadow registers to be programmed in word mode. These pins are controlled by CS, RD, and WR. The logic high/low voltage levels for these pins are determined by the VDRIVE input.</td>
</tr>
<tr>
<td>15</td>
<td>BUSY</td>
<td>Busy Output. Logic output that indicates the status of the conversion. The BUSY output goes high following the falling edge of CONVST and stays high for the duration of the conversion. Once the conversion is complete and the result is available in the output register, the BUSY output goes low. The track-and-hold returns to track mode just prior to the falling edge of BUSY on the 13th rising edge of CLKIN. See Figure 36.</td>
</tr>
<tr>
<td>16</td>
<td>CLKIN</td>
<td>Master Clock Input. The clock source for the conversion process is applied to this pin. Conversion time for the AD7938/AD7939 takes 13 clock cycles + t1. The frequency of the master clock input therefore determines the conversion time and achievable throughput rate. The CLKIN signal may be a continuous or burst clock.</td>
</tr>
<tr>
<td>17</td>
<td>CONVST</td>
<td>Conversion Start Input. A falling edge on CONVST is used to initiate a conversion. The track-and-hold goes from track mode to hold mode on the falling edge of CONVST and the conversion process is initiated at this point. Following power-down, when operating in autoshutdown or autostandby modes, a rising edge on CONVST is used to power up the device.</td>
</tr>
<tr>
<td>18</td>
<td>WR</td>
<td>Write Input. Active low logic input used in conjunction with CS to write data to the internal registers.</td>
</tr>
<tr>
<td>19</td>
<td>RD</td>
<td>Read Input. Active low logic input used in conjunction with CS to access the conversion result. The conversion result is placed on the data bus following the falling edge of RD read while CS is low.</td>
</tr>
<tr>
<td>20</td>
<td>CS</td>
<td>Chip Select. Active low logic input used in conjunction with RD and WR to read conversion data or to write data to the internal registers.</td>
</tr>
<tr>
<td>Pin No.</td>
<td>Mnemonic</td>
<td>Description</td>
</tr>
<tr>
<td>---------</td>
<td>----------</td>
<td>-------------</td>
</tr>
<tr>
<td>21</td>
<td>AGND</td>
<td>Analog Ground. This is the ground reference point for all analog circuitry on the AD7938/AD7939. All analog input signals and any external reference signal should be referred to this AGND voltage. The AGND and DGND voltages should ideally be at the same potential and must not be more than 0.3 V apart, even on a transient basis.</td>
</tr>
<tr>
<td>22</td>
<td>VREFIN/VREFOUT</td>
<td>Reference Input/Output. This pin is connected to the internal reference and is the reference source for the ADC. The nominal internal reference voltage is 2.5 V, which appears at this pin. It is recommended that this pin is decoupled to AGND with a 470 nF capacitor. This pin can be overdriven by an external reference. The input voltage range for the external reference is 0.1 V to VDD; however, care must be taken to ensure that the analog input range does not exceed VDD + 0.3 V. See the Reference section.</td>
</tr>
<tr>
<td>23 to 30</td>
<td>VIN0 to VIN7</td>
<td>Analog Input 0 to Analog Input 7. Eight analog input channels that are multiplexed into the on-chip track-and-hold. The analog inputs can be programmed to be eight single-ended inputs, four fully differential pairs, four pseudo differential pairs, or seven pseudo differential inputs by setting the MODE bits in the control register appropriately (see Table 10). The analog input channel to be converted can either be selected by writing to the address bits (ADD2 to ADD0) in the control register prior to the conversion or the on-chip sequencer can be used. The SEQ and SHDW bits in conjunction with the address bits in the control register allow the shadow register to be programmed. The input range for all input channels can either be 0 V to VREF or 0 V to 2 × VREF, and the coding can be binary or twos complement, depending on the states of the RANGE and CODING bits in the control register. Any unused input channels should be connected to AGND to avoid noise pickup.</td>
</tr>
<tr>
<td>31</td>
<td>VDD</td>
<td>Power Supply Input. The VDD range for the AD7938/AD7939 is 2.7 V to 5.25 V. The supply should be decoupled to AGND with a 0.1 µF capacitor and a 10 µF tantalum capacitor.</td>
</tr>
<tr>
<td>32</td>
<td>W/B</td>
<td>Word/Byte Input. When this input is logic high, data is transferred to and from the AD7938/AD7939 in 12-bit/10-bit words on the DB0/DB2 to DB11 pins. When this pin is logic low, byte transfer mode is enabled. Data and the channel ID are transferred on Pin DB0 to Pin DB7, and Pin DB8/HBEN assumes its HBEN functionality. Unused data lines when operating in byte transfer mode should be tied off to DGND.</td>
</tr>
<tr>
<td>EPAD</td>
<td></td>
<td>Exposed Pad. The exposed pad is located on the underside of the package. Connect the EPAD to the ground plane of the PCB using multiple vias.</td>
</tr>
</tbody>
</table>
TYPICAL PERFORMANCE CHARACTERISTICS

\( T_A = 25^\circ C, \) unless otherwise noted.

**Figure 4.** PSRR vs. Supply Ripple Frequency Without Supply Decoupling

**Figure 5.** AD7938 Channel-to-Channel Isolation

**Figure 6.** AD7938 SINAD vs. Analog Input Frequency for Various Supply Voltages

**Figure 7.** AD7938 FFT @ \( V_{DD} = 5 \) V

**Figure 8.** AD7938 Typical DNL @ \( V_{DD} = 5 \) V

**Figure 9.** AD7938 Typical INL @ \( V_{DD} = 5 \) V
**VREF (V)**

<table>
<thead>
<tr>
<th>0.25</th>
<th>0.75</th>
<th>1.25</th>
<th>1.75</th>
<th>2.25</th>
<th>2.75</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.75</td>
<td>1.00</td>
<td>2.00</td>
<td>1.75</td>
<td>1.50</td>
<td>2.75</td>
</tr>
<tr>
<td>0.50</td>
<td>1.25</td>
<td>2.50</td>
<td>2.25</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Figure 10. AD7938 DNL vs. VREF for VDD = 3 V**

**Effective Number of Bits**

**VDD = 5 V**

**Differential Mode**

**Figure 11. AD7938 ENOB vs. VREF**

**Offset (LSB)**

<table>
<thead>
<tr>
<th>0</th>
<th>-0.5</th>
<th>-1.0</th>
<th>-1.5</th>
</tr>
</thead>
<tbody>
<tr>
<td>-2.0</td>
<td>-2.5</td>
<td>-3.0</td>
<td>-3.5</td>
</tr>
</tbody>
</table>

**Figure 12. AD7938 Offset vs. VREF**

**Ripple Frequency (kHz)**

**CMRR (dB)**

<table>
<thead>
<tr>
<th>60</th>
<th>70</th>
<th>80</th>
<th>90</th>
<th>100</th>
<th>110</th>
<th>120</th>
</tr>
</thead>
</table>

**Figure 14. CMRR vs. Ripple Frequency with VDD = 5 V and 3 V**
**TERMINOLOGY**

Integral Nonlinearity
This is the maximum deviation from a straight line passing through the endpoints of the ADC transfer function. The endpoints of the transfer function are zero scale, 1 LSB below the first code transition, and full scale, 1 LSB above the last code transition.

Differential Nonlinearity
This is the difference between the measured and the ideal 1 LSB change between any two adjacent codes in the ADC.

Offset Error
This is the deviation of the first code transition (00…000) to (00…001) from the ideal (that is, AGND + 1 LSB).

Offset Error Match
This is the difference in offset error between any two channels.

Gain Error
This is the deviation of the last code transition (111…110) to (111…111) from the ideal (that is, $V_{REF} − 1$ LSB) after the offset error has been adjusted out.

Gain Error Match
This is the difference in gain error between any two channels.

Zero-Code Error
This applies when using the two's complement output coding option, in particular to the $2 \times V_{REF}$ input range with $-V_{REF}$ to $+V_{REF}$ biased about the $V_{REFIN}$ point. It is the deviation of the midscale transition (all 0s to all 1s) from the ideal $V_{IN}$ voltage (that is, $V_{REF}$).

Zero-Code Error Match
This is the difference in zero-code error between any two channels.

Positive Gain Error
This applies when using the two's complement output coding option, in particular to the $2 \times V_{REF}$ input range with $-V_{REF}$ to $+V_{REF}$ biased about the $V_{REFIN}$ point. It is the deviation of the last code transition (011…110) to (011…111) from the ideal (that is, $V_{REF} − 1$ LSB) after the zero-code error has been adjusted out.

Positive Gain Error Match
This is the difference in positive gain error between any two channels.

Negative Gain Error
This applies when using the two's complement output coding option, in particular to the $2 \times V_{REF}$ input range with $-V_{REF}$ to $+V_{REF}$ biased about the $V_{REF}$ point. It is the deviation of the first code transition (100…000) to (100…001) from the ideal (that is, $-V_{REFIN} + 1$ LSB) after the zero-code error has been adjusted out.

Negative Gain Error Match
This is the difference in negative gain error between any two channels.

Channel-to-Channel Isolation
Channel-to-channel isolation is a measure of the level of crosstalk between channels. It is measured by applying a full-scale sine wave signal to all seven nonselected input channels and applying a 50 kHz signal to the selected channel. The channel-to-channel isolation is defined as the ratio of the power of the 50 kHz signal on the selected channel to the power of the noise signal on the unselected channels that appears in the FFT of this channel. The noise frequency on the unselected channels varies from 40 kHz to 740 kHz. The noise amplitude is at $2 \times V_{REF}$, while the signal amplitude is at $1 \times V_{REF}$. See Figure 5.

Power Supply Rejection Ratio (PSRR)
PSRR is defined as the ratio of the power in the ADC output at full-scale frequency, $f$, to the power of a 100 mV p-p sine wave applied to the ADC $V_{DD}$ supply of frequency, $f_s$. The frequency of the noise varies from 1 kHz to 1 MHz.

$$PSRR \ (dB) = 10 \log \left( \frac{P_f}{P_{f_s}} \right)$$

where:

- $P_f$ is the power at frequency $f$ in the ADC output.
- $P_{f_s}$ is the power at frequency $f_s$ in the ADC output.

Common-Mode Rejection Ratio (CMRR)
CMRR is defined as the ratio of the power in the ADC output at full-scale frequency, $f$, to the power of a 100 mV p-p sine wave applied to the common-mode voltage of $V_{IN+}$ and $V_{IN−}$ of frequency, $f_c$.

$$CMRR \ (dB) = 10 \log \left( \frac{P_f}{P_{f_c}} \right)$$

where:

- $P_f$ is the power at frequency $f$ in the ADC output.
- $P_{f_c}$ is the power at frequency $f_c$ in the ADC output.
Track-and-Hold Acquisition Time
The track-and-hold amplifier returns to track mode at the end of conversion. The track-and-hold acquisition time is the time required for the output of the track-and-hold amplifier to reach its final value, within ±½ LSB, after the end of conversion.

Signal-to-Noise and Distortion Ratio (SINAD)
This is the measured ratio of signal-to-noise and distortion at the output of the ADC. The signal is the rms amplitude of the fundamental. Noise is the sum of all nonfundamental signals up to half the sampling frequency (fSAMPLE/2), excluding dc. The ratio is dependent on the number of quantization levels in the digitization process; the more levels, the smaller the quantization noise.

The theoretical signal-to-noise and distortion ratio for an ideal N-bit converter with a sine wave input is given by

\[
\text{SINAD} = (6.02N + 1.76) \text{ dB}
\]

Thus, for a 12-bit converter, SINAD is 74 dB, and for a 10-bit converter, it is 62 dB.

Total Harmonic Distortion (THD)
THD is the ratio of the rms sum of harmonics to the fundamental. For the AD7938/AD7939, it is defined as

\[
\text{THD (dB)} = -20 \log \left( \frac{\sqrt{V_2^2 + V_3^2 + V_4^2 + V_5^2 + V_6^2}}{V_1} \right)
\]

where:

- \( V_1 \) is the rms amplitude of the fundamental.
- \( V_2, V_3, V_4, V_5, \) and \( V_6 \) are the rms amplitudes of the second through the sixth harmonics.

Peak Harmonic or Spurious Noise
Peak harmonic or spurious noise is defined as the ratio of the rms value of the next largest component in the ADC output spectrum (up to fSAMPLE/2 and excluding dc) to the rms value of the fundamental. Normally, the value of this specification is determined by the largest harmonic in the spectrum, but for ADCs where the harmonics are buried in the noise floor, it is a noise peak.

Intermodulation Distortion
With inputs consisting of sine waves at two frequencies, \( f_a \) and \( f_b \), any active device with nonlinearities creates distortion products at sum and difference frequencies of \( m f_a \pm n f_b \) where \( m, n = 0, 1, 2, 3, \) and so on. Intermodulation distortion terms are those for which neither \( m \) nor \( n \) are equal to 0. For example, the second-order terms include \( (f_a + f_b) \) and \( (f_a - f_b) \), while the third-order terms include \( (2f_a + f_b), (2f_a - f_b), (f_a + 2f_b), \) and \( (f_a - 2f_b) \).

The AD7938/AD7939 are tested using the CCIF standard where two input frequencies near the top end of the input bandwidth are used. In this case, the second-order terms are usually distanced in frequency from the original sine waves while the third-order terms are usually at a frequency close to the input frequencies. As a result, the second- and third-order terms are specified separately. The intermodulation distortion is calculated per the THD specification, as the ratio of the rms sum of the individual distortion products to the rms amplitude of the sum of the fundamentals, expressed in dB.
ON-CHIP REGISTERS

The AD7938/AD7939 have two on-chip registers that are necessary for the operation of the device. These are the control register, which is used to set up different operating conditions, and the shadow register, which is used to program the analog input channels to be converted.

CONTROL REGISTER

The control register on the AD7938/AD7939 is a 12-bit, write-only register. Data is written to this register using the CS and WR pins. The control register is shown in Table 7 and the functions of the bits are described in Table 8. At power up, the default bit settings in the control register are all 0s.

<table>
<thead>
<tr>
<th>Bit No.</th>
<th>Mnemonic</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>11, 10</td>
<td>PM1, PM0</td>
<td>Power Management Bits. These two bits are used to select the power mode of operation. The user can choose between either normal mode or various power-down modes of operation, as shown in Table 9.</td>
</tr>
<tr>
<td>9</td>
<td>CODING</td>
<td>This bit selects the output coding of the conversion result. If this bit is set to 0, the output coding is straight (natural) binary. If this bit is set to 1, the output coding is two's complement.</td>
</tr>
<tr>
<td>8</td>
<td>REF</td>
<td>This bit selects whether the internal or external reference is used to perform the conversion. If this bit is Logic 0, an external reference should be applied to the VREF pin. If this bit is Logic 1, the internal reference is selected. See the Reference section.</td>
</tr>
<tr>
<td>7 to 5</td>
<td>ADD2 to ADD0</td>
<td>These three address bits are used to either select which analog input channel is converted in the next conversion if the sequencer is not used, or to select the final channel in a consecutive sequence when the sequencer is used, as described in Table 11. The selected input channel is decoded as shown in Table 10.</td>
</tr>
<tr>
<td>4, 3</td>
<td>MODE1, MODE0</td>
<td>The two mode pins select the type of analog input on the eight VIN pins. The AD7938/AD7939 can have either eight single-ended inputs, four fully differential inputs, four pseudo differential inputs, or seven pseudo differential inputs. See Table 10.</td>
</tr>
<tr>
<td>2</td>
<td>SHDW</td>
<td>The SHDW bit in the control register is used in conjunction with the SEQ bit to control the sequencer function and access the SHDW register. See Table 11.</td>
</tr>
<tr>
<td>1</td>
<td>SEQ</td>
<td>The SEQ bit in the control register is used in conjunction with the SHDW bit to control the sequencer function and access the SHDW register. See Table 11.</td>
</tr>
<tr>
<td>0</td>
<td>RANGE</td>
<td>This bit selects the analog input range of the AD7938/AD7939. If it is set to 0, the analog input range extends from 0 V to VREF. If it is set to 1, the analog input range extends from 0 V to 2 × VREF. When this range is selected, VDD must be 4.75 V to 5.25 V if a 2.5 V reference is used; otherwise, care must be taken to ensure that the analog input remains within the supply rails. See the Analog Inputs section for more information.</td>
</tr>
</tbody>
</table>

Table 9. Power Mode Selection Using the Power Management Bits in the Control Register

<table>
<thead>
<tr>
<th>PM1</th>
<th>PM0</th>
<th>Mode</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>Normal Mode</td>
<td>When operating in normal mode, all circuitry is fully powered up at all times.</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>Autoshutdown</td>
<td>When operating in autoshutdown mode, the AD7938/AD7939 enter full shutdown mode at the end of each conversion. In this mode, all circuitry is powered down.</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>Autostandby</td>
<td>When the AD7938/AD7939 enter this mode, all circuitry is powered down except for the reference and reference buffer. This mode is similar to autoshutdown mode, but it allows the part to power up in 7 µs (or 600 ns if an external reference is used). See the Power Modes of Operation section for more information.</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>Full Shutdown</td>
<td>When the AD7938/AD7939 enter this mode, all circuitry is powered down. The information in the control register is retained.</td>
</tr>
</tbody>
</table>
SEQUENCER OPERATION

The configuration of the SEQ and SHDW bits in the control register allows the user to select a particular mode of operation of the sequencer function. Table 11 outlines the four modes of operation of the sequencer.

Writing to the Control Register to Program the Sequencer

The AD7938/AD7939 need 13 full CLKIN periods to perform a conversion. If the ADC does not receive the full 13 CLKIN periods, the conversion aborts. If a conversion is aborted after applying 12.5 CLKIN periods to the ADC, ensure that a rising edge of CONVST or a falling edge of CLKIN is applied to the part before writing to the control register to program the sequencer. If these conditions are not met, the sequencer will not be in the correct state to handle being reprogrammed for another sequence of conversions and the performance of the converter is not guaranteed.

Table 10. Analog Input Type Selection

<table>
<thead>
<tr>
<th>Channel Address</th>
<th>MODE0 = 0, MODE1 = 0</th>
<th>MODE0 = 0, MODE1 = 1</th>
<th>MODE0 = 1, MODE1 = 0</th>
<th>MODE0 = 1, MODE1 = 1</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADD2 ADD1 ADD0</td>
<td>V_0</td>
<td>V_0</td>
<td>V_0</td>
<td>V_0</td>
</tr>
<tr>
<td>0 0 0</td>
<td>V_0</td>
<td>V_0</td>
<td>V_0</td>
<td>V_0</td>
</tr>
<tr>
<td>0 0 1</td>
<td>V_0</td>
<td>V_0</td>
<td>V_0</td>
<td>V_0</td>
</tr>
<tr>
<td>0 1 0</td>
<td>V_0</td>
<td>V_0</td>
<td>V_0</td>
<td>V_0</td>
</tr>
<tr>
<td>0 1 1</td>
<td>V_0</td>
<td>V_0</td>
<td>V_0</td>
<td>V_0</td>
</tr>
<tr>
<td>1 0 0</td>
<td>V_0</td>
<td>V_0</td>
<td>V_0</td>
<td>V_0</td>
</tr>
<tr>
<td>1 0 1</td>
<td>V_0</td>
<td>V_0</td>
<td>V_0</td>
<td>V_0</td>
</tr>
<tr>
<td>1 1 0</td>
<td>V_0</td>
<td>V_0</td>
<td>V_0</td>
<td>V_0</td>
</tr>
<tr>
<td>1 1 1</td>
<td>V_0</td>
<td>V_0</td>
<td>V_0</td>
<td>V_0</td>
</tr>
</tbody>
</table>

Table 11. Sequence Selection

<table>
<thead>
<tr>
<th>SEQ SHDW Sequence Type</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 0 This configuration is selected when the sequence function is not used. The analog input channel selected on each individual conversion is determined by the contents of the channel address bits, ADD2 to ADD0, in each prior write operation. This mode of operation reflects the traditional operation of a multichannel ADC, without the sequencer function being used, where each write to the AD7938/AD7939 selects the next channel for conversion.</td>
</tr>
<tr>
<td>0 1 This configuration selects the shadow register for programming. The following write operation loads the data on DB0 to DB7 to the shadow register. This programs the sequence of channels to be converted continuously after each CONVST falling edge. See the Shadow Register section and Table 12.</td>
</tr>
<tr>
<td>1 0 If the SEQ and SHADOW bits are set in this way, the sequence function is not interrupted upon completion of the write operation. This allows other bits in the control register to be altered between conversions while in a sequence without terminating the cycle.</td>
</tr>
<tr>
<td>1 1 This configuration is used in conjunction with the channel address bits (ADD2 to ADD0) to program continuous conversions on a consecutive sequence of channels from Channel 0 through to a selected final channel as determined by the channel address bits in the control register.</td>
</tr>
</tbody>
</table>
SHADOW REGISTER

The shadow register on the AD7938/AD7939 is an 8-bit, write-only register. Data is loaded from DB0 to DB7 on the rising edge of WR. The eight LSBs load into the shadow register. The information is written into the shadow register provided that the SEQ and SHDW bits in the control register were set to 0 and 1, respectively, in the previous write to the control register. Each bit represents an analog input from Channel 0 through Channel 7. A sequence of channels can be selected through which the AD7938/AD7939 cycles with each consecutive conversion after the write to the shadow register. To select a sequence of channels to be converted, if operating in single-ended mode or Pseudo Mode 2, the associated channel bit in the shadow register must be set for each required analog input. When operating in fully differential mode or Pseudo Mode 1, the associated pair of channel bits must be set for each pair of analog inputs required in the sequence. With each consecutive CONVST pulse after the sequencer has been set up, the AD7938/AD7939 progress through the selected channels in ascending order, beginning with the lowest channel. This continues until a write operation occurs with the SEQ and SHDW bits configured in any way except 1, 0 (see Table 11). When a sequence is set up in fully differential mode or Pseudo Mode 1, the ADC does not convert on the inverse pairs (that is, \( V_{\text{IN1}}, V_{\text{IN0}} \)). The bit functions of the shadow register are outlined in Table 12. See the Analog Input Selection section for further information on using the sequencer.

Table 12. Shadow Register Bit Functions

<table>
<thead>
<tr>
<th>MSB</th>
<th>LSB</th>
</tr>
</thead>
<tbody>
<tr>
<td>DB7</td>
<td>DB6</td>
</tr>
<tr>
<td>VIN7</td>
<td>VIN6</td>
</tr>
<tr>
<td>DB5</td>
<td>DB4</td>
</tr>
<tr>
<td>VIN5</td>
<td>VIN4</td>
</tr>
<tr>
<td>DB3</td>
<td>DB2</td>
</tr>
<tr>
<td>VIN3</td>
<td>VIN2</td>
</tr>
<tr>
<td>DB1</td>
<td>DB0</td>
</tr>
<tr>
<td>VIN1</td>
<td>VIN0</td>
</tr>
</tbody>
</table>
CIRCUIT INFORMATION

The AD7938/AD7939 are fast, 8-channel, 12-bit and 10-bit, single-supply, successive approximation analog-to-digital converters. The parts can operate from a 2.7 V to 5.25 V power supply and feature throughput rates up to 1.5 MSPS.

The AD7938/AD7939 provide the user with an on-chip track-and-hold, an accurate internal reference, an analog-to-digital converter, and a parallel interface housed in a 32-lead LFCSP or TQFP package.

The AD7938/AD7939 have eight analog input channels that can be configured to be eight single-ended inputs, four fully differential pairs, four pseudo differential pairs, or seven pseudo differential inputs with respect to one common input. There is an on-chip user-programmable channel sequencer that allows the user to select a sequence of channels through which the ADC can progress and cycle with each consecutive falling edge of CONVST.

The analog input range for the AD7938/AD7939 is 0 V to VREF or 0 V to 2 × VREF, depending on the status of the RANGE bit in the control register. The output coding of the ADC can be either binary or two's complement, depending on the status of the CODING bit in the control register.

The AD7938/AD7939 provide flexible power management options to allow the user to achieve the best power performance for a given throughput rate. These options are selected by programming the power management bits, PM1 and PM0, in the control register.

CONVERTER OPERATION

The AD7938/AD7939 are successive approximation ADCs based around two capacitive digital-to-analog converters (DACs). Figure 15 and Figure 16 show simplified schematics of the ADC in acquisition and conversion phase, respectively. The ADC comprises control logic, an SAR, and two capacitive DACs. Both figures show the operation of the ADC in differential/pseudo differential mode. Single-ended mode operation is similar but VIN– is internally tied to AGND. In acquisition phase, SW3 is closed, SW1 and SW2 are in Position A, the comparator is held in a balanced condition, and the sampling capacitor arrays acquire the differential signal on the input.

When the ADC starts a conversion (Figure 16), SW3 opens and SW1 and SW2 move to Position B, causing the comparator to become unbalanced. Both inputs are disconnected once the conversion begins. The control logic and the charge redistribution DACs are used to add and subtract fixed amounts of charge from the sampling capacitor arrays to bring the comparator back into a balanced condition. When the comparator is rebalanced, the conversion is complete. The control logic generates the output code of the ADC. The output impedances of the sources driving the VIN+ and the VIN– pins must match; otherwise, the two inputs have different settling times, resulting in errors.

ADC TRANSFER FUNCTION

The output coding for the AD7938/AD7939 is either straight binary or two's complement, depending on the status of the CODING bit in the control register. The designed code transitions occur at successive LSB values (1 LSB, 2 LSBs, and so on) and the LSB size is VREF/4,096 for the AD7938 and VREF/1,024 for the AD7939. The ideal transfer characteristics of the AD7938/AD7939 for both straight binary and two's complement output coding are shown in Figure 17 and Figure 18, respectively.

NOTES
1. VREF IS EITHER VREF OR 2 × VREF.
Figure 18. AD7938/AD7939 Ideal Transfer Characteristic with Twos Complement Output Coding and 2 × Vref Range

TYPICAL CONNECTION DIAGRAM

Figure 19 shows a typical connection diagram for the AD7938/AD7939. The AGND and DGND pins are connected together at the device for good noise suppression. The VREFIN/VREFOUT pin is decoupled to AGND with a 0.47 µF capacitor to avoid noise pickup if the internal reference is used. Alternatively, VREFIN/VREFOUT can be connected to an external reference source. In this case, the reference pin should be decoupled with a 0.1 µF capacitor. In both cases, the analog input range can either be 0 V to VREF (RANGE bit = 0) or 0 V to 2 × VREF (RANGE bit = 1). The analog input configuration can be either eight single-ended inputs, four differential pairs, four pseudo differential pairs, or seven pseudo differential inputs (see Table 10). The VDD pin is connected to either a 3 V or 5 V supply. The voltage applied to the VDRIVE input controls the voltage of the digital interface. Here, it is connected to the same 3 V supply of the microprocessor to allow a 3 V logic interface (see the Digital Inputs section).

Figure 19. Typical Connection Diagram

ANALOG INPUT STRUCTURE

Figure 20 shows the equivalent circuit of the analog input structure of the AD7938/AD7939 in differential/pseudo differential mode. In single-ended mode, VIN is internally tied to AGND. The four diodes provide ESD protection for the analog inputs. Care must be taken to ensure that the analog input signals never exceed the supply rails by more than 300 mV. Doing so can cause these diodes to become forward-biased and start conducting into the substrate. These diodes can conduct up to 10 mA without causing irreversible damage to the part.

The C1 capacitors in Figure 20 are typically 4 pF and can primarily be attributed to pin capacitance. The resistors are lumped components made up of the on resistance of the switches. The value of these resistors is typically about 100 Ω. The C2 capacitors are the sampling capacitors of the ADC and typically have a capacitance of 45 pF.

For ac applications, removing high frequency components from the analog input signal is recommended by the use of an RC low-pass filter on the relevant analog input pins. In applications where harmonic distortion and signal-to-noise ratio are critical, the analog input should be driven from a low impedance source. Large source impedances significantly affect the ac performance of the ADC. This may necessitate the use of an input buffer amplifier. The choice of the op amp is a function of the particular application.

When no amplifier is used to drive the analog input, the source impedance should be limited to low values. The maximum source impedance depends on the amount of THD that can be tolerated. The THD increases as the source impedance increases and performance degrades. Figure 21 and Figure 22 show a graph of the THD vs. source impedance with a 50 kHz input tone for both VDD = 5 V and 3 V in single-ended mode and fully differential mode, respectively.
ANALOG INPUTS

The AD7938/AD7939 have software-selectable analog input configurations. The user can choose eight single-ended inputs, four fully differential pairs, four pseudo differential pairs, or seven pseudo differential inputs. The analog input configuration is chosen by setting the MODE0/MODE1 bits in the internal control register (see Table 10).

**Single-Ended Mode**

The AD7938/AD7939 can have eight single-ended analog input channels by setting the MODE0 and MODE1 bits in the control register to 0. In applications where the signal source has a high impedance, it is recommended to buffer the analog input before applying it to the ADC. An op amp suitable for this function is the AD8021. The analog input range of the AD7938/AD7939 can be programmed to be either 0 V to \( V_{\text{REF}} \) or 0 V to 2 \( \times V_{\text{REF}} \).

If the analog input signal to be sampled is bipolar, the internal reference of the ADC can be used to externally bias up this signal to make it the correct format for the ADC.

Figure 24 shows a typical connection diagram when operating the ADC in single-ended mode. This diagram shows a bipolar signal of amplitude ±1.25 V being preconditioned before it is applied to the AD7938/AD7939. In cases where the analog input amplitude is ±2.5 V, the 3R resistor can be replaced with a resistor of value \( R \). The resultant voltage on the analog input of the AD7938/AD7939 is a signal ranging from 0 V to 5 V. In this case, the 2 \( \times V_{\text{REF}} \) mode can be used.

**Differential Mode**

The AD7938/AD7939 can have four differential analog input pairs by setting the MODE0 and MODE1 bits in the control register to 0 and 1, respectively.

Differential signals have some benefits over single-ended signals, including noise immunity based on the device’s common-mode rejection and improvements in distortion performance. Figure 25 defines the fully differential analog input of the AD7938/AD7939.
The amplitude of the differential signal is the difference between the signals applied to the \( V_{IN+} \) and \( V_{IN-} \) pins in each differential pair (that is, \( V_{IN+} - V_{IN-} \)). \( V_{IN+} \) and \( V_{IN-} \) should be simultaneously driven by two signals each of amplitude \( V_{REF} \) (or \( 2 \times V_{REF} \) depending on the range chosen) that are 180° out of phase. The amplitude of the differential signal is therefore \( -V_{REF} \) to \( +V_{REF} \) peak-to-peak (that is, \( 2 \times V_{REF} \)). This is regardless of the common mode (CM). The common mode is the average of the two signals (that is, \( (V_{IN+} + V_{IN-})/2 \)) and is therefore the voltage on which the two inputs are centered. This results in the span of each input being \( CM \pm V_{REF}/2 \). This voltage has to be set up externally and its range varies with the reference value \( V_{REF} \). As the value of \( V_{REF} \) increases, the common-mode range decreases. When driving the inputs with an amplifier, the actual common-mode range is determined by the amplifier's output voltage swing.

Figure 26 and Figure 27 show how the common-mode range typically varies with \( V_{REF} \) for a 5 V power supply using the 0 V to \( V_{REF} \) range or \( 2 \times V_{REF} \) range, respectively. The common mode must be in this range to guarantee the functionality of the AD7938/AD7939.

When a conversion takes place, the common mode is rejected, resulting in a virtually noise-free signal of amplitude \( -V_{REF} \) to \( +V_{REF} \), corresponding to the digital codes of 0 to 4096 for the AD7938 and 0 to 1024 for the AD7939. If the \( 2 \times V_{REF} \) range is used, the input signal amplitude extends from \( -2 \times V_{REF} \) to \( +2 \times V_{REF} \) after conversion.

**Driving Differential Inputs**

Differential operation requires that \( V_{IN+} \) and \( V_{IN-} \) be simultaneously driven with two equal signals that are 180° out of phase. The common mode must be set up externally and has a range that is determined by \( V_{REF} \), the power supply, and the particular amplifier used to drive the analog inputs. Differential modes of operation with either an ac or dc input provide the best THD performance over a wide frequency range. Since not all applications have a signal preconditioned for differential operation, there is often a need to perform single-ended-to-differential conversion.

**Using an Op Amp Pair**

An op amp pair can be used to directly couple a differential signal to one of the analog input pairs of the AD7938/AD7939. The circuit configurations shown in Figure 28 and Figure 29 show how a dual op amp can be used to convert a single-ended signal into a differential signal for both a bipolar and unipolar input signal, respectively.

The voltage applied to Point A sets up the common-mode voltage. In both diagrams, it is connected in some way to the reference, but any value in the common-mode range can be input here to set up the common mode. A suitable dual op amp that can be used in this configuration to provide differential drive to the AD7938/AD7939 is the AD8022.

Take care when choosing the op amp; the selection depends on the required power supply and system performance objectives. The driver circuits in Figure 28 and Figure 29 are optimized for dc coupling applications requiring best distortion performance.

The differential op amp driver circuit in Figure 28 is configured to convert and level shift a single-ended, ground-referenced (bipolar) signal to a differential signal centered at the \( V_{REF} \) level of the ADC.

The circuit configuration shown in Figure 29 converts a unipolar, single-ended signal into a differential signal.
Another method of driving the AD7938/AD7939 is to use the AD8138 differential amplifier. The AD8138 can be used as a single-ended-to-differential amplifier or as a differential-to-differential amplifier. The device is as easy to use as an op amp and greatly simplifies differential signal amplification and driving.

**Pseudo Differential Mode**

The AD7938/AD7939 can have four pseudo differential pairs (Pseudo Mode 1) or seven pseudo differential inputs (Pseudo Mode 2) by setting the MODE0 and MODE1 bits in the control register to 1, 0 and 1, 1, respectively. In the case of the four pseudo differential pairs, \( V_{IN+} \) is connected to the signal source, which must have an amplitude of \( V_{REF} \) (or \( 2 \times V_{REF} \) depending on the range chosen) to make use of the full dynamic range of the part. A dc input is applied to the \( V_{IN-} \) pin. The voltage applied to this input provides an offset from ground or a pseudo ground for the \( V_{IN+} \) input. In the case of the seven pseudo differential inputs, the seven analog input signals inputs are referred to a dc voltage applied to \( V_{IN+} \).

The benefit of pseudo differential inputs is that they separate the analog input signal ground from the ADC ground, allowing dc common-mode voltages to be cancelled. Typically, this range can extend from \(-0.3 \text{ V} \) to \(+0.7 \text{ V} \) when \( V_{DD} = 3 \text{ V} \) or \(-0.3 \text{ V} \) to \(+1.8 \text{ V} \) when \( V_{DD} = 5 \text{ V} \). Figure 30 shows a connection diagram for pseudo differential mode.

**ANALOG INPUT SELECTION**

As shown in Table 10, users can set up their analog input configuration by setting the values in the MODE0 and MODE1 bits in the control register. Assuming the configuration has been chosen, there are different ways of selecting the analog input to be converted depending on the state of the SEQ and SHDW bits in the control register.

**Traditional Multichannel Operation (SEQ = SHDW = 0)**

Any one of eight analog input channels or four pairs of channels can be selected for conversion in any order by setting the SEQ and SHDW bits in the control register to 0. The channel to be converted is selected by writing to the address bits, ADD2 to ADD0, in the control register to program the multiplexer prior to the conversion. This mode of operation is that of a traditional multichannel ADC where each data write selects the next channel for conversion. Figure 31 shows a flowchart of this mode of operation. The channel configurations are shown in Table 10.
Using the Sequencer: Programmable Sequence (SEQ = 0, SHDW = 1)

The AD7938/AD7939 can be configured to automatically cycle through a number of selected channels using the on-chip programmable sequencer by setting SEQ = 0 and SHDW = 1 in the control register. The analog input channels to be converted are selected by setting the relevant bits in the shadow register to 1 (see Table 12).

Once the shadow register has been programmed with the required sequence, the next conversion executed is on the lowest channel programmed in the SHDW register. The next conversion executed is on the next highest channel in the sequence and so on. When the last channel in the sequence is converted, the internal multiplexer returns to the first channel selected in the shadow register and commences the sequence again.

It is not necessary to write to the control register again once a sequencer operation has been initiated. The WR input must be kept high to ensure that the control register is not accidentally overwritten or that a sequence operation is not interrupted. If the control register is written to at any time during the sequence, ensure that the SEQ and SHDW bits are set to 1, 0 to avoid interrupting the conversion sequence. The sequence program remains in force until such time as the AD7938/AD7939 is written to and the SEQ and SHDW bits are configured with any bit combination except 1, 0. Figure 32 shows a flow chart of the programmable sequence operation.

Consecutive Sequence (SEQ = 1, SHDW = 1)

A sequence of consecutive channels can be converted beginning with Channel 0 and ending with a final channel selected by writing to the ADD2 to ADD0 bits in the control register. This is done by setting the SEQ and SHDW bits in the control register to 1. In this mode, the sequencer can be used without having to write to the shadow register. To set this mode up, the next conversion, once the control register is written to, is on Channel 0, then Channel 1, and so on, until the channel selected by the address bits (ADD2 to ADD0) is reached. The cycle begins again provided the WR input is tied high. If low, the SEQ and SHDW bits must be set to 1, 0 to allow the ADC to continue its preprogrammed sequence uninterrupted. Figure 33 shows the flowchart of the consecutive sequence mode.

REFERENCE

The AD7938/AD7939 can operate with either the on-chip reference or external reference. The internal reference is selected by setting the REF bit in the internal control register to 1. A block diagram of the internal reference circuitry is shown in Figure 34. The internal reference circuitry includes an on-chip 2.5 V band gap reference and a reference buffer. When using the internal reference, the VREFIN/VREFOUT pin should be decoupled to AGND with a 0.47 μF capacitor. This internal reference not only provides the reference for the analog-to-digital conversion, but it can also be used externally in the system. It is recommended that the reference output is buffered using an external precision op amp before applying it anywhere in the system.

Figure 32. Programmable Sequence Flow Chart
Figure 33. Consecutive Sequence Mode Flow Chart
Figure 34. Internal Reference Circuit Block Diagram
Alternatively, an external reference can be applied to the VREFIN/VREFOUT pin of the AD7938/AD7939. An external reference input is selected by setting the REF bit in the internal control register to 0. The external reference input range is 0.1 V to VDD. It is important to ensure that, when choosing the reference value, the maximum analog input range (VIN MAX) is never greater than VDD + 0.3 V, to comply with the maximum ratings of the device. For example, if operating in differential mode and the reference is sourced from VDD, the 0 V to 2 × VREF range cannot be used. This is because the analog input signal range now extends to 2 × VDD, which exceeds the maximum rating conditions. In the pseudo differential modes, the user must ensure that VREF + (VIN−) ≤ VDD when using the 0 V to VREF range, or when using the 2 × VREF range that 2 × VREF + (VIN−) ≤ VDD.

In all cases, the specified reference is 2.5 V.

The performance of the part with different reference values is shown in Figure 10 to Figure 12. The value of the reference sets the analog input span and the common-mode voltage range. Errors in the reference source result in gain errors in the AD7938/AD7939 transfer function and add to specified full-scale errors on the part.

Table 13 lists examples of suitable voltage references available from Analog Devices that can be used. Figure 35 shows a typical connection diagram for an external reference.

### Table 13. Examples of Suitable Voltage References

<table>
<thead>
<tr>
<th>Reference</th>
<th>Output Voltage (V)</th>
<th>Initial Accuracy (% Max)</th>
<th>Operating Current (µA)</th>
</tr>
</thead>
<tbody>
<tr>
<td>AD780</td>
<td>2.5/3</td>
<td>0.04</td>
<td>1000</td>
</tr>
<tr>
<td>ADR421</td>
<td>2.5</td>
<td>0.04</td>
<td>500</td>
</tr>
<tr>
<td>ADR420</td>
<td>2.048</td>
<td>0.05</td>
<td>500</td>
</tr>
</tbody>
</table>

Digital Inputs

The digital inputs applied to the AD7938/AD7939 are not limited by the maximum ratings that limit the analog inputs. Instead, the digital inputs applied can go to 7 V and are not restricted by the VDD + 0.3 V limit as on the analog inputs.

Another advantage of the digital inputs not being restricted by the VDD + 0.3 V limit is the fact that power supply sequencing issues are avoided. If any of these inputs are applied before VDD, there is no risk of latch-up as there would be on the analog inputs if a signal greater than 0.3 V was applied prior to VDD.

VDRIVE Input

The AD7938/AD7939 have a VDRIVE feature. VDRIVE controls the voltage at which the parallel interface operates. VDRIVE allows the ADC to easily interface to 3 V and 5 V processors.

For example, if the AD7938/AD7939 are operated with an VDD of 5 V and the VDRIVE pin is powered from a 3 V supply, the AD7938/AD7939 have better dynamic performance with an VDD of 5 V while still being able to interface directly to 3 V processors. Care should be taken to ensure VDRIVE does not exceed VDD by more than 0.3 V (see the Absolute Maximum Ratings section).

---

*ADDITIONAL PINS OMITTED FOR CLARITY.

**Figure 35. Typical VREF Connection Diagram**
PARALLEL INTERFACE

The AD7938/AD7939 have a flexible, high speed, parallel interface. This interface is 12-bits (AD7938) or 10-bits (AD7939) wide and is capable of operating in either word (W/B tied high) or byte (W/B tied low) mode. The CONVST signal is used to initiate conversions; when operating in autoshutdown or autostandby mode, it is used to initiate power-up.

A falling edge on the CONVST signal is used to initiate conversions and it puts the ADC track-and-hold into track. Once the CONVST signal goes low, the BUSY signal goes high for the duration of the conversion. In between conversions, CONVST must be brought high for a minimum time of \( t_1 \). This must happen after the 14\(^{th} \) falling edge of CLKIN; otherwise, the conversion is aborted and the track-and-hold goes back into track.

At the end of the conversion, BUSY goes low and can be used to activate an interrupt service routine. The CS and RD lines are then activated in parallel to read the 12- or 10-bits of conversion data. When power supplies are first applied to the device, a rising edge on CONVST is necessary to put the track-and-hold into track. The acquisition time of 125 ns minimum must be allowed before CONVST is brought low to initiate a conversion. The ADC then goes into hold on the falling edge of CONVST and back into track on the 13\(^{th} \) rising edge of CLKIN after this (see Figure 36). When operating the device in autoshutdown or autostandby mode, where the ADC powers down at the end of each conversion, a rising edge on the CONVST signal is used to power up the device.

Figure 36. AD7938/AD7939 Parallel Interface—Conversion and Read Cycle Timing in Word Mode (W/B = 1)
**Reading Data from the AD7938/AD7939**

With the W/B pin tied logic high, the AD7938/AD7939 interface operates in word mode. In this case, a single read operation from the device accesses the conversion data-word on Pins DB0/DB2 to Pin DB11. The DB8/HBEN pin assumes its DB8 function. With the W/B pin tied to logic low, the AD7938/AD7939 interface operates in byte mode. In this case, the DB8/HBEN pin assumes its HBEN function. Conversion data from the AD7938/AD7939 must be accessed in two read operations with eight bits of data provided on DB0 to DB7 for each of the read operations. The HBEN pin determines whether the read operation accesses the high byte or the low byte of the 12-bit or 10-bit word. For a low byte read, DB0 to DB7 provide the eight LSBs of the 12-bit word. For 10-bit operation, the two LSBs of the low byte are 0s, followed by six bits of conversion data. For a high byte read, DB0 to DB3 provide the four MSBs of the 12-bit or 10-bit word. DB5 to DB7 of the high byte provide the channel ID. Figure 36 shows the read cycle timing diagram for a 12-bit or 10-bit transfer. When operating in word mode, the HBEN input does not exist, and only the first read operation is required to access data from the device. When operating in byte mode, the two read cycles shown in Figure 37 are required to access the full data-word from the device.

The CS and RD signals are gated internally and the level is triggered active low. In either word mode or byte mode, CS and RD can be tied together because the timing specifications for t10 and t11 are 0 ns minimum. This means the bus is constantly driven by the AD7938/AD7939.

The data is placed onto the data bus a time t13 after both CS and RD go low. The RD rising edge can be used to latch data out of the device. After a time, t14, the data lines become three-stated.

Alternatively, CS and RD can be tied permanently low and the conversion data is valid and placed onto the data bus a time t9, before the falling edge of BUSY.

Note that if RD is pulsed during the conversion time, this causes a degradation in linearity performance of approximately 0.25 LSB. Reading during conversion by way of tying CS and RD low does not cause any degradation.
**Writing Data to the AD7938/AD7939**

With W/B tied logic high, a single write operation transfers the full data-word on DB0 to DB11 to the control register on the AD7938/AD7939. The DB8/HBEN pin assumes its DB8 function. Data written to the AD7938/AD7939 should be provided on the DB0 to DB11 inputs, with DB0 being the LSB of the data-word. With W/B tied logic low, the AD7938/AD7939 requires two write operations to transfer a full 12-bit word. DB8/HBEN assumes its HBEN function. Data written to the AD7938/AD7939 should be provided on the DB0 to DB7 inputs. HBEN determines whether the byte written is high byte or low byte data. The low byte of the data-word should be written first with DB0 being the LSB of the full data-word. For the high byte write, HBEN should be high and the data on the DB0 input should be data Bit 8 of the 12-bit word. In both word and byte mode, a single write operation to the shadow register is always sufficient since it is only eight bits wide.

Figure 38 shows the write cycle timing diagram of the AD7938/AD7939 in word mode. When operating in word mode, the HBEN input does not exist and only one write operation is required to write the word of data to the device. Data should be provided on DB0 to DB11. When operating in byte mode, the two write cycles shown in Figure 39 are required to write the full data-word to the AD7938/AD7939. In Figure 39, the first write transfers the lower eight bits of the data-word from DB0 to DB7, and the second write transfers the upper four bits of the data-word. When writing to the AD7938/AD7939, the top four bits in the high byte must be 0s.

The data is latched into the device on the rising edge of WR. The data needs to be setup a time, $t_7$, before the WR rising edge and held for a time, $t_8$, after the WR rising edge. The CS and WR signals are gated internally. CS and WR can be tied together as the timing specifications for $t_4$ and $t_5$ are 0 ns minimum (assuming CS and RD have not already been tied together).
POWER MODES OF OPERATION

The AD7938/AD7939 have four different power modes of operation. These modes are designed to provide flexible power management options. Different options can be chosen to optimize the power dissipation/throughput rate ratio for differing applications. The mode of operation is selected by the power management bits, PM1 and PM0, in the control register, as detailed in Table 9. When power is first applied to the AD7938/AD7939, an on-chip, power-on reset circuit ensures that the default power-up condition is normal mode.

Note that, after power-on, the track-and-hold is in hold mode and the first rising edge of CONVST places the track-and-hold into track mode.

Normal Mode (PM1 = PM0 = 0)
This mode is intended for the fastest throughput rate performance because the user does not have to worry about any power-up times associated with the AD7938/AD7939. It remains fully powered up at all times. At power-on reset, this mode is the default setting in the control register.

Autoshutdown (PM1 = 0; PM0 = 1)
In this mode of operation, the AD7938/AD7939 automatically enter full shutdown at the end of each conversion, which is shown at Point A in Figure 36 and Figure 40. In shutdown mode, all internal circuitry on the device is powered down. The parts retain information in the control register during shutdown. The track-and-hold also goes into hold at this point and remains in hold as long as the device is in shutdown. The AD7938/AD7939 remains in shutdown mode until the next rising edge of CONVST (see Point B in Figure 36 or Figure 40). In order to keep the device in shutdown for as long as possible, CONVST should idle low between conversions, as shown in Figure 40. On this rising edge, the part begins to power-up and the track-and-hold returns to track mode. The power-up time required is 10 ms minimum regardless of whether the user is operating with the internal or external reference. The user should ensure that the power-up time has elapsed before initiating a conversion.

Autostandby (PM1 = 1; PM0 = 0)
In this mode of operation, the AD7938/AD7939 automatically enter standby mode at the end of each conversion, which is shown as Point A in Figure 36. When this mode is entered, all circuitry on the AD7938/AD7939 is powered down except for the reference and reference buffer. The track-and-hold goes into hold at this point also and remains in hold as long as the device is in standby. The parts remain in standby until the next rising edge of CONVST powers up the device. The power-up time required depends on whether the internal or external reference is used. With an external reference, the power-up time required is a minimum of 600 ns, while when using the internal reference, the power-up time required is a minimum of 7 μs. The user should ensure this power-up time has elapsed before initiating another conversion as shown in Figure 40. This rising edge of CONVST also places the track-and-hold back into track mode.

Full Shutdown Mode (PM1 = 1; PM0 = 1)
When this mode is programmed, all circuitry on the AD7938/AD7939 is powered down upon completion of the write operation, that is, on the rising edge of WR. The track-and-hold enters hold mode at this point. The parts retain the information in the control register while the part is in shutdown. The AD7938/AD7939 remain in full shutdown mode, with the track-and-hold in hold mode, until the power management bits (PM1 and PM0) in the control register are changed. If a write to the control register occurs while the part is in full shutdown mode, and the power management bits are changed to PM0 = PM1 = 0 (normal mode), the part begins to power up on the WR rising edge and the track-and-hold returns to track. To ensure the part is fully powered up before a conversion is initiated, the power-up time of 10 ms minimum should be allowed before the next CONVST falling edge; otherwise, invalid data is read.

Note that all power-up times quoted apply with a 470 nF capacitor on the VREFIN pin.

![Figure 40. Autoshutdown/Autostandby Mode](chart.png)
POWER vs. THROUGHPUT RATE

A considerable advantage of powering the ADC down after a conversion is that the power consumption of the part is significantly reduced at lower throughput rates. When using the different power modes, the AD7938/AD7939 are only powered up for the duration of the conversion. Therefore, the average power consumption per cycle is significantly reduced. Figure 41 shows a plot of the power vs. throughput rate when operating in autostandby mode for both $V_{DD} = 5$ V and 3 V. For example, if the maximum CLKIN frequency of 25.5 MHz is used to minimize the conversion time, this accounts for only 0.525 $\mu$s of the overall cycle time while the AD7938/AD7939 remains in standby mode for the remainder of the cycle. If the devices run at a throughput rate of 10 kSPS, for example, the overall cycle time is 100 $\mu$s.

Figure 42 shows a plot of the power vs. throughput rate when operating in normal mode for both $V_{DD} = 5$ V and $V_{DD} = 3$ V. In both plots, the figures apply when using the internal reference. If an external reference is used, the power-up time reduces to 600 ns; therefore, the AD7938/AD7939 remain in standby for a greater time in every cycle. Additionally, the current consumption, when converting, should be lower than the specified maximum of 2.7 mA with $V_{DD} = 5$ V, or 2.0 mA with $V_{DD} = 3$ V.

MICROPROCESSOR INTERFACING

AD7938/AD7939 to ADSP-21xx Interface

Figure 43 shows the AD7938/AD7939 interfaced to the ADSP-21xx series of DSPs as a memory-mapped device. A single wait state may be necessary to interface the AD7938/AD7939 to the ADSP-21xx depending on the clock speed of the DSP. The wait state can be programmed via the data memory wait state control register of the ADSP-21xx (see the ADSP-21xx family User’s Manual for details). The following instruction reads from the AD7938/AD7939:

\[ MR = DM(A_{ADC}) \]

where $A_{ADC}$ is the address of the AD7938/AD7939.
**AD7938/AD7939 to ADSP-21065L Interface**

Figure 44 shows a typical interface between the AD7938/AD7939 and the ADSP-21065L SHARC® processor. This interface is an example of one of three DMA handshake modes. The MS\textsubscript{X} control line is actually three memory select lines. Internal ADDR\textsubscript{25-24} are decoded into MS\textsubscript{3 to 0}, and these lines are then asserted as chip selects. The DMAR\textsubscript{1} (DMA request 1) is used in this setup as the interrupt to signal the end of conversion. The rest of the interface is a standard handshaking operation.

**AD7938/AD7939 to TMS32020, TMS320C25, and TMS320C5x Interface**

Parallel interfaces between the AD7938/AD7939 and the TMS32020, TMS320C25, and TMS320C5x family of DSPs are shown in Figure 45. The memory mapped address chosen for the AD7938/AD7939 should be chosen to fall in the I/O memory space of the DSPs. The parallel interface on the AD7938/AD7939 is fast enough to interface to the TMS32020 with no extra wait states. If high speed glue logic, such as 74AS devices, is used to drive the RD and WR lines when interfacing to the TMS320C25, no wait states are necessary. However, if slower logic is used, data accesses can be slowed sufficiently when reading from, and writing to, the part to require the insertion of one wait state. Extra wait states are necessary when using the TMS320C5x at their fastest clock speeds (see the TMS320C5x User's Guide for details).

Data is read from the ADC using the following instruction

IN D, ADC

where:

D is the data memory address.
ADC is the AD7938/AD7939 address.

**AD7938/AD7939 to 80C186 Interface**

Figure 46 shows the AD7938/AD7939 interfaced to the 80C186 microprocessor. The 80C186 DMA controller provides two independent high speed DMA channels where data transfer can occur between memory and I/O spaces. Each data transfer consumes two bus cycles, one cycle to fetch data and the other to store data. After the AD7938/AD7939 finish a conversion, the BUSY line generates a DMA request to Channel 1 (DRQ1). Because of the interrupt, the processor performs a DMA read operation that also resets the interrupt latch. Sufficient priority must be assigned to the DMA channel to ensure that the DMA request is serviced before the completion of the next conversion.
APPLICATION HINTS

GROUNDING AND LAYOUT
The printed circuit board that houses the AD7938/AD7939 should be designed so that the analog and digital sections are separated and confined to certain areas of the board. This facilitates the use of ground planes that can be easily separated. Generally, a minimum etch technique is best for ground planes since it gives the best shielding. Digital and analog ground planes should be joined in only one place, and the connection should be a star ground point established as close to the ground pins on the AD7938/AD7939 as possible. Avoid running digital lines under the device as this couples noise onto the die. The analog ground plane should be allowed to run under the AD7938/AD7939 to avoid noise coupling. The power supply lines to the AD7938/AD7939 should use as large a trace as possible to provide low impedance paths and reduce the effects of glitches on the power supply line.

Fast switching signals, such as clocks, should be shielded with digital ground to avoid radiating noise to other sections of the board, and clock signals should never run near the analog inputs. Avoid crossover of digital and analog signals. Traces on opposite sides of the board should run at right angles to each other. This reduces the effects of feedthrough through the board. A microstrip technique is by far the best but is not always possible with a double-sided board. In this technique, the component side of the board is dedicated to ground planes, while signals are placed on the solder side.

Good decoupling is also important. All analog supplies should be decoupled with 10 μF tantalum capacitors in parallel with 0.1 μF capacitors to GND. To achieve the best performance from these decoupling components, they must be placed as close as possible to the device, ideally right up against the device. The 0.1 μF capacitors should have low effective series resistance (ESR) and effective series inductance (ESI), such as the common ceramic types or surface-mount types, which provide a low impedance path to ground at high frequencies to handle transient currents due to internal logic switching.

PCB DESIGN GUIDELINES FOR CHIP SCALE PACKAGE
The lands on the chip scale package (CP-32-2) are rectangular. The printed circuit board pad for these should be 0.1 mm longer than the package land length and 0.05 mm wider than the package land width. The land should be centered on the pad. This ensures that the solder joint size is maximized. The thermal pad on the printed circuit board should be at least as large as this exposed pad. On the printed circuit board, there should be a clearance of at least 0.25 mm between the thermal pad and the inner edges of the pad pattern. This ensures that shorting is avoided. Thermal vias can be used on the printed circuit board thermal pad to improve thermal performance of the package. If vias are used, they should be incorporated in the thermal pad at 1.2 mm pitch grid. The via diameter should be between 0.3 mm and 0.33 mm, and the via barrel should be plated with 1 oz copper to plug the via. The user should connect the printed circuit board thermal pad to AGND.

EVALUATING AD7938/AD7939 PERFORMANCE
The recommended layout for the AD7938/AD7939 is outlined in the evaluation board documentation. The evaluation board package includes a fully assembled and tested evaluation board, documentation, and software for controlling the board from the PC via the evaluation board controller. The evaluation board controller can be used in conjunction with the AD7938/AD7939 evaluation board, as well as many other Analog Devices evaluation boards ending in the CB designator, to demonstrate and evaluate the ac and dc performance of the AD7938/AD7939.

The software allows the user to perform ac (fast Fourier transform) and dc (histogram of codes) tests on the AD7938/AD7939. The software and documentation are on the CD that ships with the evaluation board.
OUTLINE DIMENSIONS

Figure 47. 32-Lead Lead Frame Chip Scale Package [LFCSP]
5 mm x 5 mm Body and 0.85 mm Package Height
(CP-32-2)
Dimensions shown in millimeters

Figure 48. 32-Lead Thin Plastic Quad Flat Package [TQFP]
(SU-32-2)
Dimensions shown in millimeters
## ORDERING GUIDE

<table>
<thead>
<tr>
<th>Model</th>
<th>Temperature Range</th>
<th>Linearity Error (LSB)</th>
<th>Package Description</th>
<th>Package Option</th>
</tr>
</thead>
<tbody>
<tr>
<td>AD7938BCPZ</td>
<td>–40°C to +85°C</td>
<td>±1</td>
<td>32-Lead LFCSP</td>
<td>CP-32-2</td>
</tr>
<tr>
<td>AD7938BCPZ-REEL7</td>
<td>–40°C to +85°C</td>
<td>±1</td>
<td>32-Lead LFCSP</td>
<td>CP-32-2</td>
</tr>
<tr>
<td>AD7938BSUZ</td>
<td>–40°C to +85°C</td>
<td>±1</td>
<td>32-Lead TQFP</td>
<td>SU-32-2</td>
</tr>
<tr>
<td>AD7938BSUZ-REEL7</td>
<td>–40°C to +85°C</td>
<td>±1</td>
<td>32-Lead TQFP</td>
<td>SU-32-2</td>
</tr>
<tr>
<td>AD7939BCPZ</td>
<td>–40°C to +85°C</td>
<td>±1</td>
<td>32-Lead LFCSP</td>
<td>CP-32-2</td>
</tr>
<tr>
<td>AD7939BCPZ-REEL7</td>
<td>–40°C to +85°C</td>
<td>±1</td>
<td>32-Lead LFCSP</td>
<td>CP-32-2</td>
</tr>
<tr>
<td>AD7939BSUZ</td>
<td>–40°C to +85°C</td>
<td>±1</td>
<td>32-Lead TQFP</td>
<td>SU-32-2</td>
</tr>
<tr>
<td>AD7939BSUZ-REEL7</td>
<td>–40°C to +85°C</td>
<td>±1</td>
<td>32-Lead TQFP</td>
<td>SU-32-2</td>
</tr>
</tbody>
</table>

1. Z = RoHS Compliant Part.
2. Linearity error here refers to integral linearity error.