FEATURES
4–20 mA, 0–20 mA Output Ranges
Precalibrated Input Ranges:
  0 V to 2 V, 0 V to 10 V
Precision Voltage Reference
  Programmable to 2.000 V or 10.000 V
Single or Dual Supply Operation
Wide Power Supply Range: 4.5 V to 36 V
Wide Output Compliance
Input Buffer Amplifier
Open-Loop Alarm
Optional External Pass Transistor to Reduce Self-Heating Errors
0.002% Typ Nonlinearity

PRODUCT DESCRIPTION
The AD694 is a monolithic current transmitter that accepts high level signal inputs to drive a standard 4–20 mA current loop for the control of valves, actuators, and other devices commonly used in process control. The input signal is buffered by an input amplifier that can be used to scale the input signal or buffer the output from a current mode DAC. Precalibrated input spans of 0 V to 2 V and 0 V to 10 V are selected by simple pin strapping; other spans may be programmed with external resistors.

The output stage compliance extends to within 2 V of V_S and its special design allows the output voltage to extend below common in dual supply operation. An alarm warns of an open 4–20 mA loop or noncompliance of the output stage.

Active laser trimming of the AD694’s thin film resistors results in high levels of accuracy without the need for additional adjustments and calibration. An external pass transistor may be used with the AD694 to off-load power dissipation, extending the temperature range of operation.

The AD694 is the ideal building block for systems requiring noise immune 4–20 mA signal transmission to operate valves, actuators, and other control devices, as well as for the transmission of process parameters such as pressure, temperature, or flow. It is recommended as a replacement for discrete designs in a variety of applications in industrial process control, factory automation, and system monitoring.

The AD694 is available in hermetically sealed, 16-pin CERDIP and plastic SOIC, specified over the –40°C to +85°C industrial temperature range, and in a 16-pin plastic DIP, specified over the 0°C to +70°C temperature range.

PRODUCT HIGHLIGHTS
1. The AD694 is a complete voltage in to 4–20 mA out current transmitter.
2. Pin programmable input ranges are precalibrated at 0 V to 2 V and 0 V to 10 V.
3. The input amplifier may be configured to buffer and scale the input voltage, or to serve as an output amplifier for current output DACs.
4. The output voltage compliance extends to within 2 V of the positive supply and below common. When operated with a 5 V supply, the output voltage compliance extends 30 V below common.
5. The AD694 interfaces directly to 8-, 10-, and 12-bit single supply CMOS and bipolar DACs.
6. The 4 mA zero current may be switched on and off with a TTL control pin, allowing 0–20 mA operation.
7. An open collector alarm warns of loop failure due to open wires or noncompliance of the output stage.
8. A monitored output is provided to drive an external pass transistor. The feature off-loads power dissipation to extend the temperature range of operation and minimize self-heating error.
## AD694—SPECIFICATIONS

(@ +25°C, \( R_L = 250 \, \Omega \), and \( V_S = +24 \, V \), unless otherwise noted.)

<table>
<thead>
<tr>
<th>Model</th>
<th>AD694JN/AQ/AR</th>
<th></th>
<th>AD694BQ/BR</th>
<th></th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Min</td>
<td>Typ</td>
<td>Max</td>
<td>Min</td>
<td>Typ</td>
</tr>
<tr>
<td><strong>INPUT CHARACTERISTICS</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input Voltage Range</td>
<td>–0.2</td>
<td>( V_S –2.0 , V )</td>
<td>( V_S –2.5 , V )</td>
<td>–0.2</td>
<td>( V_S –2.0 , V )</td>
</tr>
<tr>
<td>Input Bias Current</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Either Input, ( T_{MIN} ) to ( T_{MAX} )</td>
<td>1.5</td>
<td>5</td>
<td>1.5</td>
<td>5</td>
<td>nA</td>
</tr>
<tr>
<td>Offset Current, ( T_{MIN} ) to ( T_{MAX} )</td>
<td>±0.1</td>
<td>±1</td>
<td>±0.1</td>
<td>±1</td>
<td>nA</td>
</tr>
<tr>
<td>Offset Current Drift</td>
<td>±1.0</td>
<td>±5</td>
<td>±1.0</td>
<td>±5</td>
<td>pA/°C</td>
</tr>
<tr>
<td>Input Impedance</td>
<td>5</td>
<td></td>
<td></td>
<td></td>
<td>5</td>
</tr>
<tr>
<td><strong>OUTPUT CHARACTERISTICS</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Operating Current Range</td>
<td>0</td>
<td>25</td>
<td>0</td>
<td>25</td>
<td>mA</td>
</tr>
<tr>
<td>Specified Performance</td>
<td>4</td>
<td>20</td>
<td>4</td>
<td>20</td>
<td>mA</td>
</tr>
<tr>
<td>Output Voltage Compliance</td>
<td>( V_S –36 , V )</td>
<td>( V_S –2 , V )</td>
<td>( V_S –36 , V )</td>
<td>( V_S +2 , V )</td>
<td>V</td>
</tr>
<tr>
<td>Output Impedance, 4–20 mA</td>
<td>40.0</td>
<td>50.0</td>
<td>40.0</td>
<td>50.0</td>
<td>MΩ</td>
</tr>
<tr>
<td>Current Limit (@ 2 × FS Overdrive)</td>
<td>24</td>
<td>44</td>
<td>24</td>
<td>44</td>
<td>mA</td>
</tr>
<tr>
<td>Slew Rate</td>
<td>1.3</td>
<td>1.3</td>
<td>1.3</td>
<td>1.3</td>
<td>mA/μs</td>
</tr>
<tr>
<td><strong>SPAN AND ZERO ACCURACY(^1)</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>4 mA Offset Error @ 0 V Input(^2)</td>
<td>±10</td>
<td>±20</td>
<td>±5</td>
<td>±10</td>
<td>μA</td>
</tr>
<tr>
<td>Error from 4.000 mA, 4 mA On</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Error from 0.000 mA, 4 mA Off</td>
<td>0</td>
<td>+10</td>
<td>+20</td>
<td>0</td>
<td>+5</td>
</tr>
<tr>
<td>( T_{MIN} ) to ( T_{MAX} ) vs. Supply (2 V Span/10 V Span)</td>
<td>±0.3/0.05</td>
<td>0.8/0.4</td>
<td>±0.3/0.05</td>
<td>0.8/0.4</td>
<td>μA/V</td>
</tr>
<tr>
<td>Trim Range, 4 mA Zero</td>
<td>2.0</td>
<td>4.8</td>
<td>2.0</td>
<td>4.8</td>
<td>mA</td>
</tr>
<tr>
<td>Span</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Nominal Transfer Function</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input FS = 2 V</td>
<td>8.0</td>
<td></td>
<td>8.0</td>
<td></td>
<td>mA/V</td>
</tr>
<tr>
<td>Input FS = 10 V</td>
<td>1.6</td>
<td></td>
<td>1.6</td>
<td></td>
<td>mA/V</td>
</tr>
<tr>
<td>Transfer Function Error from Nom, Input FS = 2 V, 10 V</td>
<td>±0.1</td>
<td>±0.3</td>
<td>±0.05</td>
<td>±0.15</td>
<td>% of Span</td>
</tr>
<tr>
<td>( T_{MIN} ) to ( T_{MAX} ) vs. Supply</td>
<td>±0.002</td>
<td>±0.005</td>
<td>±0.001</td>
<td>±0.0005</td>
<td>% of Span/°C</td>
</tr>
<tr>
<td>Nonlinearity(^3)</td>
<td>±0.005</td>
<td>±0.015</td>
<td>±0.001</td>
<td>±0.0005</td>
<td>% of Span</td>
</tr>
<tr>
<td>4 mA On: Max Pin 9 Voltage</td>
<td>0.8</td>
<td></td>
<td>0.8</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>4 mA Off: Min Pin 9 Voltage</td>
<td>3.0</td>
<td>2.5</td>
<td>3.0</td>
<td>2.5</td>
<td>V</td>
</tr>
<tr>
<td><strong>VOLTAGE REFERENCE</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output Voltage: 2 V Reference</td>
<td>1.992</td>
<td>2.000</td>
<td>2.008</td>
<td>1.996</td>
<td>2.000</td>
</tr>
<tr>
<td>( T_{MIN} ) to ( T_{MAX} ) vs. Load, ( V_{REF} = 2 , V )</td>
<td>30</td>
<td>50</td>
<td>20</td>
<td>30</td>
<td>ppm/°C</td>
</tr>
<tr>
<td>( V_{REF} = 2 , V ) vs. Supply, ( V_{REF} = 2 , V )</td>
<td>0.15</td>
<td>0.50</td>
<td>0.15</td>
<td>0.50</td>
<td>mV/mA</td>
</tr>
<tr>
<td>Output Current</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Source</td>
<td>5</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Sink</td>
<td>0.2</td>
<td></td>
<td>0.2</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td><strong>ALARM CHARACTERISTICS</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( V_{CRESAT} ) @ 2.5 mA</td>
<td>0.35</td>
<td></td>
<td>0.35</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>Leakage Current</td>
<td>±1</td>
<td></td>
<td>±1</td>
<td></td>
<td>μA</td>
</tr>
<tr>
<td>Alarm Pin Current (Pin 10)</td>
<td>20</td>
<td></td>
<td>20</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td><strong>POWER REQUIREMENTS</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Specified Performance</td>
<td>24</td>
<td></td>
<td>24</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>Operating Range</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>2 V FS, ( V_{REF} = 2 , V )</td>
<td>4.5</td>
<td>36</td>
<td>4.5</td>
<td>36</td>
<td>V</td>
</tr>
<tr>
<td>2 V, 10 V FS, ( V_{REF} = 2 , V )</td>
<td>12.5</td>
<td>36</td>
<td>12.5</td>
<td>36</td>
<td>V</td>
</tr>
<tr>
<td>Quiescent Current, 4 mA Off</td>
<td>1.5</td>
<td>2.0</td>
<td>1.5</td>
<td>2.0</td>
<td>mA</td>
</tr>
<tr>
<td><strong>TEMPERATURE RANGE</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Specified Performance(^5)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>AD694JN</td>
<td>–40</td>
<td>+85</td>
<td>–40</td>
<td>+85</td>
<td>°C</td>
</tr>
<tr>
<td>AD694BQ/BR</td>
<td>–55</td>
<td>+125</td>
<td>–55</td>
<td>+125</td>
<td>°C</td>
</tr>
<tr>
<td>Operating</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>AD694JN</td>
<td>–40</td>
<td>+85</td>
<td>–40</td>
<td>+85</td>
<td>°C</td>
</tr>
<tr>
<td>AD694BQ/BR</td>
<td>–55</td>
<td>+125</td>
<td>–55</td>
<td>+125</td>
<td>°C</td>
</tr>
</tbody>
</table>
Specifications subject to change without notice.

## BUFFER AMPLIFIER

**Input Offset Voltage**
- **Initial Offset**: Min: ±150 μV, Typ: ±500 μV, Max: ±500 μV
- **T_MIN to T_MAX vs. Supply**: Min: 80 μV, Typ: 90 μV, Max: 90 μV
- **vs. Common Mode**: Min: 80 μV, Typ: 90 μV, Max: 90 μV
- **Trim Range**: Min: ±2.5 μV, Typ: ±4.0 μV, Max: ±4.0 μV

**Frequency Response**
- **Unity Gain, Small Signal**: 300 kHz
- **Input Voltage Noise (0.1 Hz to 10 Hz)**: 2 μV
- **Open-Loop Gain**: 2
- **Output Voltage @ Pin 1, FB**: 50 mV
- **Minimum Output Voltage**: 1.0 mV
- **Maximum Output Voltage**: 10 V

**NOTES**
1. The single supply op amps of the AD694, lacking pull down current, may not reach 0.000 V at their outputs. For this reason, span, offset, and nonlinearity are specified with the input amplifiers operating in their linear range. The input voltage used for the tests is 5 mV to 2 V and 5 mV to 10 V for the two precalibrated input ranges. Span and zero accuracy are tested with the buffer amplifier configured as a follower.
2. Offset at 4 mA out and 0 mA out are extrapolated to 0.000 V input from measurements made at 5 mV and at full scale. See Note 1.
3. Nonlinearity is specified as the maximum deviation of the output, as a % of span, from a straight line drawn through the endpoints of the transfer function.
4. Voltage reference drift guaranteed by the Box Method. The voltage reference output over temperature will fall inside of a box whose length is determined by the maximum temperature coefficient multiplied by the temperature span in degrees C.
5. Devices tested at these temperatures with a pass transistor. Allowable temperature range of operation is dependent upon internal power dissipation. Absolute maximum junction and case temperature should not be exceeded. See section: “Power Dissipation Considerations.”
7. On close examination, an additional philosophy can be noted. The buffer amplifier offset and drift already included in Span and Zero accuracy specs above.
8. Device undergoes cold test. Results from those tests are used to calculate outgoing quality levels.
9. Specifications shown in **boldface** are tested on all production units at final electrical test. Results from those tests are used to calculate outgoing quality levels. All min and max specifications are guaranteed, although only those shown in **boldface** are tested on all production units.

## ABSOLUTE MAXIMUM RATINGS

- **Supply Voltage**: Min: –0.3 V to 36 V, Typ: 0 V to 36 V, Max: 0 V to 36 V
- **Input Voltage**: Min: –0.3 V to 36 V, Typ: 0 V to 36 V, Max: 0 V to 36 V
- **Reference Short Circuit to Common**: Indefinite
- **Alarm Voltage**: Min: 1.0 mV, Typ: 10 mV
- **Output Voltage @ Pin 1, FB**: Min: 1.0 mV, Typ: 10 mV
- **Voltage Reference**: Min: –2.5 V, Typ: 2 V, Max: 2 V
- **Maximum Temperature**: Min: –65°C to +150°C, Typ: –65°C to +125°C
- **Maximum junction temperature**: Min: 150°C
- **Maximum Case Temperature**: Min: 150°C
- **Plastic Package (N, R)**: Min: 125°C
- **Cerdip Package (Q)**: Min: 125°C

## ESD Susceptibility

All pins are rated for a minimum of 4000 V protection, except for Pins 2, 3 and 9 which are rated to survive a minimum of 1500 V. ESD testing conforms to Human Body Model. Always practice ESD prevention.

## ORDERING GUIDE

<table>
<thead>
<tr>
<th>Model</th>
<th>Temperature Range</th>
<th>Package Option*</th>
</tr>
</thead>
<tbody>
<tr>
<td>AD694JN</td>
<td>0°C to 70°C</td>
<td>N-16</td>
</tr>
<tr>
<td>AD694AQ</td>
<td>–40°C to +85°C</td>
<td>Q-16</td>
</tr>
<tr>
<td>AD694AR</td>
<td>–40°C to +85°C</td>
<td>R-16</td>
</tr>
<tr>
<td>AD694BQ</td>
<td>–40°C to +85°C</td>
<td>Q-16</td>
</tr>
<tr>
<td>AD694BR</td>
<td>–40°C to +85°C</td>
<td>R-16</td>
</tr>
</tbody>
</table>

*N = Plastic DIP; Q = CERDIP, R = SOIC
FUNCTIONAL DESCRIPTION
The operation of the AD694 can best be understood by dividing the circuit into three functional parts (see Figure 1). First, a single supply input amplifier buffers the high level, single-ended input signal. The buffer amplifier drives the second section, a voltage to current (V/I) converter, that makes a 0 to 16 mA signal dependent current.

BUFFER AMPLIFIER
The buffer amplifier is a single supply amplifier that may be used as a unity gain buffer, an output amplifier for a current output DAC, or as a gain block to amplify low level signals. The amplifier’s PNP input stage has a common-mode range that extends from a few hundred mV below ground to within 2.5 V of V\textsubscript{S}. The Class A output of the amplifier appears at Pin 1 (FB). The output range extends from about 1 mV above common to within 2.5 V of V\textsubscript{S} when the amplifier is operated as a follower. The amplifier can source a maximum load of 5 k\Omega, but can sink only as much as its internal 10 k\Omega pulldown resistor allows.

V/I CONVERTER
The ground referenced, input signal from the buffer amplifier is converted to a 0 to 0.8 mA current by A2 and level shifted to the positive supply. A current mirror then multiplies this signal by a factor of 20 to make the signal current of 0 to 16 mA. This technique allows the output stage to drive a load to within 2 V of the positive supply (V\textsubscript{S}). Amplifier A2 forces the voltage at Pin 1 across resistors R1 and R2 by driving the Darlington transistor, Q2. The high gain Darlington transmits the resistor current to its collector and to R3 (900 \Omega). A3 forces the level shifted signal across the 45 \Omega resistor to get a current gain of 20. The transfer function of the V/I stage is therefore:

\[
I_{\text{OUT}} = 20 \times \frac{V_{\text{PIN}}}{(R1 + R2)}
\]
resulting in a 0-16 mA output swing for a 0-10 V input. Tying Pin 4 (2 V FS) to ground shorts out R2 and results in a 2 V full-scale input for a 16 mA output span.

The output stage of the V/I converter is of a unique design that allows the I\textsubscript{OUT} pin to drive a load below the common (substrate) potential of the device. The output transistor can always drive a load to a point 36 V below the positive supply (V\textsubscript{S}).
Table I. Precalibrated Ranges for the AD694

<table>
<thead>
<tr>
<th>Input Range</th>
<th>Output Range</th>
<th>Voltage Reference</th>
<th>Min $V_S$</th>
<th>Pin 9</th>
<th>Pin 4</th>
<th>Pin 8</th>
</tr>
</thead>
<tbody>
<tr>
<td>0–2 V</td>
<td>4–20 mA</td>
<td>2 V</td>
<td>4.5 V</td>
<td>Pin 5</td>
<td>Pin 5</td>
<td>Pin 7</td>
</tr>
<tr>
<td>0–10 V</td>
<td>4–20 mA</td>
<td>2 V</td>
<td>12.5 V</td>
<td>Pin 5</td>
<td>Open</td>
<td>Pin 7</td>
</tr>
<tr>
<td>0–2.5 V</td>
<td>0–20 mA</td>
<td>2 V</td>
<td>5.0 V</td>
<td>≥3 V</td>
<td>Pin 5</td>
<td>Open</td>
</tr>
<tr>
<td>0–2 V</td>
<td>4–20 mA</td>
<td>10 V</td>
<td>12.5 V</td>
<td>Pin 5</td>
<td>Open</td>
<td>Open</td>
</tr>
<tr>
<td>0–10 V</td>
<td>4–20 mA</td>
<td>10 V</td>
<td>12.5 V</td>
<td>Pin 5</td>
<td>Open</td>
<td>Open</td>
</tr>
<tr>
<td>0–2.5 V</td>
<td>0–20 mA</td>
<td>10 V</td>
<td>12.5 V</td>
<td>≥3 V</td>
<td>Pin 5</td>
<td>Open</td>
</tr>
<tr>
<td>0–12.5 V</td>
<td>0–20 mA</td>
<td>10 V</td>
<td>15.0 V</td>
<td>≥3 V</td>
<td>Open</td>
<td>Open</td>
</tr>
</tbody>
</table>

**4 mA OFFSET GENERATOR**

This circuit converts a constant voltage from the voltage reference to a constant current of approximately 200 µA. This current is summed with the signal current at Pin 14 (BW Adj), to result in a constant 4 mA offset current at I_{OUT}. The 4 mA Adj (Pin 6) allows the offset current to be adjusted to any current in the range of 2 mA to 4.8 mA. Pin 9 (4 mA On/Off) can shut off the offset current completely if it is lifted to 3.0 V or more, allowing 0 to 20 mA operation of the AD694. In normal 4–20 mA operation, Pin 9 is connected to ground.

**VOLTAGE REFERENCE**

A 2 V or 10 V voltage reference is available for user applications, selectable by pin-strapping. The 10 V option is available for supply voltages greater than 12.5 V, the 2 V output is available over the whole 4.5 V to 36 V power supply range. The reference can source up to 5 mA for user applications. A boost transistor can be added to increase the current drive capability of the 2 V mode.

**APPLYING THE AD694**

The AD694 can easily be connected for either dual or single supply operation, to operate from supplies as low as 4.5 V and as high as 36 V. The following sections describe the different connection configurations, as well as adjustment methods. Table I shows possible connection options.

**BASIC CONNECTIONS: 12.5 V SINGLE-SUPPLY OPERATION WITH 10 V FS**

Figure 2 shows the minimal connections required for basic operation with a 12.5 V power supply, 10 V input span, 4–20 mA output span, and a 10 V voltage reference. The buffer amplifier is connected as a voltage follower to drive the V/I converter by connecting FB (Pin 1) to –Sig (Pin 2). 4 mA On/Off (Pin 9) is tied to ground (Pin 5) to enable the 4 mA offset current. The AD694 can drive a maximum load $R_L = [V_S – 2 V] / 20 mA$, thus the maximum load with a 12.5 V supply is 525 Ω.

**SELECTING A 2 V FULL-SCALE INPUT**

The 2 V full-scale option is selected by shorting Pin 4 (2 V FS) to Pin 5 (Common). The connection should be as short as possible; any parasitic resistance will affect the precalibrated span accuracy.

**SELECTING THE 2 V VOLTAGE REFERENCE**

The voltage reference is set to a 2 V output by shorting Pin 7 to Pin 8 (10 V Force to 2 V Sense). If desired, the 2 V reference can be set up for remote force and sense connection. Keep in mind that the 2 V Sense line carries a constant current of 100 µA that could cause an offset error over long wire runs. The 2 V reference option can be used with all supply voltages greater than 4.5 V.

![Figure 2. Minimal Connections for 0 V to 10 V Single-Ended Input, 4–20 mA Output, 10 V Reference Output](image-url)
An NPN boost transistor can be added in the 2 V mode to increase the current drive capability of the 2 V reference. The 10 V force pin is connected to the base of the NPN, and the NPN emitter is connected to the 2 V sense pin. The minimum $V_S$ of the part increases by approximately 0.7 V.

4.5 V SINGLE SUPPLY OPERATION

For operation with a 4.5 V power supply, the input span and the voltage reference output must be reduced to give the amplifiers their required 2.5 V of headroom for operation. This is done by adjusting the AD694 for 2 V full-scale input, and a voltage reference output of 2 V as described above.

GENERAL DESIGN GUIDELINES

A 0.1 $\mu$F decoupling capacitor is recommended in all applications from $V_S$ (Pin 13) to Com (Pin 5). Additional components may be required if the output load is nonresistive, see section on driving nonresistive loads. The buffer amplifier PNP inputs should not be brought more negative than –0.3 V from common, or they will begin to source large amounts of current. Input protection resistors must be added to the inputs if there is a danger of this occurring. The output of the buffer amplifier, Pin 1 (FB), is not short circuit protected. Shorting this pin to ground or $V_S$ with a signal present on the amplifier may damage it. Input signals should not drive Pin 1 (FB) directly; always use the buffer amplifier to buffer input signals.

DRIVING NONRESISTIVE LOADS

The AD694 is designed to be stable when driving resistive loads. Adding a 0.01 $\mu$F capacitor from $I_{OUT}$ (Pin 11) to Com (Pin 5), as shown in Figure 3, ensures the stability of the AD694 when driving inductive or poorly defined loads. This capacitor is recommended when there is any uncertainty as to the characteristics of the load.

Figure 3. Capacitor Utilized When Driving Nonresistive Loads; Protection Diodes Used When Driving Inductive Loads

Additional protection is recommended when driving inductive loads. Figure 3 shows two protective diodes, D1 and D2, added to protect against voltage spikes that may extend above $V_S$ or below common that could damage the AD694. These diodes should be used in addition to the 0.01 $\mu$F capacitor. When the optional NPN transistor is used, the capacitor and diodes should connect to the NPN emitter instead of Pin 11.

0-20 mA OPERATION

A 0–20 mA output range is available with the AD694 by removing the 4 mA offset current with the 4 mA On/Off pin. In normal 4–20 mA operation, the 4 mA On/Off (Pin 9) is tied to ground, enabling the 4 mA offset current. Tying Pin 9 to a potential of 3 V or greater turns off the 4 mA offset current; connecting Pin 9 to the 10 V reference, the positive supply, or a TTL control pin, is a convenient way to do this. In 0–20 mA mode, the input span is increased by 20%, thus the precalibrated input spans of 2 V and 10 V become 2.5 V and 12.5 V. Minimum supply voltages for the two spans increase to 5 V and 15 V.

The 4 mA On/Off pin may also be used as a “jiggle pin” to unstick valves or actuators, or as a way to shut off a 4–20 mA loop entirely. Note that the pin only removes the 4 mA offset and not the signal current.

DUAL SUPPLY OPERATION

Figure 4 shows the AD694 operated in dual supply mode. (Note that the pass transistor is shown for illustration and is not required for dual supply operation.) The device is powered completely by the positive supply which may be as low as 4.5 V. The unique design of the output stage allows the $I_{OUT}$ pin to extend below common to a negative supply. The output stage can source a current to a point 36 V below the positive supply. For example, when operated with a 12.5 V supply, the AD694 can source a current to a point as low as 23.5 V below common. This feature can simplify the interface to dual supply DACs by eliminating grounding and level-shifting problems while increasing the load that the transmitter is able to drive. Note that the $I_{OUT}$ pin is the only pin that should be allowed to extend lower than –0.3 V of common.

OPERATION WITH A PASS TRANSISTOR

The AD694 can operate as a stand-alone 4–20 mA converter with no additional active components. However, provisions have been made to connect $I_{OUT}$ to the base of an external NPN pass transistor as shown in Figure 4. This permits a majority of the power dissipation to be moved off-chip to enhance performance and extend the temperature range of operation. Note that the positive output voltage compliance is reduced by approximately 0.7 $V_T$, the $V_{BE}$ of the pass device. A 50 $\Omega$ resistor should be added in series with the pass transistor collector, when the AD694 is operated with dual supplies, as shown in Figure 4. This will not reduce the voltage compliance of the output stage. The external pass transistor selected should have a $BV_{CEO}$ greater than the intended supply voltage with a sufficient power rating for continuous operation with 25 mA current at the supply voltage. $F_T$ should be in the 10 MHz to 100 MHz range and $\beta$ should be greater than 10 at a 20 mA emitter current. Heat sinking the external pass transistor is suggested.
POWER DISSIPATION CONSIDERATIONS

The AD694 is rated for operation over its specified temperature without the use of an external pass transistor. However, it is possible to exceed the absolute maximum power dissipation, with some combinations of power supply voltage and voltage reference load. The internal dissipation of the part can be calculated to determine if there is a chance that the absolute maximum dissipation may be exceeded. The die temperature must never exceed 150°C.

Total power dissipation ($P_{TOT}$), is the sum of power dissipated by the internal amplifiers, $P_{(Standing)}$, the voltage reference, $P_{(VREF)}$, and the current output stage, $P_{(IOUT)}$ as follows:

$$P_{TOT} = P_{(Standing)} + P_{(VREF)} + P_{(IOUT)}$$

where:

- $P_{(Standing)} = 2 \text{ mA (max)} \times V_S$
- $P_{(VREF)} = (V_S - V_{REF}) \times I_{VREF}$
- $P_{(IOUT)} = (V_S - V_{OUT}) \times I_{OUT}$ (max):

$I_{OUT}$ (max) may be the max expected operating current, or the overdriven current of the device.

$P_{(IOUT)}$ drops to $(2 \times V_{OUT})$ if a pass transistor is used.

Definitions:

- $V_{REF} =$ output voltage of reference
- $I_{VREF} =$ output current of reference
- $V_S =$ supply voltage
- $V_{OUT} =$ voltage at $I_{OUT}$ pin.

An appropriate safety factor should be added to $P_{TOT}$.

The junction temperature may be calculated with the following formula:

$$T_J = P_{TOT} (\theta_{JC} + \theta_{CA}) + T_{AMBIENT}$$

$\theta_{JC}$ is the thermal resistance between the chip and the package (case), $\theta_{CA}$ is the thermal resistance between the case and its surroundings and is determined by the characteristics of the thermal connection of the case to ambient.

For example, assume that the part is operating with a $V_S$ of 24 V in the CERDIP package at 50°C, with a 1 mA load on the 10 V reference. Assume that $I_{OUT}$ is grounded and that the max $I_{OUT}$ would be 20 mA. The internal dissipation would be:

$$P_{TOT} = 2 \text{ mA (max)} \times 24 \text{ V} + (24 \text{ V} - 10 \text{ V}) \times 1 \text{ mA} + (24 \text{ V} - 0 \text{ V}) \times 20 \text{ mA}$$

$$= 48 \text{ mW} + 14 \text{ mW} + 480 \text{ mW} = 542 \text{ mW}$$

Using $\theta_{JC}$ of 30°C/W and $\theta_{CA}$ of 70°C/W (from specifications page), the junction temperature is:

$$T_J = 542 \text{ mW} (30 \text{°C/W} + 70 \text{°C/W}) + 50 \text{°C} = 104.2 \text{°C}$$

The junction temperature is in the safe region.

Internal power dissipation can be reduced either by reducing the value of $\theta_{CA}$ through the use of air flow or heat sinks, or by reducing $P_{TOT}$ of the AD694 through the use of an external pass transistor. Figure 5 shows the maximum case and still air temperatures for a given level of power dissipation.
Figure 6 will give an approximately linear adjustment of the 4 mA offset within fixed limits. To find the proper resistor values, first select X, the desired range of adjustment as a fraction of 4 mA. Substitute this value in the appropriate formula below along with the chosen reference output voltage (V_{REF} = 2 V or 10 V usually), to determine the resistor values required.

\[ R_P = 180 \, \Omega \left( \frac{1}{X} - 4.5 \right) \]
\[ R_F = 500 \, \Omega \left[ \frac{(V_{REF} / 1.22 \, V) - 0.18 - 0.82X}{1/X - 4.5} \right] \]

These formulae take into account the ±10% internal resistor tolerance and ensure a minimum adjustment range for the 4 mA offset. For example, assume the 2 V reference option has been selected. Choosing X = 0.05, gives an adjustment range of ±5% of the 4 mA offset.

\[ R_P = 180 \, \Omega \left( \frac{1}{0.05} - 4.5 \right) = 2.79 \, k\Omega \]
\[ R_F = 500 \, \Omega \left[ \frac{(2 \, V / 1.22) - 0.18 - 0.82 \times 0.05}{1/0.05 - 4.5} \right] = 10.99 \, k\Omega \]

These can be rounded down to more convenient values of 2.5 k\Omega and 9.76 k\Omega. In general, if the value of \( R_F \) is rounded down slightly, the value of \( R_P \) should be rounded down proportionately, and vice versa. This helps to keep the adjustment range symmetrical.

Figure 6. Optional 4 mA Zero Adjustment

**ADJUSTING SPAN FOR 10 V FS**

When the AD694 is configured with a 10 V input full-scale the span maybe adjusted using the network shown in Figure 7. This scheme allows an approximately linear adjustment of the span above or below the nominal value. The span adjustment does not interact with the 4 mA offset. To select \( R_S \) and \( R_T \), choose

\[ R_T = 1.8 \, k\Omega \left( \frac{1 - X}{X} \right) \]
\[ R_S = 9 \, k\Omega \left[ 1 - 0.2 \left( 1 + X \left( 1 - X \right) \right) \right] / 2X \]

These formulae take into account the ±10% absolute resistor tolerance of the internal span resistors and ensure a minimum adjustment range of the span. For example, choosing the adjustment range to be ±2%, or 0.02 gives:

\[ R_T = 1.8 \, k\Omega \left( \frac{1 - 0.02}{0.02} \right) = 88.2 \, k\Omega \]
\[ R_S = 9 \, k\Omega \left[ 1 - 0.2 \left( 1 + 0.02 \right) \left( 1 - 0.02 \right) \right] / (2 \times 0.02) = 175.5 \, k\Omega \]

These values can be rounded up to the more convenient values of 100 k\Omega and 198 k\Omega. In general, if \( R_T \) is rounded up, then the value of \( R_S \) should be rounded up proportionally, and vice versa.

**Figure 7. Span Adjustment, 10 V Full Scale**

\( X \), the desired adjustment range as a fraction of the span. Substitute this value in the appropriate formula below.

\[ R_T = 1.8 \, k\Omega \left( \frac{1 - X}{X} \right) \]
\[ R_S = 9 \, k\Omega \left[ 1 - 0.2 \left( 1 + X \left( 1 - X \right) \right) \right] / 2X \]

These formulae take into account the ±10% absolute resistor tolerance of the internal span resistors and ensure a minimum adjustment range of the span. For example, choosing the adjustment range to be ±2%, or 0.02 gives:

\[ R_T = 1.8 \, k\Omega \left( \frac{1 - 0.02}{0.02} \right) = 88.2 \, k\Omega \]
\[ R_S = 9 \, k\Omega \left[ 1 - 0.2 \left( 1 + 0.02 \right) \left( 1 - 0.02 \right) \right] / (2 \times 0.02) = 175.5 \, k\Omega \]

These values can be rounded up to the more convenient values of 100 k\Omega and 198 k\Omega. In general, if \( R_T \) is rounded up, then the value of \( R_S \) should be rounded up proportionally, and vice versa.

**ADJUSTING SPAN FOR 2 V FS**

The precalibrated 2 V full-scale range requires a different adjustment scheme due to the single supply nature of the AD694. Figure 8 shows an adjustment scheme that allows an approximately linear adjustment of the 2 V span plus or minus the nominal value. The span adjustment does not affect the value of the 4 mA offset current.

To find the proper resistor values first select \( X \), the desired range of adjustment as a fraction of the output span. Substitute this value into the following formulae:

\[ R_A = 2 \times X \times R_B \] where \( R_B \) is greater than 5 K
\[ R_C = (2.75 \, k\Omega \times X) / (1 - 0.275X) \]

These formulae take into account the ±10% absolute tolerance of the internal span resistors and ensure a minimum adjustment range.

For example, choosing the adjustment range to be ±320 \mu A of FS or ±2%, let X = 0.02. Thus:

Setting \( R_B = 10 \, K \), then \( R_A = 2 \times 0.02 \times 10 \, k\Omega = 400 \, \Omega \)
\[ R_C = (2.75 \times 0.02) / (1 - 0.275 \times (0.02)) = 55.3 \, \Omega \]

The value of \( R_C \) can be rounded to the more convenient value of 49.9 \Omega. In general, if \( R_A \) is rounded up, then \( R_C \) should be rounded up proportionally, and vice versa; rounding up will increase the range of adjustment.
PROGRAMMING OTHER SPANS
There are two methods for programming input spans less than 10 V. The first decreases the input span by programming a non-inverting gain into the buffer amplifier. For example, to achieve an input span of 0–5 V, the AD694 is set in its 10 V full-scale mode and the buffer amplifier is configured with a noninverting gain of 2 by adding 2 resistors. Now a 5 V signal at +Sig results in a 10 V full-scale signal at FB (Pin 1), the input to the V/I. This method requires that the V/I be programmed to a 10 V full scale for input spans between 2 V to 10 V. It should be programmed to a 2 V full scale if input spans of less than 2 V are required. This adjustment scheme makes the accuracy of the span adjustment dependent upon the ratio accuracy of the required gain resistors. Thus, it is possible to accurately configure spans other than 2 V or 10 V without using trimming potentiometers, given that the resistor ratios are sufficiently accurate. A supply voltage of 12.5 V is required for spans between 2 V and 10 V. Spans below 2 V require a V<sub>S</sub> of 4.5 V or greater.

A second method, allows other spans of less than 10 V to be programmed when supply voltage is less than 12.5 V. Since the AD694 amplifiers require 2.5 V of headroom for operation, a 5 V full-scale input is possible with a 7.5 V supply. This is achieved by placing a resistor, in parallel with R2, (2 V FS [Pin 4] to Com [Pin 5]), to adjust the transconductance of the V/I converter without a headroom penalty. A disadvantage of this method is that the external resistor must match the internal resistor in a precise manner, thus a span trim will be required. The value should be chosen to allow for the ±10% uncertainty in the absolute value of the internal resistor R2.

ADJUSTING REFERENCE OUTPUT
Figure 9 shows one method of making small adjustments to the 10 V reference output. This circuit allows a linear adjustment range of ±200 mV. The 2 V reference may also be adjusted but only in the positive direction.

Other reference voltages can be programmed by adding external resistors. For example, a resistor placed in parallel with R5 can be added to boost the reference output as high as 20 V. Conversely, a resistor in parallel with R6 can be used to set the reference voltage to a value between 2 V and 10 V. The output voltage V<sub>REF</sub> = 2 V (R6 + R5)/R5. In choosing external adjustment resistors remember that the internal resistors, while ratio matched to a high degree of accuracy, have an absolute resistor tolerance of only ±10%. Be prepared to compensate for this if a precise voltage other than the precalibrated values of 2 V or 10 V is required.

BANDWIDTH CONTROL
The bandwidth of the AD694 can be limited to provide noise filtering. This is achieved by connecting an external capacitor from BW ADJ (Pin 14) to V<sub>S</sub> (Pin 13) as shown in Figure 10.

To program the bandwidth, substitute the desired bandwidth in Hz<sub>BW</sub> into the formula below to determine the required capacitor.

\[
C = \frac{1}{(2\pi \times BW \times 900\Omega)}
\]

The bandwidth chosen will vary ±10% due to internal resistor tolerance, plus an additional amount due to capacitor tolerance. This method of bandwidth control is not recommended as a way to filter large high frequency transients in the input signal. It is recommended that frequencies greater than the BW of the buffer amplifier be eliminated with an input filter to avoid rectification of noise by the input amplifiers.

BUFFER AMPLIFIER OFFSET ADJUST
The buffer amplifier input voltage offset has been laser trimmed to a high degree of accuracy; however, there may be occasions when an offset trim is desired. Figure 11 shows the adjustment method; a trim range of greater than ±2.5 mV is available with this scheme. It is not recommended that this adjustment method be used to affect the 4 mA offset current as the trim will induce offset drift into the buffer amplifier. The buffer amplifier will drift approximately 1 µV/°C for each 300 µV of induced offset. To adjust the 4 mA offset current refer to the Adjusting 4 mA Zero section.
APPLICATIONS

CURRENT OUTPUT DAC INTERFACE

The AD694 can be easily interfaced to current output DACs such as the AD566A to construct a digital to 4–20 mA interface as shown in Figure 13. The AD694 provides the voltage reference and the buffer amplifier necessary to operate the DAC. Only simple connections are necessary to construct the circuit. The 10 V reference of the AD694 supplies reference input of the AD566. The buffer amplifier converts the full-scale current to +10 V utilizing the internal resistors in the DAC; therefore the AD694 is configured for a 10 V full-scale input. A 10 pF capacitor compensates for the 25 pF output capacitance of the DAC. An optional 100 Ω trim resistor (R7) allows the full-scale to be trimmed, a 50 Ω resistor may be substituted if a trim is not required; accuracy will be typically ±1 LSB and the trim does not affect the 4 mA offset. Care should be taken in managing the circuit grounds. Connections from AD694 Pins 9, 3 and AD566 Pins 3 and 7 should be as short as possible and to a single point close to Pin 5 of the AD694. Best practice would have separate connections to the star ground from each pin; this is essential for the AD566 power ground from Pin 12. The 4–20 mA output (Pin 11) must have a return path to the power ground. The return line from the load may be connected to the power ground, or to the −15 V supply based upon the size of the load to be driven, and on power dissipation considerations.

SINGLE-SUPPLY DIGITAL TO 4-20 mA INTERFACE

A 12 bit input to 4–20 mA output interface can be constructed that operates on a single 15 V supply. The DAC is operated in its voltage switching mode; this allows the DAC, when supplied with a voltage reference of less than 2.5 V, to provide an output voltage that is proportional to the digital input code and ranges from 0 V to VREF. The AD694 voltage reference is connected to supply 2 V and the input stage is set to a 2 V full-scale; the input buffer amplifier serves to buffer the voltage output from the DAC. Connected in this manner, a full-scale DAC input code will result in a 20 mA output and an all 0 code will result in a 4 mA output. The loading on the AD694 voltage reference is
code dependent, and the response time of the circuit will be determined by the reaction of the voltage reference. The supply voltage to the AD7541A should be kept close to 15 V. If $V_S$ is reduced significantly from 15 V the differential nonlinearity of the DAC will increase and the linearity will be degraded.

In some applications it is desirable to have some underrange and overrange in the 4–20 mA output. For example, assume an over and under range capability of ±5% of span is needed, then the output current range corresponding to the full scale of the DAC is 3.2 mA to 20.8 mA. To accomplish this, the span of the AD694 would be increased 10% to 17.6 mA by adding a noninverting gain of 1.1 to the buffer amplifier. The 4 mA offset would then be reduced by 0.8 mA, by utilizing the adjustment scheme explained in Adjusting 4 mA Zero section. Then a digital input from all zero code to full scale would result in an output current of 3.2 mA to 20.8 mA.

**LOW COST SENSOR TRANSMITTER**

Sensor bridges typically output differential signals in the 10 mV to 100 mV full-scale range. With an AD694, a dual op amp, and some resistors, an instrumentation amplifier front end can be added which easily handles these types of low level signals.

The traditional 3 op amp instrumentation amplifier is built using an AD708 dual op amp for the front end, and the AD694's buffer amplifier is used for the subtractor circuit, as shown in Figure 15. The AD694's 2 V reference is used to provide a "ground" of 2 V that ensures proper operation of the in amp over a wide common mode range. The reference pin of the subtractor circuit is tied to the 2 V reference (point C). A 2 kΩ pull-down resistor ensures that the voltage reference will be able to sink any subtractor current. The 2 V FS (Pin 4) is attached to the 2 V reference; this offsets the input range of the V/I converter 2 volts positive, to match the "ground" of the in amp.

The AD694 will now output a 4–20 mA output current for a 0 V to 2 V differential swing across $V_A$. The gain of the in amp front end is adjusted so that the desired full-scale input signal at $V_{IN}$ results in a $V_A$ of 2 V. For example a sensor that has a 100 mV full scale will require a gain of 20 in the front end. The gain is determined according to the equation:

$$G = \frac{2R_s}{R_g} + 1$$
The circuit shown, will convert a positive differential signal at $V_{IN}$ to a 4–20 mA current. The circuit has common-mode range of 3 V to 8 V. The low end of the common-mode range is limited by the AD708’s ability to pull down on $R_S$. A single supply amplifier could be used instead to extend the common-mode range down to about 1.5 V.

As shown, the circuit handles positive differential signals ($V_{IN}$ positive). To handle bipolar differential signals ($V_{IN}$ is positive or negative), the reference pin of the in amp (Point C) must be offset positively from the 2 V reference. For example, disconnecting Point C from the 2 V reference and connecting it to a 3 V source would result in a $V_A$ of 1 V (or half scale) for a zero volt differential input from the sensor.
OUTLINE DIMENSIONS

16-Lead Ceramic DIP-Glass Hermetic Seal Package [CERDIP] (Q-16)

Dimensions shown in millimeters and (inches)

CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN


Dimensions shown in millimeters and (inches)

CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN


Dimensions shown in millimeters and (inches)

CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN COMPLIANT TO JEDEC STANDARDS MS-013AA
### Revision History

<table>
<thead>
<tr>
<th>Location</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>8/02—Data Sheet changed from REV. A to REV. B.</td>
<td></td>
</tr>
<tr>
<td>Updated Outline Dimensions</td>
<td>13</td>
</tr>
</tbody>
</table>