**LTM4608A**

**Low VIN, 8A DC/DC µModule Regulator with Tracking, Margining, and Frequency Synchronization**

**FEATURES**
- Complete Standalone Power Supply
- ±1.75% Total DC Output Error (–55°C to 125°C)
- 2.7V to 5.5V Input Voltage Range
- 8A DC, 10A Peak Output Current
- 0.6V Up to 5V Output
- Output Voltage Tracking and Margining
- Power Good Tracks Margining
- Multiphase Operation
- Parallel Current Sharing
- Onboard Frequency Synchronization
- Spread Spectrum Frequency Modulation
- Overcurrent/Thermal Shutdown Protection
- Current Mode Control/Fast Transient Response
- Selectable Burst Mode® Operation
- Up to 95% Efficiency
- Output Overvoltage Protection
- 9mm × 15mm × 2.82mm LGA and 9mm × 15mm × 3.42mm BGA Packages

**APPLICATIONS**
- Telecom, Networking and Industrial Equipment
- Storage Systems
- Point of Load Regulation

**DESCRIPTION**

The LTM®4608A is a complete 8A switch mode DC/DC power supply with ±1.75% total output voltage error. Included in the package are the switching controller, power FETs, inductor and all support components. Operating over an input voltage range of 2.7V to 5.5V, the LTM4608A supports an output voltage range of 0.6V to 5V, set by a single external resistor. This high efficiency design delivers up to 8A continuous current (10A peak). Only bulk input and output capacitors are needed to complete the design.

The low profile package (2.82mm) enables utilization of unused space on the back side of PC boards for high density point-of-load regulation. The 0.630mm LGA pads with 1.27mm pitch simplify PCB layout by providing standard trace routing and via placement. The high switching frequency and current mode architecture enable a very fast transient response to line and load changes without sacrificing stability. The device supports frequency synchronization, programmable multiphase and/or spread spectrum operation, output voltage tracking for supply rail sequencing and voltage margining.

Fault protection features include overvoltage protection, overcurrent protection and thermal shutdown. The LTM4608A is offered in 9mm × 15mm × 2.82mm LGA and 9mm × 15mm × 3.42mm BGA packages. The LTM4608A is available with SnPb (BGA) or RoHS compliant terminal finish.

**TYPICAL APPLICATION**

2.7V to 5.5V Input to 1.8V Output DC/DC µModule® Regulator

![Typical Application Diagram](image-url)

**Efficiency vs Load Current**

![Efficiency Graph](image-url)

For more information [www.linear.com/LTM4608A](http://www.linear.com/LTM4608A)
LTM4608A

**ABSOLUTE MAXIMUM RATINGS**

(Nota 1)

- \( V_{IN}, SV_{IN} \) ........................................... –0.3V to 6V
- \( CLKOUT \) ................................................... –0.3V to 2V
- \( PGOOD, PLLLPF, CLKIN, PHMODE, MODE \) ........... –0.3V to \( V_{IN} \)
- \( I_{TH}, I_{THM}, RUN, FB, TRACK, MGN, BSEL \) .......... –0.3V to \( V_{IN} \)
- \( V_{OUT}, SW \) ............................................... –0.3V to (\( V_{IN} + 0.3V \))

**Internal Operating Temperature Range**

(Note 2) ........................................... –55°C to 125°C

**Storage Temperature Range** ........................................... –55°C to 125°C

**Peak Solder Reflow Body Temperature** .......................... 245°C

---

**PIN CONFIGURATION**

- **BGA PACKAGE**
  - 68-LEAD (15mm × 9mm × 3.42mm)
  - \( T_{JMAX} = 125°C, \theta_{JA} = 25°C/W, \theta_{JCbottom} = 7°C/W, \theta_{Ctop} = 50°C/W, WEIGHT = 1.1g \)

- **LGA PACKAGE**
  - 68-LEAD (15mm × 9mm × 2.82mm)
  - \( T_{JMAX} = 125°C, \theta_{JA} = 25°C/W, \theta_{JCbottom} = 7°C/W, \theta_{Ctop} = 50°C/W, WEIGHT = 1.0g \)

---

**ORDER INFORMATION**

<table>
<thead>
<tr>
<th>PART NUMBER</th>
<th>PAD OR BALL FINISH</th>
<th>PART MARKING*</th>
<th>PACKAGE TYPE</th>
<th>MSL RATING</th>
<th>TEMPERATURE RANGE (SEE NOTE 2)</th>
</tr>
</thead>
<tbody>
<tr>
<td>LTM4608AEV#PBF</td>
<td>Au (RoHS)</td>
<td>LTM4608AV</td>
<td>LGA</td>
<td>3</td>
<td>–40°C to 125°C</td>
</tr>
<tr>
<td>LTM4608AV#PBF</td>
<td>Au (RoHS)</td>
<td>LTM4608AV</td>
<td>LGA</td>
<td>3</td>
<td>–55°C to 125°C</td>
</tr>
<tr>
<td>LTM4608AMPV#PBF</td>
<td>Au (RoHS)</td>
<td>LTM4608AMPV</td>
<td>LGA</td>
<td>3</td>
<td>–55°C to 125°C</td>
</tr>
<tr>
<td>LTM4608AY#PBF</td>
<td>SAC305 (RoHS)</td>
<td>LTM4608AY</td>
<td>BGA</td>
<td>3</td>
<td>–40°C to 125°C</td>
</tr>
<tr>
<td>LTM4608AY#PBF</td>
<td>SAC305 (RoHS)</td>
<td>LTM4608AY</td>
<td>BGA</td>
<td>3</td>
<td>–55°C to 125°C</td>
</tr>
<tr>
<td>LTM4608AMPY#PBF</td>
<td>SAC305 (RoHS)</td>
<td>LTM4608AY</td>
<td>BGA</td>
<td>3</td>
<td>–55°C to 125°C</td>
</tr>
<tr>
<td>LTM4608AMPY#PBF</td>
<td>SAC305 (RoHS)</td>
<td>LTM4608AY</td>
<td>BGA</td>
<td>3</td>
<td>–55°C to 125°C</td>
</tr>
</tbody>
</table>

*Consult Marketing for parts specified with wider operating temperature ranges. *Pad or ball finish code is per IPC/JEDEC J-STD-609.

- Device temperature grade is indicated by a label on the shipping container.
- Terminal Finish Part Marking: [www.linear.com/leadfree](http://www.linear.com/leadfree)
# ELECTRICAL CHARACTERISTICS

The • denotes the specifications which apply over the specified internal operating temperature range (Note 2), otherwise specifications are at $T_A = 25^\circ C$. $V_{IN} = 5V$ unless otherwise noted. See Figure 1.

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{IN(DC)}$</td>
<td>Input DC Voltage</td>
<td>•</td>
<td>2.7</td>
<td>5.5</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>$V_{OUT(DC)}$</td>
<td>Output Voltage, Total Variation with Line and Load</td>
<td>$C_{IN} = 10\mu F \times 1, C_{OUT} = 100\mu F$ Ceramic, $100\mu F$ POSCAP, $R_{FE} = 6.65k$, MODE = 0V</td>
<td>1.472</td>
<td>1.49</td>
<td>1.508</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{IN} = 2.7V$ to 5.5V, $I_{OUT} = I_{OUT(DC)MIN}$ to $I_{OUT(DC)MAX}$ (Note 3)</td>
<td>1.464</td>
<td>1.49</td>
<td>1.516</td>
<td>V</td>
</tr>
</tbody>
</table>

## Input Specifications

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{IN(UVLO)}$</td>
<td>Undervoltage Lockout Threshold $SV_{IN}$ Rising</td>
<td>$SV_{IN}$ Rising</td>
<td>2.05</td>
<td>2.2</td>
<td>2.35</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$SV_{IN}$ Falling</td>
<td>1.85</td>
<td>2.0</td>
<td>2.15</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>Input Supply Bias Current $I_{Q(VIN)}$</td>
<td>$V_{IN} = 3.3V$, No Switching, MODE = $V_{IN}$</td>
<td>400</td>
<td>µA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{IN} = 3.3V$, No Switching, MODE = 0V</td>
<td>1.15</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{IN} = 3.3V$, $V_{OUT} = 1.5V$, Switching Continuous</td>
<td>55</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{IN} = 5V$, No Switching, MODE = $V_{IN}$</td>
<td>450</td>
<td>µA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{IN} = 5V$, No Switching, MODE = 0V</td>
<td>1.3</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{IN} = 5V$, $V_{OUT} = 1.5V$, Switching Continuous</td>
<td>75</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Shutdown, RUN = 0, $V_{IN} = 5V$</td>
<td>1</td>
<td>µA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Input Supply Current $I_{S(VIN)}$</td>
<td>$V_{IN} = 3.3V$, $V_{OUT} = 1.5V$, $I_{OUT} = 8A$</td>
<td>4.5</td>
<td>A</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{IN} = 5V$, $V_{OUT} = 1.5V$, $I_{OUT} = 8A$</td>
<td>2.93</td>
<td>A</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

## Output Specifications

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>$I_{OUT(DC)}$</td>
<td>Output Continuous Current Range (Note 3)</td>
<td>$V_{OUT} = 1.5V$</td>
<td>0</td>
<td>8</td>
<td>A</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{IN} = 3.3V, 5.5V$</td>
<td>0</td>
<td>5</td>
<td>A</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{IN} = 2.7V$</td>
<td></td>
<td></td>
<td>A</td>
<td></td>
</tr>
<tr>
<td>$\Delta V_{OUT(LOAD)}$</td>
<td>Load Regulation Accuracy</td>
<td>$V_{OUT} = 1.5V$, $V_{IN}$ from 2.7V to 5.5V, $I_{OUT} = 0A$</td>
<td>0.1</td>
<td>0.25</td>
<td>%/V</td>
<td></td>
</tr>
<tr>
<td>$\Delta V_{OUT(LOAD)}$</td>
<td>Load Regulation Accuracy</td>
<td>$V_{OUT} = 1.5V$ (Note 3)</td>
<td>0.1</td>
<td>0.25</td>
<td>%</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{IN} = 3.3V, 5.5V, I_{LOAD} = 0A$ to 8A</td>
<td>0.3</td>
<td>0.75</td>
<td>%</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{IN} = 2.7V, I_{LOAD} = 0A$ to 5A</td>
<td>0.3</td>
<td>0.75</td>
<td>%</td>
<td></td>
</tr>
<tr>
<td>$V_{OUT(AC)}$</td>
<td>Output Ripple Voltage</td>
<td>$I_{OUT} = 0A$, $C_{OUT} = 100\mu F$ X5R Ceramic, $V_{IN} = 5V$, $V_{OUT} = 1.5V$</td>
<td>10</td>
<td>mVp-P</td>
<td>10</td>
<td>MHz</td>
</tr>
<tr>
<td>$f_S$</td>
<td>Switching Frequency</td>
<td>$I_{OUT} = 8A$, $V_{IN} = 5V$, $V_{OUT} = 1.5V$</td>
<td>1.25</td>
<td>1.5</td>
<td>1.75</td>
<td>MHz</td>
</tr>
<tr>
<td>$f_{SYNC}$</td>
<td>SYNC Capture Range</td>
<td>•</td>
<td>0.75</td>
<td></td>
<td>2.25</td>
<td>MHz</td>
</tr>
<tr>
<td>$\Delta V_{OUT(START)}$</td>
<td>Turn-On Overshoot</td>
<td>$C_{OUT} = 100\mu F$, $V_{OUT} = 1.5V$, $I_{OUT} = 0A$</td>
<td>10</td>
<td>mV</td>
<td>10</td>
<td>mV</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{IN} = 3.3V$</td>
<td></td>
<td></td>
<td>mV</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{IN} = 5V$</td>
<td></td>
<td></td>
<td>mV</td>
<td></td>
</tr>
<tr>
<td>$t_{START}$</td>
<td>Turn-On Time</td>
<td>$C_{OUT} = 100\mu F$, $V_{OUT} = 1.5V$, $V_{IN} = 5V$, $I_{OUT} = 1A$ Resistive Load, $V_{IN} = 5V$</td>
<td>100</td>
<td>µs</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$\Delta V_{OUT(LS)}$</td>
<td>Peak Deviation for Dynamic Load</td>
<td>Load: 0% to 50% to 0% of Full Load, $C_{OUT} = 100\mu F$ X5R Ceramic, $V_{IN} = 5V$, $V_{OUT} = 1.5V$</td>
<td>15</td>
<td>mV</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$t_{SETTLE}$</td>
<td>Settling Time for Dynamic Load Step</td>
<td>Load: 0% to 50% to 0% of Full Load, $V_{OUT} = 1.5V, C_{OUT} = 100\mu F$</td>
<td>10</td>
<td>µs</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$I_{OUT(PK)}$</td>
<td>Output Current Limit</td>
<td>$C_{OUT} = 100\mu F$</td>
<td>8</td>
<td>A</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{IN} = 2.7V$, $V_{OUT} = 1.5V$</td>
<td>11</td>
<td>A</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{IN} = 3.3V$, $V_{OUT} = 1.5V$</td>
<td>13</td>
<td>A</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{IN} = 5V$, $V_{OUT} = 1.5V$</td>
<td></td>
<td></td>
<td>A</td>
<td></td>
</tr>
</tbody>
</table>
### ELECTRICAL CHARACTERISTICS

The ● denotes the specifications which apply over the specified internal operating temperature range (Note 2), otherwise specifications are at $T_A = 25^\circ\text{C}$. $V_{IN} = 5\text{V}$ unless otherwise noted. See Figure 1.

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{FB}$</td>
<td>Voltage at FB Pin</td>
<td>$I_{OUT} = 0\text{A}, V_{OUT} = 1.5\text{V}, V_{IN} = 2.7\text{V}$ to $5.5\text{V}$</td>
<td>$0.590$</td>
<td>$0.596$</td>
<td>$0.602$</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>● $0.587$</td>
<td>$0.596$</td>
<td>$0.606$</td>
<td>V</td>
</tr>
<tr>
<td>SS Delay</td>
<td>Internal Soft-Start Delay</td>
<td></td>
<td>$90$</td>
<td></td>
<td></td>
<td>$\mu\text{s}$</td>
</tr>
<tr>
<td>$I_{FB}$</td>
<td></td>
<td></td>
<td>$0.2$</td>
<td></td>
<td></td>
<td>$\mu\text{A}$</td>
</tr>
<tr>
<td>$V_{RUN}$</td>
<td>RUN Pin On/Off Threshold</td>
<td>RUN Rising</td>
<td>$1.4$</td>
<td>$1.55$</td>
<td>$1.7$</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>RUN Falling</td>
<td>$1.3$</td>
<td>$1.4$</td>
<td>$1.5$</td>
<td>V</td>
</tr>
<tr>
<td>TRACK</td>
<td>Tracking Threshold (Rising)</td>
<td>RUN = $V_{IN}$</td>
<td>$0.57$</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>Tracking Threshold (Falling)</td>
<td>RUN = $0\text{V}$</td>
<td>$0.18$</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>Tracking Disable Threshold</td>
<td>$V_{IN} – 0.5$</td>
<td></td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>$R_{FBHI}$</td>
<td>Resistor Between $V_{OUT}$ and FB Pins</td>
<td></td>
<td>$9.95$</td>
<td>$10$</td>
<td>$10.05$</td>
<td>kΩ</td>
</tr>
<tr>
<td>$\Delta V_{PGOOD}$</td>
<td>PGOOD Range</td>
<td></td>
<td>$\pm10$</td>
<td></td>
<td></td>
<td>%</td>
</tr>
<tr>
<td>%Margining</td>
<td>Output Voltage Margining Percentage</td>
<td>$\text{MGN} = V_{IN}, \text{BSEL} = 0\text{V}$</td>
<td>$4$</td>
<td>$5$</td>
<td>$6$</td>
<td>%</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$9$</td>
<td>$10$</td>
<td>$11$</td>
<td>%</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>$14$</td>
<td>$15$</td>
<td>$16$</td>
<td>%</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>$-4$</td>
<td>$-5$</td>
<td>$-6$</td>
<td>%</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>$-9$</td>
<td>$-10$</td>
<td>$-11$</td>
<td>%</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>$-14$</td>
<td>$-15$</td>
<td>$-16$</td>
<td>%</td>
<td></td>
</tr>
</tbody>
</table>

**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** The LTM4608A is tested under pulsed load conditions such that $T_J = T_A$. The LTM4608AE is guaranteed to meet specifications from $0^\circ\text{C}$ to $125^\circ\text{C}$ internal temperature. Specifications over the $-40^\circ\text{C}$ to $125^\circ\text{C}$ internal operating temperature range are assured by design, characterization and correlation with statistical process controls.

The LTM4608AI is guaranteed over the $-40^\circ\text{C}$ to $125^\circ\text{C}$ internal operating temperature range and the LTM4608AMP is tested and guaranteed over the full $-55^\circ\text{C}$ to $125^\circ\text{C}$ internal operating temperature range. Note that the maximum ambient temperature consistent with these specifications is determined by specific operating conditions in conjunction with board layout, the rated package thermal impedance and other environmental factors.

**Note 3:** See output current derating curves for different $V_{IN}, V_{OUT}$ and $T_A$. 

For more information www.linear.com/LTM4608A
TYPICAL PERFORMANCE CHARACTERISTICS

Efficiency vs Load Current

- **CONTINUOUS MODE**
  - 5VIN 1.2VOUT
  - 5VIN 1.5VOUT
  - 5VIN 1.8VOUT
  - 5VIN 2.0VOUT
  - 5VIN 3.3VOUT

Vin (V)

- 2

Vout (V)

- 1.5
- 2.0
- 2.5
- 3
- 5

Iout = 6A

Vout = 1.2V

Vout = 1.5V

Vout = 1.8V

Vout = 2.5V

Vout = 3.3V

Burst Mode Efficiency with 5V Input

Vin (V)

- 4608A G05

Vout (V)

- 1.0
- 0.5
- 0

Iout = 8A

Vout = 1.2V

Vout = 1.5V

Vout = 1.8V

Vout = 2.5V

Vout = 3.3V

Vin to Vout Step-Down Ratio

Vin (V)

- 4608A G06

Vout (V)

- 1.0
- 0.5
- 0

Iout = 6A

Vout = 1.2V

Vout = 1.5V

Vout = 1.8V

Vout = 2.5V

Vout = 3.3V

Load Transient Response

Vin = 5V

Vout = 3.3V

Cout = 100µF X5R

C1 = 100pF C3 = 22µF FROM FIGURE 18
LTM4608A

**TYPICAL PERFORMANCE CHARACTERISTICS**

**Load Transient Response**

- **VIN = 5V**
- **VOUT = 1.5V**
- **COUT = 100µF X5R**
- **C1 = NONE, C3 = NONE FROM FIGURE 18**

**Start-Up**

- **VIN = 5V**
- **VOUT = 1.5V**
- **COUT = 100µF NO LOAD AND 8A LOAD (DEFAULT 100µs SOFT-START)**

**VFB vs Temperature**

- **VIN = 5.5V**
- **VIN = 3.3V**
- **VIN = 2.7V**

**Load Regulation vs Current**

- **FC MODE**
- **VIN = 3.3V**
- **VOUT = 1.5V**

**2.5V Output Current**

- **VIN = 5V**
- **VOUT = 2.5V**

For more information [www.linear.com/LTM4608A](http://www.linear.com/LTM4608A)
PIN FUNCTIONS

\( V_{\text{IN}} \) (C1, C8, C9, D1, D3-D5, D7-D9 and E8): Power Input Pins. Apply input voltage between these pins and GND pins. Recommend placing input decoupling capacitance directly between \( V_{\text{IN}} \) pins and GND pins.

\( V_{\text{OUT}} \) (C10-C11, D10-D11, E9-E11, F9-F11, G9-G11): Power Output Pins. Apply output load between these pins and GND pins. Recommend placing output decoupling capacitance directly between these pins and GND pins. See Table 1.

\( G_{\text{ND}} \) (A1-A11, B1, B9-B11, F3, F7-F8, G1-G8): Power Ground Pins for Both Input and Output Returns.

\( V_{\text{SIN}} \) (F4): Signal Input Voltage. This pin is internally connected to \( V_{\text{IN}} \) through a lowpass filter.

\( G_{\text{ND}} \) (E1): Signal Ground Pin. Return ground path for all analog and low power circuitry. Tie a single connection to GND in the application.

\( M_{\text{ODE}} \) (B5): Mode Select Input. Tying this pin high enables Burst Mode operation. Tying this pin low enables forced continuous operation. Floating this pin or tying it to \( V_{\text{IN}}/2 \) enables pulse-skipping operation.

\( C_{\text{LGI}} \) (B3): External Synchronization Input to Phase Detector. This pin is internally terminated to SGND with a 50k resistor. The phase locked loop will force the internal top power PMOS turn on to be synchronized with the rising edge of the CLKIN signal. Connect this pin to \( V_{\text{SIN}} \) to enable spread spectrum modulation. During external synchronization, make sure the PLLL (E5) pin is not tied to \( V_{\text{IN}} \) or GND.

PLLLPF (E3): Phase Locked Loop Lowpass Filter. An internal lowpass filter is tied to this pin. In spread spectrum mode, placing a capacitor here to SGND controls the slew rate from one frequency to the next. Alternatively, floating this pin allows normal running frequency at 1.5MHz, tying this pin to \( V_{\text{SIN}} \) forces the part to run at 1.33 times its normal frequency (2MHz), tying it to ground forces the frequency to run at 0.67 times its normal frequency (1MHz).

PHMODE (B4): Phase Selector Input. This pin determines the phase relationship between the internal oscillator and CLKOUT. Tie it high for 2-phase operation, tie it low for 3-phase operation, and float or tie it to \( V_{\text{IN}}/2 \) for 4-phase operation.

MGN (B8): Margining Pin. Increases or decreases the output voltage by the amount specified by the BSEL pin. To disable margining, tie the MGN pin to a voltage divider with 50k resistors from \( V_{\text{IN}} \) to ground. See the Applications Information section and Figure 20.

BSEL (B7): Margining Bit Select Pin. Tying BSEL low selects ±5%, tying it high selects ±10%. Floating it or tying it to \( V_{\text{IN}}/2 \) selects ±15%.

TRACK (E5): Output Voltage Tracking Pin. Voltage tracking is enabled when the TRACK voltage is below 0.57V. If tracking is not desired, then connect the TRACK pin to \( V_{\text{IN}} \). If TRACK is not tied to \( V_{\text{IN}} \), then the TRACK pin’s voltage needs to be below 0.18V before the chip shuts down even though RUN is already low. Do not float this pin. A resistor divider and capacitor can be applied to the TRACK pin to increase the soft-start time of the regulator. See the Applications Information section. Can tie together for parallel operation and tracking. Load current needs to be present during track down.
PIN FUNCTIONS

FB (E7): The Negative Input of the Error Amplifier. Internally, this pin is connected to $V_{OUT}$ with a 10k precision resistor. Different output voltages can be programmed with an additional resistor between FB and GND pins. In PolyPhase® operation, tie FB pins together for parallel operation. See the Applications Information section for details.

$T_H$ (F6): Current Control Threshold and Error Amplifier Compensation Point. The current comparator threshold increases with this control voltage. Tie together in parallel operation.

$I_{THM}$ (F5): Negative Input to the Internal $T_H$ Differential Amplifier. Tie this pin to SGND for single phase operation. For PolyPhase operation, tie the master’s $I_{THM}$ to SGND while connecting all of the $I_{THM}$ pins together.

PGOOD (C7): Output Voltage Power Good Indicator. Open-drain logic output that is pulled to ground when the output voltage is not within ±10% of the regulation point. Disabled during margining.

RUN (F1): Run Control Pin. A voltage above 1.5V will turn on the module.

SW (C3-C5): Switching Node of the Circuit is Used for Testing Purposes. This can be connected to an electrically open circuit copper pad on the board for improved thermal performance.

CLKOUT (F2): Output Clock Signal for PolyPhase Operation. The phase of CLKOUT is determined by the state of the PHMODE pin.
SIMPLIFIED BLOCK DIAGRAM

TABLE 1. Decoupling Requirements. $T_A = 25^\circ C$, Block Diagram Configuration

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>$C_{IN}$</td>
<td>External Input Capacitor Requirement ($V_{IN} = 2.7V$ to $5.5V$, $V_{OUT} = 1.5V$)</td>
<td>$I_{OUT} = 8A$</td>
<td>10</td>
<td></td>
<td></td>
<td>$\mu F$</td>
</tr>
<tr>
<td>$C_{OUT}$</td>
<td>External Output Capacitor Requirement ($V_{IN} = 2.7V$ to $5.5V$, $V_{OUT} = 1.5V$)</td>
<td>$I_{OUT} = 8A$</td>
<td></td>
<td>100</td>
<td></td>
<td>$\mu F$</td>
</tr>
</tbody>
</table>

OPERATION

The LTM4608A is a standalone nonisolated switch mode DC/DC power supply. It can deliver up to 8A of DC output current with few external input and output capacitors. This module provides precisely regulated output voltage programmable via one external resistor from 0.6V DC to 5.0V DC over a 2.7V to 5.5V input voltage. The typical application schematic is shown in Figure 18.

The LTM4608A has an integrated constant frequency current mode regulator and built-in power MOSFET devices with fast switching speed. The typical switching frequency is 1.5MHz. For switching noise sensitive applications, it can be externally synchronized from 0.75MHz to 2.25MHz. Even spread spectrum switching can be implemented in the design to reduce noise.
OPERATION

With current mode control and internal feedback loop compensation, the LTM4608A module has sufficient stability margins and good transient performance with a wide range of output capacitors, even with all ceramic output capacitors.

Current mode control provides cycle-by-cycle fast current limit and thermal shutdown in an overcurrent condition. Internal overvoltage and undervoltage comparators pull the open-drain PGOOD output low if the output feedback voltage exits a ±10% window around the regulation point.

Pulling the RUN pin below 1.3V forces the controller into its shutdown state, by turning off both M1 and M2 at low load current. The TRACK pin is used for programming the output voltage ramp and voltage tracking during start-up. See Applications Information.

The LTM4608A is internally compensated to be stable over all operating conditions. Table 3 provides a guideline for input and output capacitances for several operating conditions. The Linear Technology µModule Power Design Tool is provided for transient and stability analysis. The FB pin is used to program the output voltage with a single external resistor to ground.

Multiphase operation can be easily employed with the synchronization and phase mode controls. Up to 12 phases can be cascaded to run simultaneously with respect to each other by programming the PHMODE pin to different levels. The LTM4608A has clock in and clock out for poly phasing multiple devices or frequency synchronization.

High efficiency at light loads can be accomplished with selectable Burst Mode operation using the MODE pin. These light load features will accommodate battery operation. Efficiency graphs are provided for light load operation in the Typical Performance Characteristics.

Output voltage margining is supported, and can be programmed from ±5% to ±15% using the MGN and BSEL pins. The PGOOD pin is disabled during margining.

APPLICATIONS INFORMATION

The typical LTM4608A application circuit is shown in Figure 18. External component selection is primarily determined by the maximum load current and output voltage. Refer to Table 3 for specific external capacitor requirements for a particular application.

V\text{IN} to V\text{OUT} Step-Down Ratios

There are restrictions in the maximum \( V_{\text{IN}} \) to \( V_{\text{OUT}} \) step-down ratio that can be achieved for a given input voltage. The LTM4608A is 100% duty cycle, but the \( V_{\text{IN}} \) to \( V_{\text{OUT}} \) minimum dropout is a function of its load current. Please refer to the curves in the Typical Performance Characteristics section of this data sheet for more information.

Output Voltage Programming

The PWM controller has an internal 0.596V reference voltage. As shown in the Block Diagram, a 10k 0.5% internal feedback resistor connects \( V_{\text{OUT}} \) and FB pins together. The output voltage will default to 0.596V with no feedback resistor. Adding a resistor \( R_{\text{FB}} \) from FB pin to GND programs the output voltage:

\[
V_{\text{OUT}} = 0.596V \cdot \frac{10k + R_{\text{FB}}}{R_{\text{FB}}}
\]

Table 2. \( R_{\text{FB}} \) Resistor vs Output Voltage

<table>
<thead>
<tr>
<th>( V_{\text{OUT}} )</th>
<th>0.596V</th>
<th>1.2V</th>
<th>1.5V</th>
<th>1.8V</th>
<th>2.5V</th>
<th>3.3V</th>
</tr>
</thead>
<tbody>
<tr>
<td>( R_{\text{FB}} )</td>
<td>Open</td>
<td>10k</td>
<td>6.65k</td>
<td>4.87k</td>
<td>3.09k</td>
<td>2.21k</td>
</tr>
</tbody>
</table>

Input Capacitors

The LTM4608A module should be connected to a low AC impedance DC source. Three 10μF ceramic capacitors are included inside the module. Additional input capacitors are only needed if a large load step is required up to the 4A level. A 47μF to 100μF surface mount aluminum electrolytic bulk capacitor can be used for more input bulk capacitance. This bulk input capacitor is only needed if the input source impedance is compromised by long inductive leads, traces or not enough source capacitance.
APPLICATIONS INFORMATION

If low impedance power planes are used, then this 47µF capacitor is not needed.

For a buck converter, the switching duty-cycle can be estimated as:

\[ D = \frac{V_{OUT}}{V_{IN}} \]

Without considering the inductor current ripple, the RMS current of the input capacitor can be estimated as:

\[ I_{CIN(RMS)} = \frac{I_{OUT(MAX)}}{\eta\%} \cdot \sqrt{D \cdot (1 - D)} \]

In the above equation, \( \eta\% \) is the estimated efficiency of the power module. The bulk capacitor can be a switcher-rated electrolytic aluminum capacitor, polymer capacitor for bulk input capacitance due to high inductance traces or leads. If a low inductance plane is used to power the device, then only one 10µF ceramic is required. The three internal 10µF ceramics are typically rated for 2A of RMS ripple current, so the ripple current at the worse case for 8A maximum current is 4A or less.

Output Capacitors

The LTM4608A is designed for low output voltage ripple noise. The bulk output capacitors defined as \( C_{OUT} \) are chosen with low enough effective series resistance (ESR) to meet the output voltage ripple and transient requirements. \( C_{OUT} \) can be a low ESR tantalum capacitor, a low ESR polymer capacitor or ceramic capacitor. The typical output capacitance range is from 47µF to 220µF. Additional output filtering may be required by the system designer, if further reduction of output ripple or dynamic transient spikes is desired. Table 3 shows a matrix of different output voltages and output capacitors to minimize the voltage droop and overshoot during a 3A/µs transient. The table optimizes total equivalent ESR and total bulk capacitance to optimize the transient performance. Stability criteria are considered in the Table 3 matrix, and the Linear Technology LTpowerCAD™ Design Tool is available for stability analysis. Multiphase operation will reduce effective output ripple as a function of the number of phases. Application Note 77 discusses this noise reduction versus output ripple current cancellation, but the output capacitance will be more a function of stability and transient response. The Linear Technology LTpowerCAD Design Tool will calculate the output ripple reduction as the number phases implemented increases by \( N \) times.

Burst Mode Operation

The LTM4608A is capable of Burst Mode operation in which the power MOSFETs operate intermittently based on load demand, thus saving quiescent current. For applications where maximizing the efficiency at very light loads is a high priority, Burst Mode operation should be applied. To enable Burst Mode operation, simply tie the MODE pin to \( V_{IN} \). During this operation, the peak current of the inductor is set to approximately 20% of the maximum peak current value in normal operation even though the voltage at the \( I_{TH} \) pin indicates a lower value. The voltage at the \( I_{TH} \) pin drops when the inductor’s average current is greater than the load requirement. As the \( I_{TH} \) voltage drops below 0.2V, the BURST comparator trips, causing the internal sleep line to go high and turn off both power MOSFETs.

In sleep mode, the internal circuitry is partially turned off, reducing the quiescent current to about 450µA. The load current is now being supplied from the output capacitor. When the output voltage drops, causing \( I_{TH} \) to rise above 0.25V, the internal sleep line goes low, and the LTM4608A resumes normal operation. The next oscillator cycle will turn on the top power MOSFET and the switching cycle repeats.

Pulse-Skipping Mode Operation

In applications where low output ripple and high efficiency at intermediate currents are desired, pulse-skipping mode should be used. Pulse-skipping operation allows the LTM4608A to skip cycles at low output loads, thus increasing efficiency by reducing switching loss. Floating the MODE pin or tying it to \( V_{IN}/2 \) enables pulse-skipping operation. This allows discontinuous conduction mode (DCM) operation down to near the limit defined by the chip’s minimum on-time (about 100ns). Below this output current level, the converter will begin to skip cycles in order to maintain output regulation. Increasing the output load current slightly, above the minimum required for discontinuous conduction mode, allows constant frequency PWM.
Forced Continuous Operation

In applications where fixed frequency operation is more critical than low current efficiency, and where the lowest output ripple is desired, forced continuous operation should be used. Forced continuous operation can be enabled by tying the MODE pin to GND. In this mode, inductor current is allowed to reverse during low output loads, the ITH voltage is in control of the current comparator threshold throughout, and the top MOSFET always turns on with each oscillator pulse. During start-up, forced continuous mode is disabled and inductor current is prevented from reversing until the LTM4608A’s output voltage is in regulation.

Multiphase Operation

For output loads that demand more than 8A of current, multiple LTM4608As can be cascaded to run out of phase.
to provide more output current without increasing input and output voltage ripple. The CLKIN pin allows the LTM4608A to synchronize to an external clock (between 0.75MHz and 2.25MHz) and the internal phase locked loop allows the LTM4608A to lock onto CLKIN’s phase as well. The CLKOUT signal can be connected to the CLKIN pin of the following LTM4608A stage to line up both the frequency and the phase of the entire system. Tying the PHMODE pin to SVIN, SGND or SVIN/2 (floating) generates a phase difference (between CLKIN and CLKOUT) of 180°, 120° or 90° respectively, which corresponds to a 2-phase, 3-phase or 4-phase operation. A total of 6 phases can be cascaded to run simultaneously with respect to each other by programming the PHMODE pin of each LTM4608A to different levels. For a 6-phase example in Figure 2, the 2nd stage that is 120° out of phase from the 1st stage can generate a 240° (PHMODE = 0) CLKOUT signal for the 3rd stage, which then can generate a CLKOUT signal that’s 420°, or 60° (PHMODE = SVIN) for the 4th stage. With the 60° CLKIN input, the next two stages can shift 120° (PHMODE = 0) for each to generate a 300° signal for the 6th stage. Finally, the signal with a 60° phase shift on the 6th stage (PHMODE is floating) goes back to the 1st stage. Figure 3 shows the configuration for 12-phase operation.

A multiphase power supply significantly reduces the amount of ripple current in both the input and output capacitors. The RMS input ripple current is reduced by, and the effective ripple frequency is multiplied by, the number of phases used (assuming that the input voltage is greater than the number of phases used times the output voltage). The output ripple amplitude is also reduced by the number of phases used.

The LTM4608A device is an inherently current mode con-
APPLICATIONS INFORMATION

Trolled device. Parallel modules will have very good current sharing. This will balance the thermals on the design. Tie the ITH pins of each LTM4608A together to share the current evenly. To reduce ground potential noise, tie the ITHM pins of all LTM4608As together and then connect to the SGND at only one point. Figure 19 shows a schematic of the parallel design. The FB pins of the parallel module are tied together. With parallel operation, input and output capacitors may be reduced in part according to the operating duty cycle.

Input RMS Ripple Current Cancellation

Application Note 77 provides a detailed explanation of multiphase operation. The input RMS ripple current cancellation mathematical derivations are presented, and a graph is displayed representing the RMS ripple current reduction as a function of the number of interleaved phases. Figure 4 shows this graph.

Spread Spectrum Operation

Switching regulators can be particularly troublesome where electromagnetic interference (EMI) is concerned. Switching regulators operate on a cycle-by-cycle basis to transfer power to an output. In most cases, the frequency of operation is fixed based on the output load. This method of conversion creates large components of noise at the frequency of operation (fundamental) and multiples of the operating frequency (harmonics).

To reduce this noise, the LTM4608A can run in spread spectrum operation by tying the CLKin pin to SVin. In spread spectrum operation, the LTM4608A’s internal oscillator is designed to produce a clock pulse whose period is random on a cycle-by-cycle basis but fixed between 70% and 130% of the nominal frequency. This has the benefit of spreading the switching noise over a range of frequencies, thus significantly reducing the peak noise. Spread spectrum operation is disabled if

![Figure 4. Normalized Input RMS Ripple Current vs Duty Factor for One to Six Phases](image-url)
APPLICATIONS INFORMATION

CLKIN is tied to ground or if it's driven by an external frequency synchronization signal. A capacitor value of 0.01µF must be placed from the PLLLPF pin to ground to control the slew rate of the spread spectrum frequency change. Add a control ramp on the TRACK pin with RSR and CSR referenced to VIN. Figure 21 shows an example for spread spectrum operation.

\[ R_{SR} \geq \frac{1}{\ln \left( 1 - \frac{0.592}{V_{IN}} \right) \cdot 500 \cdot C_{SR}} \]

Output Voltage Tracking

Output voltage tracking can be programmed externally using the TRACK pin. The output can be tracked up and down with another regulator. The master regulator's output is divided down with an external resistor divider that is the same as the slave regulator's feedback divider to implement coincident tracking. The LTM4608A uses an accurate 10k resistor internally for the top feedback resistor. Figure 5 shows an example of coincident tracking:

\[ \text{Slave} = \left( 1 + \frac{10k}{R_{FB4}} \right) \cdot V_{TRACK} \]

\( V_{TRACK} \) is the track ramp applied to the slave's track pin. \( V_{TRACK} \) has a control range of 0V to 0.596V, or the internal reference voltage. When the master's output is divided down with the same resistor values used to set the slave's output, this resistor divider is connected to the slave's track pin. The slave will then coincident track with the master until it reaches its final value. The master will continue to its final value from the slave's regulation point. Voltage tracking is disabled when \( V_{TRACK} \) is more than 0.596V.

Figure 5. Dual Outputs (3.3V and 1.5V) with Tracking
The track pin of the master can be controlled by an external ramp or by \( R_{SR} \) and \( C_{SR} \) in Figure 5 referenced to \( V_{IN} \). The RC ramp time can be programmed using equation:

\[
 t = -\left( \ln \left( 1 - \frac{0.596V}{V_{IN}} \right) \right) \cdot R_{SR} \cdot C_{SR}
\]

Ratiometric tracking can be achieved by a few simple calculations and the slew rate value applied to the master’s track pin. As mentioned above, the TRACK pin has a control range from 0V to 0.596V. The master’s TRACK pin slew rate is directly equal to the master’s output slew rate in Volts/Time:

\[
 \frac{MR}{SR} = 10k
\]

where \( MR \) is the master’s output slew rate and \( SR \) is the slave’s output slew rate in Volts/Time. When coincident tracking is desired, then \( MR \) and \( SR \) are equal, thus \( R_{FB3} \) is equal the 10k. \( R_{FB4} \) is derived from equation:

\[
 R_{FB4} = \frac{0.596V}{V_{FB} + \frac{V_{FB}}{10k} - \frac{V_{TRACK}}{R_{FB3}}}
\]

where \( V_{FB} \) is the feedback voltage reference of the regulator and \( V_{TRACK} \) is 0.596V. Since \( R_{FB3} \) is equal to the 10k top feedback resistor of the slave regulator in equal slew rate or coincident tracking, then \( R_{FB4} \) is equal to \( R_{FB2} \) with \( V_{FB} = V_{TRACK} \). Therefore \( R_{FB3} = 10k \) and \( R_{FB4} = 6.65k \) in Figure 5.

In ratiometric tracking, a different slew rate maybe desired for the slave regulator. \( R_{FB3} \) can be solved for when \( SR \) is slower than \( MR \). Make sure that the slave supply slew rate is chosen to be fast enough so that the slave output voltage will reach it final value before the master output.

For example: \( MR = 3.3V/\text{ms} \) and \( SR = 1.5V/\text{ms} \). Then \( R_{FB3} = 22.1k \). Solve for \( R_{FB4} \) to equal to 4.87k.

For applications that do not require tracking or sequencing, simply tie the TRACK pin to \( SV_{IN} \) to let RUN control the turn on/off. Connecting TRACK to \( SV_{IN} \) also enables the \( \sim100\mu\text{s} \) of internal soft-start during start-up. Load current needs to be present during track down.

**Power Good**

The PGOOD pin is an open-drain pin that can be used to monitor valid output voltage regulation. This pin monitors a \( \pm10\% \) window around the regulation point. As shown in Figure 20, the sequencing function can be realized in a dual output application by controlling the RUN pins and the PGOOD signals from each other. The 1.5V output begins its soft starting after the PGOOD signal of 3.3V output becomes high, and 3.3V output starts its shut down after the PGOOD signal of 1.5V output becomes low. This can be applied to systems that require voltage sequencing between the core and sub-power supplies.
APPLICATIONS INFORMATION

Slope Compensation
The module has already been internally compensated for all output voltages. Table 3 is provided for most application requirements. A spice model will be provided for other control loop optimization. For single module operation, connect I_{THM} pin to SGND. For parallel operation, tie I_{THM} pins together and then connect to SGND at one point. Tie I_{TH} pins together to share currents evenly for all phases.

Output Margining
For a convenient system stress test on the LTM4608A’s output, the user can program the LTM4608A’s output to ±5%, ±10% or ±15% of its normal operational voltage. The margin pin with a voltage divider is driven with a small three-state gate as shown in Figure 18, for the three margin states (high, low, no margin). When the MGN pin is < 0.3V, it forces negative margining in which the output voltage is below the regulation point. When MGN is > V_{IN} – 0.3V, the output voltage is forced above the regulation point. The amount of output voltage margining is determined by the BSEL pin. When BSEL is low, it is 5%. When BSEL is high, it is 10%. When BSEL is floating, it is 15%. When margining is active, the internal output overvoltage and undervoltage comparators are disabled and PGOOD remains high. Margining is disabled by tying the MGN pin to a voltage divider as shown in Figure 20.

Thermal Considerations and Output Current Derating
The power loss curves in Figures 7 and 8 can be used in coordination with the load current derating curves in Figures 9 to 16 for calculating an approximate $\theta_{JA}$ for the module with various heat sinking methods. Thermal models are derived from several temperature measurements at the bench, and thermal modeling analysis. Thermal Application Note 103 provides a detailed explanation of the analysis for the thermal models and the derating curves. Tables 4 and 5 provide a summary of the equivalent $\theta_{JA}$ parameters are correlated to the measured values and improve with air flow. The junction temperature is maintained at 125°C or below for the derating curves.

![Figure 7. 3.3Vin, 2.5V and 1.5VOut Power Loss](image1)

![Figure 8. 5Vin, 3.3V and 1.5VOut Power Loss](image2)
APPLICATIONS INFORMATION

Figure 9. No Heat Sink with 3.3\text{VIN} to 1.5\text{VOUT}

Figure 10. BGA Heat Sink with 3.3\text{VIN} to 1.5\text{VOUT}

Figure 11. No Heat Sink with 5\text{VIN} to 1.5\text{VOUT}

Figure 12. BGA Heat Sink with 5\text{VIN} to 1.5\text{VOUT}

Figure 13. No Heat Sink with 3.3\text{VIN} to 2.5\text{VOUT}

Figure 14. BGA Heat Sink with 3.3\text{VIN} to 2.5\text{VOUT}
Table 4. 1.5V Output

<table>
<thead>
<tr>
<th>DERATING CURVE</th>
<th>V_IN (V)</th>
<th>POWER LOSS CURVE</th>
<th>AIR FLOW (LFM)</th>
<th>HEAT SINK</th>
<th>θ_JA (°C/W)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Figures 9, 11</td>
<td>3.3, 5</td>
<td>Figures 7, 8</td>
<td>0</td>
<td>None</td>
<td>25</td>
</tr>
<tr>
<td>Figures 9, 11</td>
<td>3.3, 5</td>
<td>Figures 7, 8</td>
<td>200</td>
<td>None</td>
<td>21</td>
</tr>
<tr>
<td>Figures 9, 11</td>
<td>3.3, 5</td>
<td>Figures 7, 8</td>
<td>400</td>
<td>None</td>
<td>20</td>
</tr>
<tr>
<td>Figures 10, 12</td>
<td>3.3, 5</td>
<td>Figures 7, 8</td>
<td>0</td>
<td>BGA Heat Sink</td>
<td>23.5</td>
</tr>
<tr>
<td>Figures 10, 12</td>
<td>3.3, 5</td>
<td>Figures 7, 8</td>
<td>200</td>
<td>BGA Heat Sink</td>
<td>22</td>
</tr>
<tr>
<td>Figures 10, 12</td>
<td>3.3, 5</td>
<td>Figures 7, 8</td>
<td>400</td>
<td>BGA Heat Sink</td>
<td>22</td>
</tr>
</tbody>
</table>

Table 5. 3.3V Output

<table>
<thead>
<tr>
<th>DERATING CURVE</th>
<th>V_IN (V)</th>
<th>POWER LOSS CURVE</th>
<th>AIR FLOW (LFM)</th>
<th>HEAT SINK</th>
<th>θ_JA (°C/W)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Figure 15</td>
<td>5</td>
<td>Figure 8</td>
<td>0</td>
<td>None</td>
<td>25</td>
</tr>
<tr>
<td>Figure 15</td>
<td>5</td>
<td>Figure 8</td>
<td>200</td>
<td>None</td>
<td>21</td>
</tr>
<tr>
<td>Figure 15</td>
<td>5</td>
<td>Figure 8</td>
<td>400</td>
<td>None</td>
<td>20</td>
</tr>
<tr>
<td>Figure 16</td>
<td>5</td>
<td>Figure 8</td>
<td>0</td>
<td>BGA Heat Sink</td>
<td>23.5</td>
</tr>
<tr>
<td>Figure 16</td>
<td>5</td>
<td>Figure 8</td>
<td>200</td>
<td>BGA Heat Sink</td>
<td>22</td>
</tr>
<tr>
<td>Figure 16</td>
<td>5</td>
<td>Figure 8</td>
<td>400</td>
<td>BGA Heat Sink</td>
<td>22</td>
</tr>
</tbody>
</table>
APPLICATIONS INFORMATION

Safety Considerations
The LTM4608A modules do not provide isolation from $V_{IN}$ to $V_{OUT}$. There is no internal fuse. If required, a slow blow fuse with a rating twice the maximum input current needs to be provided to protect each unit from catastrophic failure.

Layout Checklist/Example
The high integration of LTM4608A makes the PCB board layout very simple and easy. However, to optimize its electrical and thermal performance, some layout considerations are still necessary.

- Use large PCB copper areas for high current path, including $V_{IN}$, GND and $V_{OUT}$. It helps to minimize the PCB conduction loss and thermal stress.
- Place high frequency ceramic input and output capacitors next to the $V_{IN}$, GND and $V_{OUT}$ pins to minimize high frequency noise.
- Place a dedicated power ground layer underneath the unit.
- To minimize the via conduction loss and reduce module thermal stress, use multiple vias for interconnection between top layer and other power layers.
- Do not put vias directly on the pads, unless they are capped.
- Use a separated SGND ground copper area for components connected to signal pins. Connect the SGND to GND underneath the unit.

Figure 17 gives a good example of the recommended layout.

*Figure 17. Recommended PCB Layout (LGA Shown, for BGA Use Circle Pads)*
TYPICAL APPLICATIONS

**Figure 18.** Typical 3V to 5.5V\textsubscript{IN}, 2.5V at 8A Design

**Figure 19.** Two LTM4608As in Parallel, 1.5V at 16A Design. See Also Dual 8A per Channel LTM4616
Figure 20. Dual LTM4608A Output Sequencing Application. See Also Dual 8A per Channel LTM4616

Figure 21. 2.7V to 5.5VIN, 1.2VOUT Design in Spread Spectrum Operation
TYPICAL APPLICATIONS

Figure 22. 4-Phase, Four Outputs (3.3V, 2.5V, 1.8V and 1.5V) with Tracking
## PACKAGE DESCRIPTION


---

### BGA Package

**68-Lead (15.00mm × 9.00mm × 3.42mm)**

(Reference LTC DWG# 05-08-1993 Rev D)

---

### Dimensions Table

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Min</th>
<th>Nom</th>
<th>Max</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>3.22</td>
<td>3.42</td>
<td>3.62</td>
<td></td>
</tr>
<tr>
<td>A1</td>
<td>0.59</td>
<td>0.60</td>
<td>0.70</td>
<td></td>
</tr>
<tr>
<td>A2</td>
<td>2.72</td>
<td>2.82</td>
<td>2.92</td>
<td></td>
</tr>
<tr>
<td>b</td>
<td>0.60</td>
<td>0.75</td>
<td>0.90</td>
<td></td>
</tr>
<tr>
<td>b1</td>
<td>0.60</td>
<td>0.63</td>
<td>0.66</td>
<td></td>
</tr>
<tr>
<td>D</td>
<td>15.00</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>E</td>
<td>9.60</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>e</td>
<td>1.27</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>f</td>
<td>12.70</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>g</td>
<td>7.62</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>H1</td>
<td>0.27</td>
<td>0.32</td>
<td>0.37</td>
<td></td>
</tr>
<tr>
<td>H2</td>
<td>2.45</td>
<td>2.50</td>
<td>2.55</td>
<td></td>
</tr>
<tr>
<td>aab</td>
<td>0.15</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>bbb</td>
<td>0.10</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0.20</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0.30</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0.15</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**NOTES:**

1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994
2. ALL DIMENSIONS ARE IN MILLIMETERS
3. BALL DESIGNATION PER JESD MS-028 AND JEP95
4. DETAILS OF PIN #1 IDENTIFIER ARE OPTIONAL, BUT MUST BE LOCATED WITHIN THE ZONE INDICATED. THE PIN #1 IDENTIFIER MAY BE EITHER A MOLD OR MARKED FEATURE.
5. PRIMARY DATUM – Z- IS SEATING PLANE
6. SOLDER BALL COMPOSITION CAN BE 96.5% Sn/3.0% Ag/0.5% Cu OR Sn Pb EUTECTIC
7. PACKAGE ROW AND COLUMN LABELING MAY VARY AMONG µModule PRODUCTS. REVIEW EACH PACKAGE LAYOUT CAREFULLY.
PACKAGE DESCRIPTION

Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.

NOTES:

1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994
2. ALL DIMENSIONS ARE IN MILLIMETERS
3. LAND DESIGNATION PER JESD MO-222
4. DETAILS OF PAD #1 IDENTIFIER ARE OPTIONAL, BUT MUST BE LOCATED WITHIN THE ZONE INDICATED. THE PAD #1 IDENTIFIER MAY BE EITHER A MOLD OR MARKED FEATURE
5. PRIMARY DATUM -Z- IS SEATING PLANE
6. THE TOTAL NUMBER OF PADS: 68
7. PACKAGE ROW AND COLUMN LABELING MAY VARY AMONG µModule PRODUCTS. REVIEW EACH PACKAGE LAYOUT CAREFULLY

SYMBOL | TOLERANCE
--- | ---
aaa | 0.15
bbb | 0.10
eee | 0.05
LTM4608A

PACKAGE PHOTOS

- Dimension 1: 15mm x 9mm
- Dimension 2: 15mm x 9mm
- Dimension 3: 15mm x 3.42mm
- Dimension 4: 15mm x 2.82mm

For more information www.linear.com/LTM4608A
# REVISION HISTORY

(Revision history begins at Rev B)

<table>
<thead>
<tr>
<th>REV</th>
<th>DATE</th>
<th>DESCRIPTION</th>
<th>PAGE NUMBER</th>
</tr>
</thead>
<tbody>
<tr>
<td>B</td>
<td>12/10</td>
<td>Voltage changed in the Typical Application drawing. Changes made to the Absolute Maximum Ratings section. Updated the Pin Configuration package dimensions. Changes made to the V\textsubscript{OUT} conditions in the Electrical Characteristics section. Updated Note 2 in the Electrical Characteristics section. Replaced graphs G05 and G06 in the Typical Performance Characteristics section. Updated MGN (B8) in the Pin Functions section. Text changes made to the Applications Information section. Changes made to Figures 5, 18, 20, 21, 23. Updated the Related Parts table.</td>
<td>1, 2, 2, 4, 5, 7, 10, 11, 14, 19, 15, 21, 22, 23</td>
</tr>
<tr>
<td>C</td>
<td>3/11</td>
<td>Updated Pin Configuration drawing Removed Pin Configuration drawing from Pin Functions Added value of 0.22(\mu)H to Inductor in Figure 1 Updated Figure 3 Updated Figure 17 Added Package Photo</td>
<td>2, 8, 9, 13, 20, 24</td>
</tr>
<tr>
<td>D</td>
<td>3/12</td>
<td>Revised the Typical Application circuit. Changed the format of the Pin Assignment Table.</td>
<td>1, 26</td>
</tr>
<tr>
<td>E</td>
<td>8/15</td>
<td>Added BGA package.</td>
<td>2, 24</td>
</tr>
</tbody>
</table>
## Package Description

### Pin Assignment Table

**(Arranged by Pin Number)**

<table>
<thead>
<tr>
<th>PIN NAME</th>
<th>PIN FUNCTION</th>
<th>PIN NAME</th>
<th>PIN FUNCTION</th>
<th>PIN NAME</th>
<th>PIN FUNCTION</th>
<th>PIN NAME</th>
<th>PIN FUNCTION</th>
<th>PIN NAME</th>
<th>PIN FUNCTION</th>
<th>PIN NAME</th>
<th>PIN FUNCTION</th>
<th>PIN NAME</th>
<th>PIN FUNCTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>A1</td>
<td>GND</td>
<td>B1</td>
<td>GND</td>
<td>C1</td>
<td>V_IN</td>
<td>D1</td>
<td>V_IN</td>
<td>E1</td>
<td>SGND</td>
<td>F1</td>
<td>RUN</td>
<td>G1</td>
<td>GND</td>
</tr>
<tr>
<td>A2</td>
<td>GND</td>
<td>B2</td>
<td>–</td>
<td>C2</td>
<td>–</td>
<td>D2</td>
<td>–</td>
<td>E2</td>
<td>–</td>
<td>F2</td>
<td>CLKOUT</td>
<td>G2</td>
<td>GND</td>
</tr>
<tr>
<td>A3</td>
<td>GND</td>
<td>B3</td>
<td>CLarkin</td>
<td>C3</td>
<td>SW</td>
<td>D3</td>
<td>V_IN</td>
<td>E3</td>
<td>PLLPF</td>
<td>F3</td>
<td>GND</td>
<td>G3</td>
<td>GND</td>
</tr>
<tr>
<td>A4</td>
<td>GND</td>
<td>B4</td>
<td>PHMODE</td>
<td>C4</td>
<td>SW</td>
<td>D4</td>
<td>V_IN</td>
<td>E4</td>
<td>–</td>
<td>F4</td>
<td>SV_IN</td>
<td>G4</td>
<td>GND</td>
</tr>
<tr>
<td>A5</td>
<td>GND</td>
<td>B5</td>
<td>MODE</td>
<td>C5</td>
<td>SW</td>
<td>D5</td>
<td>V_IN</td>
<td>E5</td>
<td>TRACK</td>
<td>F5</td>
<td>IPH</td>
<td>G5</td>
<td>GND</td>
</tr>
<tr>
<td>A6</td>
<td>GND</td>
<td>B6</td>
<td>–</td>
<td>C6</td>
<td>–</td>
<td>D6</td>
<td>–</td>
<td>E6</td>
<td>–</td>
<td>F6</td>
<td>IPH</td>
<td>G6</td>
<td>GND</td>
</tr>
<tr>
<td>A7</td>
<td>GND</td>
<td>B7</td>
<td>BSEL</td>
<td>C7</td>
<td>PGOOD</td>
<td>D7</td>
<td>V_IN</td>
<td>E7</td>
<td>FB</td>
<td>F7</td>
<td>GND</td>
<td>G7</td>
<td>GND</td>
</tr>
<tr>
<td>A8</td>
<td>GND</td>
<td>B8</td>
<td>MGN</td>
<td>C8</td>
<td>V_IN</td>
<td>D8</td>
<td>V_IN</td>
<td>E8</td>
<td>V_IN</td>
<td>F8</td>
<td>GND</td>
<td>G8</td>
<td>GND</td>
</tr>
<tr>
<td>A9</td>
<td>GND</td>
<td>B9</td>
<td>GND</td>
<td>C9</td>
<td>V_IN</td>
<td>D9</td>
<td>V_IN</td>
<td>E9</td>
<td>VO_OUT</td>
<td>F9</td>
<td>VO_OUT</td>
<td>G9</td>
<td>VO_OUT</td>
</tr>
<tr>
<td>A10</td>
<td>GND</td>
<td>B10</td>
<td>GND</td>
<td>C10</td>
<td>VO_OUT</td>
<td>D10</td>
<td>VO_OUT</td>
<td>E10</td>
<td>VO_OUT</td>
<td>F10</td>
<td>VO_OUT</td>
<td>G10</td>
<td>VO_OUT</td>
</tr>
<tr>
<td>A11</td>
<td>GND</td>
<td>B11</td>
<td>GND</td>
<td>C11</td>
<td>VO_OUT</td>
<td>D11</td>
<td>VO_OUT</td>
<td>E11</td>
<td>VO_OUT</td>
<td>F11</td>
<td>VO_OUT</td>
<td>G11</td>
<td>VO_OUT</td>
</tr>
</tbody>
</table>

## Related Parts

<table>
<thead>
<tr>
<th>PART NUMBER</th>
<th>DESCRIPTION</th>
<th>COMMENTS</th>
</tr>
</thead>
<tbody>
<tr>
<td>LTM4623</td>
<td>20VIN, 3A Step-Down µModule Regulator</td>
<td>4V ≤ V_IN ≤ 20V, 0.6V ≤ V_OUT ≤ 5.5V, PLL Input, CLKOUT, V_OUT Tracking, PGOOD, 6.25mm × 6.25mm × 1.82mm LGA</td>
</tr>
<tr>
<td>LTM4624</td>
<td>14VIN, 4A Step-Down µModule Regulator</td>
<td>4V ≤ V_IN ≤ 14V, 0.6V ≤ V_OUT ≤ 5.5V, V_OUT Tracking, PGOOD, 6.25mm × 6.25mm × 5.01mm BGA</td>
</tr>
<tr>
<td>LTM4625</td>
<td>20VIN, 5A Step-Down µModule Regulator</td>
<td>4V ≤ V_IN ≤ 20V, 0.6V ≤ V_OUT ≤ 5.5V, PLL Input, CLKOUT, V_OUT Tracking, PGOOD, 6.25mm × 6.25mm × 5.01mm BGA</td>
</tr>
<tr>
<td>LTM4619</td>
<td>Dual, 4A Step-Down µModule Regulator</td>
<td>4.5V ≤ V_IN ≤ 26.5V, 0.8V ≤ V_OUT ≤ 5V, PLL Input, V_OUT Tracking, PGOOD, 15mm × 15mm × 2.82mm LGA</td>
</tr>
<tr>
<td>LTM4618</td>
<td>26VIN, 6A Step-Down µModule Regulator</td>
<td>4.5V ≤ V_IN ≤ 26.5V, 0.8V ≤ V_OUT ≤ 5V, PLL Input, V_OUT Tracking, 9mm × 15mm × 4.32mm LGA</td>
</tr>
<tr>
<td>LTM4614</td>
<td>Dual, 4A µModule Regulator</td>
<td>2.375V ≤ V_IN ≤ 5.5V, 0.8V ≤ V_OUT ≤ 5V, 15mm × 15mm × 2.82mm LGA</td>
</tr>
<tr>
<td>LTM4622</td>
<td>Ultrathin, Dual 2.5A, Single 5A µModule Regulator</td>
<td>3.3V ≤ V_IN ≤ 20V, 0.6V ≤ V_OUT ≤ 5.5V, 6.25mm × 6.25mm × 1.82mm LGA</td>
</tr>
<tr>
<td>LTM4628</td>
<td>Dual 8A, Single 16A µModule Regulator</td>
<td>4.5V ≤ V_IN ≤ 26.5V, 0.6V ≤ V_OUT ≤ 5.5V, 15mm × 15mm × 4.92mm BGA</td>
</tr>
</tbody>
</table>