FEATURES
- Wide Input Voltage Range: Operation from 4.5V to 50V
- Overvoltage Lockout Provides Protection Up to 60V
- Internal High Side and Low Side Power Switches
- No Compensation Required
- 20mA Output Current
- Low Dropout Operation: 100% Duty Cycle
- Low Quiescent Current: 12μA
- Wide Output Voltage Range: 0.8V to \( V_{\text{IN}} \)
- 0.8V ±1% Feedback Voltage Reference
- Adjustable Peak Current Limit
- Internal and External Soft-Start
- Precise RUN Pin Threshold with Adjustable Hysteresis
- Few External Components Required
- Low Profile (0.75mm) 3mm \( \times \) 3mm DFN and Thermally Enhanced MS8E Packages

APPLICATIONS
- 4mA to 20mA Current Loops
- Industrial Control Supplies
- Distributed Power Systems
- Portable Instruments
- Battery-Operated Devices
- Automotive Power Systems

DESCRIPTION
The LTC®3632 is a high efficiency, high voltage step-down DC/DC converter with internal high side and synchronous power switches that draws only 12μA typical DC supply current at no load while maintaining output voltage regulation.

The LTC3632 can supply up to 20mA load current and features a programmable peak current limit that provides a simple method for optimizing efficiency in lower current applications. The LTC3632’s combination of Burst Mode® operation, integrated power switches, low quiescent current, and programmable peak current limit provides high efficiency over a broad range of load currents.

With its wide 4.5V to 50V input range and internal overvoltage monitor capable of protecting the part through 60V surges, the LTC3632 is a robust converter suited for regulating a wide variety of power sources. Additionally, the LTC3632 includes a precise run threshold and soft-start feature to guarantee that the power system start-up is well-controlled in any environment.

The LTC3632 is available in the thermally enhanced 3mm \( \times \) 3mm DFN and MS8E packages.
**LTC3632**

**ABSOLUTE MAXIMUM RATINGS** (Note 1)

- **VIN Supply Voltage**: –0.3V to 60V
- **SW Voltage (DC)**: –0.3V to \((V_{IN} + 0.3V)\)
- **RUN Voltage**: –0.3V to 60V
- **VFB, HYST, I_SET, SS Voltages**: –0.3V to 6V
- **Operating Junction Temperature Range** (Note 2): –40°C to 125°C
- **Storage Temperature Range**: –65°C to 150°C
- **Lead Temperature (Soldering, 10 sec)**: MS8E: 300°C

**ORDER INFORMATION**

<table>
<thead>
<tr>
<th>LEAD FREE FINISH</th>
<th>TAPE AND REEL</th>
<th>PART MARKING*</th>
<th>PACKAGE DESCRIPTION</th>
<th>TEMPERATURE RANGE</th>
</tr>
</thead>
<tbody>
<tr>
<td>LTC3632EMS8E#PBF</td>
<td>LTC3632EMS8E#TRPBF</td>
<td>LTFFZ</td>
<td>8-Lead Plastic MSOP</td>
<td>–40°C to 125°C</td>
</tr>
<tr>
<td>LTC3632IMS8E#PBF</td>
<td>LTC3632IMS8E#TRPBF</td>
<td>LTFFZ</td>
<td>8-Lead Plastic MSOP</td>
<td>–40°C to 125°C</td>
</tr>
<tr>
<td>LTC3632EDD#PBF</td>
<td>LTC3632EDD#TRPBF</td>
<td>LFGB</td>
<td>8-Lead (3mm x 3mm) Plastic DFN</td>
<td>–40°C to 125°C</td>
</tr>
<tr>
<td>LTC3632IDD#PBF</td>
<td>LTC3632IDD#TRPBF</td>
<td>LFGB</td>
<td>8-Lead (3mm x 3mm) Plastic DFN</td>
<td>–40°C to 125°C</td>
</tr>
</tbody>
</table>

Consult LTC Marketing for parts specified with wider operating temperature ranges. *The temperature grade is identified by a label on the shipping container. For more information on lead free part marking, go to: [http://www.linear.com/leadfree/](http://www.linear.com/leadfree/)

For more information on tape and reel specifications, go to: [http://www.linear.com/tapeandreel/]
**ELECTRICAL CHARACTERISTICS**  

*The ● denotes the specifications which apply over the full operating junction temperature range, otherwise specifications are for \( T_A = 25°C \) (Note 2). \( \text{Vin} = 10V \), unless otherwise noted.*

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>V(_{IN})</td>
<td>Input Voltage Operating Range</td>
<td></td>
<td>4.5</td>
<td>50</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>UVLO</td>
<td>V(_{IN}) Undervoltage Lockout</td>
<td>V(_{IN}) Rising</td>
<td>3.80</td>
<td>4.15</td>
<td>4.50</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>V(_{IN}) Falling</td>
<td>3.75</td>
<td>4.00</td>
<td>4.35</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Hysteresis</td>
<td></td>
<td></td>
<td>150</td>
<td>mV</td>
</tr>
<tr>
<td>OVLO</td>
<td>V(_{IN}) Overvoltage Lockout</td>
<td>V(_{IN}) Rising</td>
<td>54</td>
<td>56</td>
<td>59</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>V(_{IN}) Falling</td>
<td>52</td>
<td>54</td>
<td>57</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Hysteresis</td>
<td></td>
<td></td>
<td>2</td>
<td>V</td>
</tr>
<tr>
<td>I(_{Q})</td>
<td>DC Supply Current (Note 3)</td>
<td>Active Mode</td>
<td>125</td>
<td>220</td>
<td>μA</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Sleep Mode</td>
<td>12</td>
<td>22</td>
<td>μA</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Shutdown Mode</td>
<td>3</td>
<td>6</td>
<td>μA</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output Supply (V(_{FB}))</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>V(_{FB})</td>
<td>Feedback Comparator Trip Voltage</td>
<td>V(_{FB}) Rising</td>
<td>0.792</td>
<td>0.800</td>
<td>0.808</td>
<td>V</td>
</tr>
<tr>
<td>V(_{HYST})</td>
<td>Feedback Comparator Hysteresis Voltage</td>
<td></td>
<td>●</td>
<td>3</td>
<td>5</td>
<td>7</td>
</tr>
<tr>
<td>I(_{FB})</td>
<td>Feedback Pin Current</td>
<td>V(_{FB}) = 1V</td>
<td>–10</td>
<td>0</td>
<td>10</td>
<td>nA</td>
</tr>
<tr>
<td>(\Delta V_{LINEREG})</td>
<td>Feedback Voltage Line Regulation</td>
<td>V(_{IN}) = 4.5V to 50V</td>
<td>0.001</td>
<td>%/V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Operation</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>V(_{RUN})</td>
<td>RUN Pin Threshold Voltage</td>
<td>RUN Rising</td>
<td>1.17</td>
<td>1.21</td>
<td>1.25</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>RUN Falling</td>
<td>1.06</td>
<td>1.10</td>
<td>1.14</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Hysteresis</td>
<td></td>
<td></td>
<td>110</td>
<td>mV</td>
</tr>
<tr>
<td>I(_{RUN})</td>
<td>RUN Pin Leakage Current</td>
<td>RUN = 1.3V</td>
<td>–10</td>
<td>0</td>
<td>10</td>
<td>nA</td>
</tr>
<tr>
<td>V(_{HYSTL})</td>
<td>Hysteresis Pin Voltage Low</td>
<td>RUN &lt; 1V, I(_{HYST} = 1mA)</td>
<td>0.07</td>
<td>0.1</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>I(_{HYST})</td>
<td>Hysteresis Pin Leakage Current</td>
<td>V(_{HYST} = 1.3V)</td>
<td>–10</td>
<td>0</td>
<td>10</td>
<td>nA</td>
</tr>
<tr>
<td>I(_{SS})</td>
<td>Soft-Start Pin Pull-Up Current</td>
<td>V(_{SS} &lt; 1.5V)</td>
<td>4.5</td>
<td>5.5</td>
<td>6.5</td>
<td>μA</td>
</tr>
<tr>
<td>I(_{NTSS})</td>
<td>Internal Soft-Start Time</td>
<td>SS Pin Floating</td>
<td>0.75</td>
<td>ms</td>
<td></td>
<td></td>
</tr>
<tr>
<td>I(_{PEAK})</td>
<td>Peak Current Trip Threshold</td>
<td>I(_{SET}) Floating</td>
<td>40</td>
<td>50</td>
<td>60</td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>500k Resistor from I(_{SET}) to GND</td>
<td>25</td>
<td></td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>I(_{SET}) Shorted to GND</td>
<td>8</td>
<td>10</td>
<td>13</td>
<td>mA</td>
</tr>
<tr>
<td>R(_{ON})</td>
<td>Power Switch On-Resistance</td>
<td>Top Switch</td>
<td>5.0</td>
<td></td>
<td></td>
<td>Ω</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Bottom Switch</td>
<td>2.5</td>
<td></td>
<td></td>
<td>Ω</td>
</tr>
</tbody>
</table>

**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** The LTC3632 is tested under pulsed load conditions such that \( T_J = T_A \). LTC3632E is guaranteed to meet specifications from 0°C to 85°C junction temperature. Specifications over the –40°C to 125°C operating junction temperature range are assured by design, characterization and correlation with statistical process controls. The LTC3632i is guaranteed over the full –40°C to 125°C operating junction temperature range. Note that the maximum ambient temperature consistent with these specifications is determined by specific operating conditions in conjunction with board layout, the rated package thermal impedance and other environmental factors. The junction temperature \( T_J \), in °C, and power dissipation \( P_D \), in Watts) according to the formula:

\[
T_J = T_A + (P_D \times \theta_{JA}),
\]

where \( \theta_{JA} \) (in °C/W) is the package thermal impedance.

**Note 3:** Dynamic supply current is higher due to the gate charge being delivered at the switching frequency. See Applications Information.
**TYPICAL PERFORMANCE CHARACTERISTICS**  
\(T_A = 25^\circ \text{C}, \text{ unless otherwise noted.}\)

- **Efficiency vs Load Current, \(V_{OUT} = 5\text{V}\)**
- **Efficiency vs Load Current, \(V_{OUT} = 3.3\text{V}\)**
- **Efficiency vs Load Current, \(V_{OUT} = 2.5\text{V}\)**

- **Efficiency vs Input Voltage**
- **Line Regulation**
- **Load Regulation**

- **Feedback Comparator Trip Voltage vs Temperature**
- **Feedback Comparator Hysteresis Voltage vs Temperature**
- **Peak Current Trip Threshold vs Temperature and \(I_{SET}\)**
**TYPICAL PERFORMANCE CHARACTERISTICS**  \( T_A = 25^\circ C, \) unless otherwise noted.

<table>
<thead>
<tr>
<th>Graphical Representation</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Peak Current Trip Threshold</strong> vs ( R_{\text{SET}} )</td>
</tr>
<tr>
<td><strong>Peak Current Trip Threshold</strong> vs Input Voltage</td>
</tr>
<tr>
<td><strong>Quiescent Supply Current</strong> vs Input Voltage</td>
</tr>
<tr>
<td><strong>Quiescent Supply Current</strong> vs Temperature</td>
</tr>
<tr>
<td><strong>Switch On-Resistance</strong> vs Input Voltage</td>
</tr>
<tr>
<td><strong>Switch On-Resistance</strong> vs Temperature</td>
</tr>
<tr>
<td><strong>Switch Leakage Current</strong> vs Temperature</td>
</tr>
<tr>
<td><strong>RUN Comparator Threshold Voltage</strong> vs Temperature</td>
</tr>
<tr>
<td><strong>Operating Waveforms</strong></td>
</tr>
</tbody>
</table>

- **Peak Current Trip Threshold** vs \( R_{\text{SET}} \)
  - \( V_{\text{IN}} = 10V \)

- **Peak Current Trip Threshold** vs Input Voltage
  - \( V_{\text{IN}} = 10V \)
  - \( I_{\text{SET}} \) OPEN
  - \( R_{\text{SET}} = 500k \)
  - \( I_{\text{SET}} = \text{GND} \)

- **Quiescent Supply Current** vs Input Voltage

- **Quiescent Supply Current** vs Temperature
  - \( V_{\text{IN}} = 10V \)

- **Switch On-Resistance** vs Input Voltage
  - \( V_{\text{IN}} = 10V \)
  - TOP
  - BOTTOM

- **Switch On-Resistance** vs Temperature

- **Switch Leakage Current** vs Temperature
  - \( V_{\text{IN}} = 50V \)

- **RUN Comparator Threshold Voltage** vs Temperature
  - \( V_{\text{IN}} = 48V \)
  - \( V_{\text{OUT}} = 5V \)
  - \( I_{\text{LOAD}} = 10mA \)

**Note:** All measurements are at \( T_A = 25^\circ C \), unless otherwise specified.
PIN FUNCTIONS

SW (Pin 1): Switch Node Connection to Inductor. This pin connects to the drains of the internal power MOSFET switches.

VIN (Pin 2): Main Supply Pin. A ceramic bypass capacitor should be tied between this pin and GND (Pin 8).

ISET (Pin 3): Peak Current Set Input. A resistor from this pin to ground sets the peak current trip threshold. Leave floating for the maximum peak current (50mA). Short this pin to ground for the minimum peak current (10mA). A 1µA current is sourced out of this pin.

SS (Pin 4): Soft-Start Control Input. A capacitor to ground at this pin sets the ramp time to full current output during start-up. A 5.5µA current is sourced out of this pin. If left floating, the ramp time defaults to an internal 0.75ms soft-start.

RUN (Pin 5): Run Control Input. A voltage on this pin above 1.2V enables normal operation. Forcing this pin below 0.7V shuts down the LTC3632, reducing quiescent current to approximately 3µA.

VFB (Pin 6): Output Voltage Feedback. Connect to an external resistive divider to divide the output voltage down for comparison to the 0.8V reference.

HYST (Pin 7): Run Hysteresis Open-Drain Logic Output. This pin is pulled to ground when RUN (Pin 5) is below 1.2V. This pin can be used to adjust the RUN pin hysteresis. See Applications Information.

GND (Pin 8, Exposed Pad Pin 9): Ground. The exposed pad must be soldered to the printed circuit board ground plane for optimal electrical and thermal performance.
**OPERATION (Refer to Block Diagram)**

The LTC3632 is a step-down DC/DC converter with internal power switches that uses Burst Mode control, combining low quiescent current with high switching frequency, which results in high efficiency across a wide range of load currents. Burst Mode operation functions by using short “burst” cycles to ramp the inductor current through the internal power switches, followed by a sleep cycle where the power switches are off and the load current is supplied by the output capacitor. During the sleep cycle, the LTC3632 draws only 12µA of supply current. At light loads, the burst cycles are a small percentage of the total cycle time which minimizes the average supply current, greatly improving efficiency.

**Main Control Loop**

The feedback comparator monitors the voltage on the VFB pin and compares it to an internal 800mV reference. If this voltage is greater than the reference, the comparator activates a sleep mode in which the power switches and current comparators are disabled, reducing the VIN pin supply current to only 12µA. As the load current discharges the output capacitor, the voltage on the VFB pin decreases. When this voltage falls 5mV below the 800mV reference, the feedback comparator trips and enables burst cycles.

At the beginning of the burst cycle, the internal high side power switch (P-channel MOSFET) is turned on and the inductor current begins to ramp up. The inductor current increases until either the current exceeds the peak current comparator threshold or the voltage on the VFB pin exceeds 800mV, at which time the high side power switch is turned off and the low side power switch (N-channel MOSFET) turns on. The inductor current ramps down until the reverse-current comparator trips, signaling that the current is close to zero. If the voltage on the VFB pin is still less than the 800mV reference, the high side power switch is turned on again and another cycle commences. The average current during a burst cycle will normally be greater than the average load current. For this architecture, the maximum average output current is equal to half of the peak current.

The hysteretic nature of this control architecture results in a switching frequency that is a function of the input voltage, output voltage and inductor value. This behavior provides inherent short-circuit protection. If the output is shorted to ground, the inductor current will decay very slowly during a single switching cycle. Since the high side switch turns on only when the inductor current is near zero, the LTC3632 inherently switches at a lower frequency during start-up or short-circuit conditions.

**Start-Up and Shutdown**

If the voltage on the RUN pin is less than 0.7V, the LTC3632 enters a shutdown mode in which all internal circuitry is disabled, reducing the DC supply current to 3µA. When the voltage on the RUN pin exceeds 1.2V, normal operation of the main control loop is enabled. The RUN pin comparator has 110mV of internal hysteresis, and therefore must fall below 1.1V to disable the main control loop.

The HYST pin provides an added degree of flexibility for the RUN pin operation. This open-drain output is pulled to ground whenever the RUN comparator is not tripped, signaling that the LTC3632 is not in normal operation. In applications where the RUN pin is used to monitor the VIN voltage through an external resistive divider, the HYST pin can be used to increase the effective RUN comparator hysteresis.

An internal 0.75ms soft-start function limits the ramp rate of the output voltage on start-up to prevent excessive input supply droop. If a longer ramp time and consequently less supply droop is desired, a capacitor can be placed from the SS pin to ground. The 5µA current that is sourced out of this pin will create a smooth voltage ramp on the capacitor. If this ramp rate is slower than the internal 0.75ms soft-start, then the output voltage will be limited by the ramp rate.
OPERATION  (Refer to Block Diagram)

on the SS pin instead. The internal and external soft-start functions are reset on start-up and after an undervoltage or overvoltage event on the input supply.

In order to ensure a smooth start-up transition in any application, the internal soft-start also ramps the peak inductor current from 10mA during its 0.75ms ramp time to the set peak current threshold. The external ramp on the SS pin does not limit the peak inductor current during start-up; however, placing a capacitor from the ISET pin to ground does provide this capability.

Peak Inductor Current Programming
The offset of the peak current comparator nominally provides a peak inductor current of 50mA. This peak inductor current can be adjusted by placing a resistor from the ISET pin to ground. The 1µA current sourced out of this pin through the resistor generates a voltage that is translated into an offset in the peak current comparator, which limits the peak inductor current.

Input Undervoltage and Overvoltage Lockout
The LTC3632 implements a protection feature which disables switching when the input voltage is not within the 4.5V to 50V operating range. If $V_{\text{IN}}$ falls below 4V typical (4.35V maximum), an undervoltage detector disables switching. Similarly, if $V_{\text{IN}}$ rises above 55V typical (53V minimum), an overvoltage detector disables switching. When switching is disabled, the LTC3632 can safely sustain input voltages up to the absolute maximum rating of 60V. Switching is enabled when the input voltage returns to the 4.5V to 50V operating range.
APPLICATIONS INFORMATION

The basic LTC3632 application circuit is shown on the front page of this data sheet. External component selection is determined by the maximum load current requirement and begins with the selection of the peak current programming resistor, \( R_{\text{ISET}} \). The inductor value \( L \) can then be determined, followed by capacitors \( C_{\text{IN}} \) and \( C_{\text{OUT}} \).

**Peak Current Resistor Selection**

The peak current comparator has a maximum current limit of 50mA nominally, which results in a maximum average current of 25mA. For applications that demand less current, the peak current threshold can be reduced to as little as 10mA. This lower peak current allows the use of lower value, smaller components (input capacitor, output capacitor and inductor), resulting in lower input supply ripple and a smaller overall DC/DC converter. The threshold can be easily programmed with an appropriately chosen resistor (\( R_{\text{ISET}} \)) between the \( I_{\text{SET}} \) pin and ground. The value of resistor for a particular peak current can be computed by using Figure 1 or the following equation:

\[
R_{\text{ISET}} = I_{\text{PEAK}} \cdot 21 \cdot 10^6
\]

where 10mA < \( I_{\text{PEAK}} \) < 50mA.

The peak current is internally limited to be within the range of 10mA to 50mA. Shorting the \( I_{\text{SET}} \) pin to ground programs the current limit to 10mA, and leaving it floating sets the current limit to the maximum value of 50mA. When selecting this resistor value, be aware that the maximum average output current for this architecture is limited to half of the peak current. Therefore, be sure to select a value that sets the peak current with enough margin to provide adequate load current under all foreseeable operating conditions.

**Inductor Selection**

The inductor, input voltage, output voltage and peak current determine the switching frequency of the LTC3632. For a given input voltage, output voltage and peak current, the inductor value sets the switching frequency when the output is in regulation. A good first choice for the inductor value can be determined by the following equation:

\[
L = \left( \frac{V_{\text{OUT}}}{f \cdot I_{\text{PEAK}}} \right) \left( 1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}} \right)
\]

The variation in switching frequency with input voltage and inductance is shown in the following two figures for typical values of \( V_{\text{OUT}} \). For lower values of \( I_{\text{PEAK}} \), multiply the frequency in Figure 2 and Figure 3 by 50mA/\( I_{\text{PEAK}} \).

An additional constraint on the inductor value is the LTC3632’s 100ns minimum on-time of the high side switch. Therefore, in order to keep the current in the inductor well controlled, the inductor value must be chosen so that it is larger than \( L_{\text{MIN}} \), which can be computed as follows:

\[
L_{\text{MIN}} = \frac{V_{\text{IN}(\text{MAX})} \cdot t_{\text{ON}(\text{MIN})}}{I_{\text{PEAK}(\text{MAX})}}
\]

where \( V_{\text{IN}(\text{MAX})} \) is the maximum input supply voltage for the application, \( t_{\text{ON}(\text{MIN})} \) is 100ns, and \( I_{\text{PEAK}(\text{MAX})} \) is the maximum allowed peak inductor current. Although the above equation provides the minimum inductor value, higher efficiency is generally achieved with a larger inductor value, which produces a lower switching frequency. For a given inductor type, however, as inductance is increased DC resistance (DCR) also increases. Higher DCR translates into higher copper losses and lower current rating, both of which place an upper limit on the inductance. The recommended range of inductor values for small surface mount inductors as a function of peak current is shown in Figure 4. The values in this range are a good compromise between the trade-offs discussed above. For applications
where board area is not a limiting factor, inductors with larger cores can be used, which extends the recommended range of Figure 4 to larger values.

**Inductor Core Selection**

Once the value for L is known, the type of inductor must be selected. High efficiency converters generally cannot afford the core loss found in low cost powdered iron cores, forcing the use of the more expensive ferrite cores. Actual core loss is independent of core size for a fixed inductor value but is very dependent of the inductance selected. As the inductance increases, core losses decrease. Unfortunately, increased inductance requires more turns of wire and therefore copper losses will increase.

Ferrite designs have very low core losses and are preferred at high switching frequencies, so design goals can concentrate on copper loss and preventing saturation. Ferrite core material saturates “hard,” which means that inductance collapses abruptly when the peak design current is exceeded. This results in an abrupt increase in inductor ripple current and consequently output voltage ripple. Do not allow the core to saturate!

Different core materials and shapes will change the size/current and price/current relationship of an inductor. Toroid or shielded pot cores in ferrite or permalloy materials are small and do not radiate energy but generally cost more than powdered iron core inductors with similar characteristics. The choice of which style inductor to use mainly depends on the price vs size requirements and any radiated field/EMI requirements. New designs for surface mount inductors are available from Coiltronics, Coilcraft, TDK, Toko, Sumida and Vishay.

**C\text{IN} and C\text{OUT Selection**

The input capacitor, C\text{IN}, is needed to filter the trapezoidal current at the source of the top high side MOSFET. To prevent large ripple voltage, a low ESR input capacitor sized for the maximum RMS current should be used. Approximate RMS current is given by:

\[
I_{\text{RMS}} = I_{\text{OUT(max)}} \cdot \frac{V_{\text{OUT}}}{V_{\text{IN}}} \cdot \sqrt{\frac{V_{\text{IN}}}{V_{\text{OUT}}}} - 1
\]
APPLICATIONS INFORMATION

This formula has a maximum at $V_{\text{IN}} = 2V_{\text{OUT}}$, where $I_{\text{RMS}} = I_{\text{OUT}}/2$. This simple worst-case condition is commonly used for design because even significant deviations do not offer much relief. Note that ripple current ratings from capacitor manufacturers are often based only on 2000 hours of life which makes it advisable to further derate the capacitor, or choose a capacitor rated at a higher temperature than required. Several capacitors may also be paralleled to meet size or height requirements in the design.

The output capacitor, $C_{\text{OUT}}$, filters the inductor's ripple current and stores energy to satisfy the load current when the LTC3632 is in sleep. The output ripple has a lower limit of $V_{\text{OUT}}/160$ due to the 5mV typical hysteresis of the feedback comparator. The time delay of the comparator adds an additional ripple voltage that is a function of the load current. During this delay time, the LTC3632 continues to switch and supply current to the output. The output ripple can be approximated by:

$$\Delta V_{\text{OUT}} = \left(\frac{I_{\text{PEAK}}}{2} - I_{\text{LOAD}}\right) \frac{4 \times 10^{-6}}{C_{\text{OUT}}} + \frac{V_{\text{OUT}}}{160}$$

The output ripple is a maximum at no load and approaches lower limit of $V_{\text{OUT}}/160$ at full load. Choose the output capacitor $C_{\text{OUT}}$ to limit the output voltage ripple at minimum load current.

The value of the output capacitor must be large enough to accept the energy stored in the inductor without a large change in output voltage. Setting this voltage step equal to 1% of the output voltage, the output capacitor must be:

$$C_{\text{OUT}} > 50 \times L \times \left(\frac{I_{\text{PEAK}}}{V_{\text{OUT}}}\right)^2$$

Typically, a capacitor that satisfies the voltage ripple requirement is adequate to filter the inductor ripple. To avoid overheating, the output capacitor must also be sized to handle the ripple current generated by the inductor. The worst-case ripple current in the output capacitor is given by $I_{\text{RMS}} = I_{\text{PEAK}}/2$. Multiple capacitors placed in parallel may be needed to meet the ESR and RMS current handling requirements.

Dry tantalum, special polymer, aluminum electrolytic, and ceramic capacitors are all available in surface mount packages. Special polymer capacitors offer very low ESR but have lower capacitance density than other types. Tantalum capacitors have the highest capacitance density but it is important only to use types that have been surge tested for use in switching power supplies. Aluminum electrolytic capacitors have significantly higher ESR but can be used in cost-sensitive applications provided that consideration is given to ripple current ratings and long-term reliability. Ceramic capacitors have excellent low ESR characteristics but can have high voltage coefficient and audible piezoelectric effects. The high quality factor (Q) of ceramic capacitors in series with trace inductance can also lead to significant ringing.

Using Ceramic Input and Output Capacitors

Higher value, lower cost ceramic capacitors are now becoming available in smaller case sizes. Their high ripple current, high voltage rating and low ESR make them ideal for switching regulator applications. However, care must be taken when these capacitors are used at the input and output. When a ceramic capacitor is used at the input and the power is supplied by a wall adapter through long wires, a load step at the output can induce ringing at the input, $V_{\text{IN}}$. At best, this ringing can couple to the output and be mistaken as loop instability. At worst, a sudden inrush of current through the long wires can potentially cause a voltage spike at $V_{\text{IN}}$ large enough to damage the LTC3632.

For applications with inductive source impedance, such as a long wire, a series RC network may be required in parallel with $C_{\text{IN}}$ to dampen the ringing of the input supply. Figure 5 shows this circuit and the typical values required to dampen the ringing.

![Figure 5. Series RC to Reduce $V_{\text{IN}}$ Ringing](image-url)
APPLICATIONS INFORMATION

Output Voltage Programming

The output voltage is set by an external resistive divider according to the following equation:

\[ V_{OUT} = 0.8V \times \left(1 + \frac{R1}{R2}\right) \]

The resistive divider allows the VFB pin to sense a fraction of the output voltage as shown in Figure 6. Output voltage adjustment range is from 0.8V to \( V_{IN} \).

![Figure 6. Setting the Output Voltage](image)

To minimize the no-load supply current, resistor values in the megohm range should be used; however, large resistor values should be used with caution. The feedback divider is the only load current when in shutdown. If PCB leakage current to the output node or switch node exceeds the load current, the output voltage will be pulled up. In normal operation, this is generally a minor concern since the load current is much greater than the leakage. The increase in supply current due to the feedback resistors can be calculated from:

\[ \Delta I_{V_{IN}} = \left(\frac{V_{OUT}}{R1+R2}\right) \times \left(\frac{V_{OUT}}{V_{IN}}\right) \]

Run Pin with Programmable Hysteresis

The LTC3632 has a low power shutdown mode controlled by the RUN pin. Pulling the RUN pin below 0.7V puts the LTC3632 into a low quiescent current shutdown mode (\( I_Q \approx 3\mu A \)). When the RUN pin is greater than 1.2V, the controller is enabled. Figure 7 shows examples of configurations for driving the RUN pin from logic.

![Figure 7. RUN Pin Interface to Logic](image)

The RUN pin can alternatively be configured as a precise undervoltage lockout (UVLO) on the \( V_{IN} \) supply with a resistive divider from \( V_{IN} \) to ground. The RUN pin comparator nominally provides 10% hysteresis when used in this method; however, additional hysteresis may be added with the use of the HYST pin. The HYST pin is an open-drain output that is pulled to ground whenever the RUN comparator is not tripped. A simple resistive divider can be used as shown in Figure 8 to meet specific \( V_{IN} \) voltage requirements.

![Figure 8. Adjustable Undervoltage Lockout](image)

Specific values for these UVLO thresholds can be computed from the following equations:

Rising \( V_{IN} \) UVLO Threshold = \( 1.21V \times \left(1 + \frac{R1}{R2}\right) \)

Falling \( V_{IN} \) UVLO Threshold = \( 1.10V \times \left(1 + \frac{R1}{R2+R3}\right) \)
APPLICATIONS INFORMATION

The minimum value of these thresholds is limited to the internal $V_{IN}$ UVLO thresholds that are shown in the Electrical Characteristics table. The current that flows through this divider will directly add to the shutdown, sleep and active current of the LTC3632, and care should be taken to minimize the impact of this current on the overall efficiency of the application circuit. Resistor values in the megohm range may be required to keep the impact on quiescent shutdown and sleep currents low. Be aware that the HYST pin cannot be allowed to exceed its absolute maximum rating of 6V. To keep the voltage on the HYST pin from exceeding 6V, the following relation should be satisfied:

$$V_{IN(MAX)} \cdot \left(\frac{R3}{R1+R2+R3}\right) < 6V$$

The RUN pin may also be directly tied to the $V_{IN}$ supply for applications that do not require the programmable undervoltage lockout feature. In this configuration, switching is enabled when $V_{IN}$ surpasses the internal undervoltage lockout threshold.

Soft-Start

The internal 0.75ms soft-start is implemented by ramping both the effective reference voltage from 0V to 0.8V and the peak current limit set by the $I_{SET}$ pin (10mA to 50mA).

To increase the duration of the reference voltage soft-start, place a capacitor from the SS pin to ground. An internal 5µA pull-up current will charge this capacitor, resulting in a soft-start ramp time given by:

$$t_{SS} = C_{SS} \cdot \frac{0.8V}{5\mu A}$$

When the LTC3632 detects a fault condition (input supply undervoltage or overvoltage) or when the RUN pin falls below 1.1V, the SS pin is quickly pulled to ground and the internal soft-start timer is reset. This ensures an orderly restart when using an external soft-start capacitor.

The duration of the 0.75ms internal peak current soft-start may be increased by placing a capacitor from the $I_{SET}$ pin to ground. The peak current soft-start will ramp from 10mA to the final peak current value determined by a resistor from $I_{SET}$ to ground. A 1µA current is sourced out of the $I_{SET}$ pin. With only a capacitor connected between $I_{SET}$ and ground, the peak current ramps linearly from 10mA to 50mA, and the peak current soft-start time can be expressed as:

$$t_{SS(ISET)} = C_{ISET} \cdot \frac{0.8V}{1\mu A}$$

A linear ramp of peak current appears as a quadratic waveform on the output voltage. For the case where the peak current is reduced by placing a resistor from $I_{SET}$ to ground, the peak current offset ramps as a decaying exponential with a time constant of $R_{ISET} \cdot C_{ISET}$. For this case, the peak current soft-start time is approximately $3 \cdot R_{ISET} \cdot C_{ISET}$.

Unlike the SS pin, the $I_{SET}$ pin does not get pulled to ground during an abnormal event; however, if the $I_{SET}$ pin is floating (programmed to 50mA peak current), the SS and $I_{SET}$ pins may be tied together and connected to a capacitor to ground. For this special case, both the peak current and the reference voltage will soft-start on power-up and after fault conditions. The ramp time for this combination is $C_{SS(ISET)} \cdot (0.8V/6\mu A)$.

Efficiency Considerations

The efficiency of a switching regulator is equal to the output power divided by the input power times 100%. It is often useful to analyze individual losses to determine what is limiting the efficiency and which change would produce the most improvement. Efficiency can be expressed as:

$$\text{Efficiency} = 100\% - (L1 + L2 + L3 + ...)$$

where $L1$, $L2$, etc. are the individual losses as a percentage of input power.

Although all dissipative elements in the circuit produce losses, two main sources usually account for most of the losses: $V_{IN}$ operating current and $I^2R$ losses. The $V_{IN}$ operating current dominates the efficiency loss at very low load currents whereas the $I^2R$ loss dominates the efficiency loss at medium to high load currents.

1. The $V_{IN}$ operating current comprises two components:
   - The DC supply current as given in the electrical characteristics and the internal MOSFET gate charge currents.
APPLICATIONS INFORMATION

The gate charge current results from switching the gate capacitance of the internal power MOSFET switches. Each time the gate is switched from high to low to high again, a packet of charge, dQ, moves from VIN to ground. The resulting dQ/dt is the current out of VIN that is typically larger than the DC bias current.

2. $I^2R$ losses are calculated from the resistances of the internal switches, $R_{SW}$, and external inductor $R_L$. When switching, the average output current flowing through the inductor is “chopped” between the high side PMOS switch and the low side NMOS switch. Thus, the series resistance looking back into the switch pin is a function of the top and bottom switch $R_{DS(ON)}$ values and the duty cycle ($DC = V_{OUT}/V_{IN}$) as follows:

$$R_{SW} = (R_{DS(ON)TOP})DC + (R_{DS(ON)BOT})(1 – DC)$$

The $R_{DS(ON)}$ for both the top and bottom MOSFETs can be obtained from the Typical Performance Characteristics curves. Thus, to obtain the $I^2R$ losses, simply add $R_{SW}$ to $R_L$ and multiply the result by the square of the average output current:

$$I^2R \text{ Loss} = I_0^2(R_{SW} + R_L)$$

Other losses, including $C_{IN}$ and $C_{OUT}$ ESR dissipative losses and inductor core losses, generally account for less than 2% of the total power loss.

Thermal Considerations

The LTC3632 does not dissipate much heat due to its high efficiency and low peak current level. Even in worst-case conditions (high ambient temperature, maximum peak current and high duty cycle), the junction temperature will not exceed ambient temperature by more than a few degrees.

Design Example

As a design example, consider using the LTC3632 in an application with the following specifications: $V_{IN} = 24V$, $V_{OUT} = 3.3V$, $I_{OUT} = 20mA$, $f = 250kHz$. Furthermore, assume for this example that switching should start when $V_{IN}$ is greater than 12V and should stop when $V_{IN}$ is less than 8V.

First, calculate the inductor value that gives the required switching frequency:

$$L = \left(\frac{3.3V}{250kHz \cdot 50mA}\right) \cdot \left(1 – \frac{3.3V}{24V}\right) \cong 220\mu H$$

Next, verify that this value meets the $L_{MIN}$ requirement. For this input voltage and peak current, the minimum inductor value is:

$$L_{MIN} = \frac{24V \cdot 100ns}{50mA} \cong 48\mu H$$

Therefore, the minimum inductor requirement is satisfied, and the 220μH inductor value may be used.

Next, $C_{IN}$ and $C_{OUT}$ are selected. For this design, $C_{IN}$ should be size for a current rating of at least:

$$I_{RMS} = \frac{20mA \cdot 3.3V}{24V} \cdot \sqrt{\frac{24V}{3.3V}} \cong 7mA_{RMS}$$

Due to the low peak current of the LTC3632, decoupling the $V_{IN}$ supply with a 1μF capacitor is adequate for most applications.

$C_{OUT}$ will be selected based on the output voltage ripple requirement. For a 1% (33mV) output voltage ripple at no load, $C_{OUT}$ can be calculated from:

$$C_{OUT} = \frac{50mA \cdot 4 \cdot 10^{-6}}{2\left(33mV - 3.3V\right)} \cong 8.1\mu F$$

An 8.1μF capacitor gives this typical output voltage ripple at no load. Choose a 10μF capacitor as a standard value.

The output voltage can now be programmed by choosing the values of $R_1$ and $R_2$. Choose $R_2 = 240k$ and calculate $R_1$ as:

$$R_1 = \left(\frac{V_{OUT}}{0.8V} - 1\right) \cdot R_2 = 750k$$
APPLICATIONS INFORMATION

The undervoltage lockout requirement on V\textsubscript{IN} can be satisfied with a resistive divider from V\textsubscript{IN} to the RUN and HYST pins. Choose R\textsubscript{1} = 2M and calculate R\textsubscript{2} and R\textsubscript{3} as follows:

\[
R2 = \frac{1.21V}{V_{\text{IN(RISING)}} - 1.21V} \cdot R1 = 224k
\]

\[
R3 = \frac{1.1V}{V_{\text{IN(FALLING)}} - 1.1V} \cdot R1 - R2 = 90.8k
\]

Choose standard values for R\textsubscript{2} = 226k and R\textsubscript{3} = 91k. The I\textsubscript{SET} pin should be left open in this example to select maximum peak current (50mA). Figure 9 shows a complete schematic for this design example.

Choose standard values for R\textsubscript{2} = 226k and R\textsubscript{3} = 91k. The I\textsubscript{SET} pin should be left open in this example to select maximum peak current (50mA). Figure 9 shows a complete schematic for this design example.

3. Keep the switching node, SW, away from all sensitive small-signal nodes. The rapid transitions on the switching node can couple to high impedance nodes, in particular V\textsubscript{FB}, and create increased output ripple.

4. Flood all unused area on all layers with copper. Flooding with copper will reduce the temperature rise of power components. You can connect the copper areas to any DC net (V\textsubscript{IN}, V\textsubscript{OUT}, GND or any other DC rail in your system).

PC Board Layout Checklist

When laying out the printed circuit board, the following checklist should be used to ensure proper operation of the LTC3632. Check the following in your layout:

1. Large switched currents flow in the power switches and input capacitor. The loop formed by these components should be as small as possible. A ground plane is recommended to minimize ground impedance.

2. Connect the (+) terminal of the input capacitor, C\textsubscript{IN}, as close as possible to the V\textsubscript{IN} pin. This capacitor provides the AC current into the internal power MOSFETs.

Figure 9. 24V to 3.3V, 20mA Regulator at 250kHz

Figure 10. Layout Example
TYPICAL APPLICATIONS

Figure 11. High Efficiency 5V Regulator

3.3V, 20mA Regulator with Peak Current Soft-Start, Small Size

Positive-to-Negative Converter

Maximum Load Current vs Input Voltage
TYPICAL APPLICATIONS

Small Size, Limited Peak Current, 4mA Regulator

VIN
7V TO 50V

LTC3632

VFB

RUN

SW

R3
470k

R4
100k

R5
6.8k

ISET

HYSST

SET: GND

L1
2.2mH

CIN: TDK C3225X7R1H105KT

COUT: AVX 08056D106KAT2A

L1: MURATA LQH43NN222K03

VOUT
5V
4mA

VOUT
5V
4mA

VOUT
5V
4mA

VOUT
5V
4mA

High Efficiency 15V, 4mA Regulator

VIN
15V TO 50V

LTC3632

VFB

RUN

ISET

SS

HYST

GND

L1
10mH

R1
3M

R2
169k

CIN: AVX 18125C105KAT2A

COUT: TDK C3216X7R1E475KT

L1: COILCRAFT LPS6235-106ML

VOUT
15V
4mA

Efficiency vs Load Current

LOAD CURRENT (mA)

100

95

90

85

80

75

70

65

60

55

50

VOUT

15V
4mA

VIN

24V

VIN

36V

VIN

48V

VIN

24V

VIN

36V

VIN

48V
PACKAGE DESCRIPTION

DD Package
8-Lead Plastic DFN (3mm × 3mm)
(Reference LTC DWG # 05-08-1698 Rev C)

NOTE:
1. DRAWING TO BE MADE A JEDEC PACKAGE OUTLINE M0-229 VARIATION OF (WEED-1)
2. DRAWING NOT TO SCALE
3. ALL DIMENSIONS ARE IN MILLIMETERS
4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE
5. EXPOSED PAD SHALL BE SOLDER PLATED
6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON TOP AND BOTTOM OF PACKAGE

RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS
APPLY SOLDER MASK TO AREAS THAT ARE NOT SOLDERED

0.200 REF
0.00 - 0.05
0.75 ±0.05

PIN 1 TOP MARK
(NOTE 6)

0.25 ± 0.05
0.50 BSC
2.8 ±0.05

1.65 ±0.05 (2 SIDES)
2.10 ±0.05 (2 SIDES)
3.5 ±0.05

0.70 ±0.05

PACKAGE OUTLINE

3.00 ±0.10
(4 SIDES)

0.40 ± 0.10

R = 0.125
TYP

0.25 ± 0.05
0.05
2.38 ±0.05

0.50 BSC
0.70 ±0.05
2.38 ±0.10

BOTTOM VIEW—EXPOSED PAD

0.50 BSC
3.5 ±0.05

0.25 ±0.05
0.50 BSC
2.8 ±0.05

0.200 REF
0.00 - 0.05
0.75 ±0.05

NOTE 1:
1. DRAWING TO BE MADE A JEDEC PACKAGE OUTLINE M0-229 VARIATION OF (WEED-1)
2. DRAWING NOT TO SCALE
3. ALL DIMENSIONS ARE IN MILLIMETERS
4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE
5. EXPOSED PAD SHALL BE SOLDER PLATED
6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON TOP AND BOTTOM OF PACKAGE
PACKAGE DESCRIPTION

MS8E Package
8-Lead Plastic MSOP, Exposed Die Pad
(Reference LTC DWG # 05-08-1662 Rev I)

NOTE:
1. DIMENSIONS IN MILLIMETER/(INCH)
2. DRAWING NOT TO SCALE
3. DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.
   MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.152mm (.006") PER SIDE
4. DIMENSION DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS.
   INTERLEAD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.152mm (.006") PER SIDE
5. LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.102mm (.004") MAX
6. EXPOSED PAD DIMENSION DOES NOT INCLUDE MOLD FLASH. MOLD FLASH ON E-PAD
   SHALL NOT EXCEED 0.254mm (.010") PER SIDE.
# Revision History

(Revision history begins at Rev B)

<table>
<thead>
<tr>
<th>REV</th>
<th>DATE</th>
<th>DESCRIPTION</th>
<th>PAGE NUMBER</th>
</tr>
</thead>
<tbody>
<tr>
<td>B</td>
<td>6/10</td>
<td>Text updates in Description</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updates to Electrical Characteristics</td>
<td>3</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updates to graphs G08, G09, G17, G18, G19</td>
<td>4, 5, 6</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updated description for Pins 8 and 9 in Pin Functions</td>
<td>6</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Text updates in Operation section</td>
<td>8, 9</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Text updates in Applications Information section</td>
<td>13</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Figure 10 graphic added</td>
<td>16</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Asterisk and related text added to Typical Application</td>
<td>22</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Related Parts updated</td>
<td>22</td>
</tr>
<tr>
<td>C</td>
<td>10/10</td>
<td>Updates to C\textsubscript{IN} and C\textsubscript{OUT} Selection section</td>
<td>12</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Updates to Efficiency Considerations section</td>
<td>15</td>
</tr>
</tbody>
</table>

Information furnished by Linear Technology Corporation is believed to be accurate and reliable. However, no responsibility is assumed for its use. Linear Technology Corporation makes no representation that the interconnection of its circuits as described herein will not infringe on existing patent rights.
TYPICAL APPLICATION

5V, 20mA Regulator for Automotive Applications

\[ V_{\text{IN}}: \text{4.5V to 45V (60V}_{\text{MAX}}), \ V_{\text{OUT(MIN)}} = 0.8V, \ I_{Q} = 12\mu A, \ I_{SD} = 3\mu A, \ 3mm \times 3mm \text{ DFN8, MSOP8E} \]

\[ V_{\text{IN}}: \text{4.5V to 45V (60V}_{\text{MAX}}), \ V_{\text{OUT(MIN)}} = 0.8V, \ I_{Q} = 12\mu A, \ I_{SD} = 3\mu A, \ 3mm \times 3mm \text{ DFN8, MSOP8E} \]

\[ V_{\text{IN}}: \text{3V to 18V}, \ V_{\text{OUT(MIN)}} = 1.25V, \ I_{Q} = 12\mu A, \ I_{SD} < 1\mu A, \ ThinSOT\text{™ Package} \]

\[ V_{\text{IN}}: \text{3.6V to 25V}, \ V_{\text{OUT(MIN)}} = 0.8V, \ I_{Q} = 2.5mA, \ I_{SD} < 10\mu A, \ 3mm \times 3mm \text{ DFN10} \]

\[ V_{\text{IN}}: \text{3.3V to 60V}, \ V_{\text{OUT(MIN)}} = 1.25V, \ I_{Q} = 100\mu A, \ I_{SD} < 1\mu A, \ 3mm \times 3mm \text{ DFN10, TSSOP16E} \]

\[ V_{\text{IN}}: \text{4V to 40V}, \ V_{\text{OUT(MIN)}} = 1.2V, \ I_{Q} = 26\mu A, \ I_{SD} < 1\mu A, \ 2mm \times 3mm \text{ DFN8, ThinSOT} \]

\[ V_{\text{IN}}: \text{3.6V to 38V}, \ V_{\text{OUT(MIN)}} = 0.78V, \ I_{Q} = 70\mu A, \ I_{SD} < 1\mu A, \ 3mm \times 3mm \text{ DFN10, MSOP10E} \]

*V_{\text{OUT}} = V_{\text{BATT}} \text{ FOR } V_{\text{BATT}} < 5V

**Part Number Description**

<table>
<thead>
<tr>
<th>PART NUMBER</th>
<th>DESCRIPTION</th>
<th>COMMENTS</th>
</tr>
</thead>
<tbody>
<tr>
<td>LTC3631/LTC3631-3.3/-LTC3631-5</td>
<td>45V, 100mA Synchronous Micropower Step-Down DC/DC Converter</td>
<td>( V_{\text{IN}}: \text{4.5V to 45V (60V}<em>{\text{MAX}}), \ V</em>{\text{OUT(MIN)}} = 0.8V, \ I_{Q} = 12\mu A, \ I_{SD} = 3\mu A, \ 3mm \times 3mm \text{ DFN8, MSOP8E} )</td>
</tr>
<tr>
<td>LTC3642/LTC3642-3.3/-LTC3642-5</td>
<td>45V, 50mA Synchronous Micropower Step-Down DC/DC Converter</td>
<td>( V_{\text{IN}}: \text{4.5V to 45V (60V}<em>{\text{MAX}}), \ V</em>{\text{OUT(MIN)}} = 0.8V, \ I_{Q} = 12\mu A, \ I_{SD} = 3\mu A, \ 3mm \times 3mm \text{ DFN8, MSOP8E} )</td>
</tr>
<tr>
<td>LTC1474</td>
<td>18V, 250mA (I_{OUT}), High Efficiency Step-Down DC/DC Converter</td>
<td>( V_{\text{IN}}: \text{3V to 18V}, \ V_{\text{OUT(MIN)}} = 1.2V, \ I_{Q} = 10\mu A, \ I_{SD} = 6\mu A, \ MSOP8 )</td>
</tr>
<tr>
<td>LT1934/LT1934-1</td>
<td>36V, 250mA (I_{OUT}), Micropower Step-Down DC/DC Converter with Burst Mode Operation</td>
<td>( V_{\text{IN}}: \text{3.2V to 34V}, \ V_{\text{OUT(MIN)}} = 1.25V, \ I_{Q} = 12\mu A, \ I_{SD} &lt; 1\mu A, \ ThinSOT\text{™ Package} )</td>
</tr>
<tr>
<td>LT1939</td>
<td>25V, 2A, 2.55MHz High Efficiency DC/DC Converter and LDO Controller</td>
<td>( V_{\text{IN}}: \text{3.6V to 25V}, \ V_{\text{OUT(MIN)}} = 0.8V, \ I_{Q} = 2.5mA, \ I_{SD} &lt; 10\mu A, \ 3mm \times 3mm \text{ DFN10} )</td>
</tr>
<tr>
<td>LT3437</td>
<td>60V, 400mA (I_{OUT}), Micropower Step-Down DC/DC Converter with Burst Mode Operation</td>
<td>( V_{\text{IN}}: \text{3.3V to 60V}, \ V_{\text{OUT(MIN)}} = 1.25V, \ I_{Q} = 100\mu A, \ I_{SD} &lt; 1\mu A, \ 3mm \times 3mm \text{ DFN10, TSSOP16E} )</td>
</tr>
<tr>
<td>LT3470</td>
<td>40V, 250mA (I_{OUT}), High Efficiency Step-Down DC/DC Converter with Burst Mode Operation</td>
<td>( V_{\text{IN}}: \text{4V to 40V}, \ V_{\text{OUT(MIN)}} = 1.2V, \ I_{Q} = 26\mu A, \ I_{SD} &lt; 1\mu A, \ 2mm \times 3mm \text{ DFN8, ThinSOT} )</td>
</tr>
<tr>
<td>LT3685</td>
<td>36V with Transient Protection to 60V, 2A (I_{OUT}), 2.4MHz, High Efficiency Step-Down DC/DC Converter</td>
<td>( V_{\text{IN}}: \text{3.6V to 38V}, \ V_{\text{OUT(MIN)}} = 0.78V, \ I_{Q} = 70\mu A, \ I_{SD} &lt; 1\mu A, \ 3mm \times 3mm \text{ DFN10, MSOP10E} )</td>
</tr>
</tbody>
</table>