Interfacing I\$S\$-Compatible Audio Devices To The ADSP-21065L Serial Ports

Version 1.0A

John Tomarakos
ADI DSP Applications
4/2/99
0. Introduction

The ADSP-21065L is the newest first generation SHARC member to be released, enabling 32-bit processing in either fixed or floating point at a cost comparable to lower data word DSPs. This application note will cover the new features of the ADSP-21065L Serial Ports, the addition of the I²S mode of operation, which allows a simple glueless interface to a wide range of industry standard audio devices. The I²S format was developed and promoted by Philips Semiconductor, and today many professional and consumer audio manufacturers use this standard interface for interconnection of audio devices, and as a result, it has become the dominant, de-facto standard.

This document will serve as a reference for those who wish to understand the I²S serial protocol and the programming of the ADSP-21065L to enable this mode of operation. First, a short tutorial will be given on the I²S bus, and then 21065L I²S functionality will be described in detail. Finally, two I²S loopback examples will be demonstrated. One was written and tested on the ADSP-21065L EZ-LAB with a simple wired loopback on the EMAFE interface, while the other example is an audio loopback on the Bittware Research Systems Spinner Audio OEM Board, which uses 24-bit, 96 kHz I²S ADCs and DACs (AKM semiconductor converters).

Figure 1. ADSP-21065L Serial Port I²S Interconnection Pins

- 4 RX Inputs with I²S support
- Supports 8 Input Audio Channels
- 4 TX Outputs with I²S support
- Supports 8 Output Audio Channels

The ADSP-21065L includes 2 on-chip serial ports SPORT0 and SPORT1- that contain a new I²S mode of operation. Figure 1 shows the basic serial connections that enable this interface. The ADSP-21065L’s two serial ports provide 4 receive inputs and 4 transmit outputs to allow the processing of 8 I²S input audio channels and playback through 8 I²S output audio channels.
1. Philips I²S Serial Bus Protocol Overview

In consumer and professional audio products of recent years, the analog or digital front-end of the DSP uses a digital audio serial protocol known as I²S. Audio interfaces between various ICs in the past was hampered because each manufacturer had dedicated audio interfaces that made it extremely difficult to interface these devices to each other. Standardization of audio interfaces was promoted by Philips with the development of the Inter-IC-Sound (I²S) bus, a serial interface developed for digital audio to enable easy connectivity and ensure successful designs. In short, I²S is a popular 3 wire serial bus standard protocol developed by Philips for transmission of 2 channel (stereo) Pulse Code Modulation digital data, where each audio sample is sent MSB first. I²S signals, shown in Figures 1 and 2, consist of a bit-clock, Left/Right Clock (also is often referred to as the Word Select) and alternating left and right channel data. This protocol can be compared to synchronous serial ports in TDM mode with 2 timeslots (or channels) active. This multiplexed protocol requires only 1 data path to send/receive 2 channels of digital audio information.

As a result, today many analog and digital audio ‘front-end’ devices support the I²S protocol. Some of these devices include:

- Audio A/D and D/A converters
- PC Multimedia Audio Controllers
- Digital Audio Transmitters and Receivers that support serial digital audio transmission standards such as AES/EBU, SP/DIF, IEC958, CP-340 and CP-1201.
- Digital Audio Signal Processors
- Dedicated Digital Filter Chips
- Sample Rate Converters

The ADSP-21065L has 4 transmit and receive data pins (DT0A, DT0B, DT1A, DT1B), providing I²S serial port support for interfacing to up to 8 commercially available I²S stereo devices, yielding 16 channels of audio with only 2 serial ports. The ADSP-21065L’s built-in support for the I²S protocol eliminates the need for interface logic with a FPGA and result in a simple, glueless interface.

In addition to the master/slave timing generation of the word select and serial clock signals, it is also possible to generates the clocks with an external controller or another audio device, which in effect makes both I²S devices slaves. An example of this is shown in Figure 3. So for multiple devices, it is possible to synchronize all samples being transmitted or received with both SPORTs through a common clock and word select signal.
So this serial format efficiently transfers two-channel audio data for each I2S interconnection, while other control, status, and sub-coding signals (for example, AES/EBU devices used in ADAT equipment and SP/DIF devices found in DVD players) are transferred through a separate interface. As shown in the above figures, the buses three lines are:

- Continuous serial clock - SCK (RCLKx or TCLKx if the 21065L is the master)
- Word Select - WS (RFSx or TFSx if the 21065L is the master)
- Serial Data - SD (DTx, DRx on the 21065L SPORTs), this is in a 2-channel time-division multiplexed format

The transmitter, receiver or and system clock controller generates the serial clock and word select signals. Thus the I2S device that generates the serial clock and word select is the master I2S device.

The Philips I2S bus defines the following:

**Serial Data Pins:**
- Serial data is transmitted in two's complement format, with the MSB transmitted first, because the transmitter and receiver may have different word lengths.
- The receiver ignores extra bits from the transmitter if greater than its capable (or programmed) serial length.
- If the receiver's word length is greater than the data sent, all missing bits are set to zero internally
- The transmitter always sends the MSB of the next word one clock period after the WS changes.
- Serial data sent by the Transmitter can be sync'ed with either the trailing or leading edge of the SCLK.
- The Receiver (or the device in Slave Mode) always latches data on the leading edge of SCLK.

**Word Select Pins:**
- When WS = 0 or low, the data is Channel 1, or Left Channel data in a stereo system.
- When WS = 0 or low, the data is Channel 2, or Right Channel data in a stereo system.
- WS may change on a trailing or leading edge of the SCLK, but it does not need to be symmetrical.
- WS changes state one SCLK period before the MSB is transmitted.
- In slave mode, the data is latched on the leading edge of the serial clock signal.
- The slave determines synchronous timing of the serial data that will be transmitted, based on the external clock generated by the master. The WS signal is latched on the leading edge of the clock signal. The slave takes into account the propagation delays between the master clock and the data and/or word select signals. Thus, the total delay is simply the sum of
  - The delay between the master clock and the slave's internal clock
  - The delay between the internal clock and the data and/or the word select signals.

**Other I2S Specification Notes:**
- To allow data to be clocked out on a falling edge, the delay is specified with respect to the rising edge of the clock signal, always giving the receiver sufficient setup time.
- The data setup and hold time must not be less than the specified receiver set-up and hold time.
- In slave mode, the transmitter and receiver need a clock signal with minimum HIGH and LOW periods so that they can detect the signal.
- Any device can act as the serial bus master by providing the necessary clock signals.
2. Usage of I²S Peripherals in 32-bit Audio Applications

The following Figures 4 and 5 show how the ADSP-21065L can be used in certain audio applications to take advantage of its I²S mode for processing multiple channels of audio. One example shows a surround sound application, where multiple DACs are required for the playback and placement of 6 channels of audio. Notice that for each I²S link, we have two channels of audio transmission from a stereo ADC or to a stereo DAC. The other example shows how the ADSP-21065L can be used in a prosumer application such as a digital mixer or digital recorder. Inputs and outputs can be either analog or digital.

Figure 4.
Example Consumer Audio DSP System Using the ADSP-21065L
Home Theatre System

Figure 5.
Example Prosumer Audio DSP System Using the ADSP-21065L
digital 4-track home studio recording/playback system
3. Digital Audio Interface I²S Devices: SPD/IF & AES/EBU Digital Audio Transmitters and Receivers

The ADSP-21065L’s I²S interface easily allows transmission and reception of audio data using industry standard digital audio serial protocols. These devices act as a 'digital' front-end for the DSP. There are primarily 2 dominant digital protocols used today. One is used for professional audio and the other for consumer audio applications.

AES/EBU (Audio Engineering Society/European Broadcast Union)

AES/EBU is a standardized digital audio bit serial communications protocol for transmitting and receiving two channels of digital audio information through a transmission line (balanced or unbalanced XRL microphone cables and audio coax cable with RCA connectors). This format of transmission is used to transmit digital audio data over distances of 100 meters. Data can be transmitted up to 24 bit resolution, along with control, status and sample rate information embedded in frame[37].

AES/EBU is considered to be the standard protocol for professional audio applications. It is a common interface that is used in interfacing different professional mixing and DAT recording devices together. The AES3-1992 Standard can be obtained from the Audio Engineering Society.

**Figure 6. AES3 Frame Format**

<table>
<thead>
<tr>
<th>0</th>
<th>3</th>
<th>4</th>
<th>27</th>
<th>28</th>
<th>29</th>
<th>30</th>
<th>31</th>
</tr>
</thead>
<tbody>
<tr>
<td>L</td>
<td>S</td>
<td>B</td>
<td>Up to 24 bit Audio Sample Word</td>
<td>M</td>
<td>V</td>
<td>U</td>
<td>C</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>(16/20/24 Data)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Audio Engineering Society Recommended Practice:

AES3-1992: Serial Transmission Format for Two-Channel Linearly Represented Digital Audio Data

V = Validity
U = User Data
C = Channel Status
P = Parity Bit

SPD/IF (Sony/Philips Digital Interface Format)

SPD/IF is based on the AES/EBU standard in operating in ‘consumer’ mode. The physical medium is an unbalanced RCA cable. The consumer mode carries less control/status information. Typical applications where this interface can be found is in home theater equipment (Dolby Digital & DTS Decoders) and CD players.

Digital Audio Receivers typically receive AES/EBU and SP/DIF information and convert the audio information into the I²S (or parallel) format for the ADSP-21065L, as well as provide status information (through flag pins or a parallel interface) that is received along with the audio data. Digital Audio Transmitters can take an I²S audio stream from the ADSP-21065L and transmit the audio data along with control information in AES/EBU and SPD/IF formats. Control and status information contains useful information such as the sampling rate of the data being transmitted or received.
4. Configuring the ADSP-21065L Serial Port Interface In I²S Mode

When interfacing an I²S device to an ADSP-21065L processor, the interconnection between both devices can be through either SPORT0 or SPORT1. In this application note, SPORT0 is used to demonstrate the I²S loopback test since SPORT1 is activated for communications with the AD1819a SoundPort Codec.

![ADSP-21065L SPORTs](image)

In order to facilitate serial communications with an I²S-compatible device, the DSP designer would simply tie the device to either the SPORT0 and SPORT1 pins as shown in the above diagram. Table 1 below shows the function of all of the serial port pins:

<table>
<thead>
<tr>
<th>Function</th>
<th>SPORT0</th>
<th>SPORT1</th>
</tr>
</thead>
<tbody>
<tr>
<td>Transmit data</td>
<td>DT0A</td>
<td>DT1A</td>
</tr>
<tr>
<td>Transmit data</td>
<td>DT0B</td>
<td>DT1B</td>
</tr>
<tr>
<td>Transmit clock</td>
<td>TCLK0</td>
<td>TCLK1</td>
</tr>
<tr>
<td>Transmit frame sync/word select</td>
<td>TFS0</td>
<td>TFS1</td>
</tr>
<tr>
<td>Receive data</td>
<td>DR0A</td>
<td>DR1A</td>
</tr>
<tr>
<td>Receive data</td>
<td>DR0B</td>
<td>DR1B</td>
</tr>
<tr>
<td>Receive clock</td>
<td>RCLK0</td>
<td>RCLK1</td>
</tr>
<tr>
<td>Receive frame sync</td>
<td>RFS0</td>
<td>RFS1</td>
</tr>
</tbody>
</table>

Table 1. ADSP-21065L Serial Port Pins

Notice that both SPORTs have 2 channel, or data pins for both the transmit side and the receive side.

- Transmit A Channels - DT0A, DT1A
- Transmit B Channels - DT0B, DT1B
- Receive A Channels - DR0A, DR1A
- Receive B Channels - DR0B, DR1B

Both the transmitter and receiver have their own serial clocks. The TFSx and RFSx pins become word select signals in I²S mode, versus being regular small pulse signals that initiate shifting of data. Both channel A and channel B share both the serial
clock and frame syncs. For example, DROA and DROB use the RCLK0 and RFS0 signals to receive data, regardless if they are internally or externally generated.

Since there are 8 data pins (4 transmit and 4 receive channels), then for \(\text{I}^2\text{S}\) mode of operation where two channels of data of transmitted or received on each data pin, the actual number of channels is doubled. Therefore, both serial ports combined gives the capability of passing up to 8 input channels of audio to the DSP and 8 output channels of audio, giving 16 audio streams with both SPORTs.

### 4.1 \(\text{I}^2\text{S}\)-related bits in the SPORT Transmit and Receive Control Registers

The ADSP-21065L has two transmit (STCTL0, STCLT1) and two receive (SRCTL0, SRCTL1) control registers for configuring the timing signals, data size and DMA parameters. Figure 8 below highlights the related bits.

**Figure 8.** \(\text{I}^2\text{S}\) Control bits in the SPORT Control Registers

- \(\text{I}^2\text{S}\) enable
- Sport channel enable (SPEN\_x)
- Word length (SLEN)
- \(\text{I}^2\text{S}\) channel transfer order (L\_FIRST)
- Frame sync (word select) generation
- Master mode enable
- DMA channel enable (SDEN\_x)
- DMA chaining enable (SCHEN\_x)

**OPMODE – Operation Mode (bit 11)**
Setting this bit to a 1 will enable \(\text{I}^2\text{S}\) mode, versus standard mode when it is 0.

**MSTR – Master/Slave Mode Enable (bit 10)**
When this bit is set to a 1 in the SPORT transmit control register, then the transmitter is the master. When it is cleared, the transmitter is the slave
When this bit is set to a 1 in the SPORT receive control register, then the receiver is the master. When it is cleared, the receiver is the slave
For Master Mode, the frame sync/word select and serial clock is internally generated, and values must be specified in the transmit or receive divisor registers.
For Slave Mode, the frame sync/word select and serial clock is externally generated, and any values specified in the divisor registers are ignored.

For \(\text{I}^2\text{S}\) master mode only in revs 0.2 and prior, otherwise it is applicable for master and slave parts of revision 0.3 and greater. With this bit set, the master transmitter sends the left channel first and the master receiver shifts in the right channel first. The L\_FIRST control bit is ignored for slave mode (refer to anomaly list). With these earlier revisions, there is no way to select if the first transmitted or received word at startup will align to the left or right \(\text{I}^2\text{S}\) channel, unless the WS pin is connected to a flag input pin for detection at the enabling of the SPORT.
SLEN – Data Word Length (bits 4-8)
This bit sets the serial word length, the value specified in the register is SLEN –1’. The serial data length can be from 3 to 32 bits in length.

FS_BOTH – Frame Sync Word Generation (bit 22, transmit control registers only)
(This applies for the transmit control register only). This bit select when during transmission to issue the word select (change in the state of WS)
If FS_BOTH= 0, the word select state change (high to-low, or low-to-high) is issued if data is in either the transmit A or transmit B channel.
If FS_BOTH= 1, the word select toggles state only if data is in BOTH the transmit A and B channels.

SPL – Sport Loopback Mode (bit 22, receive control registers only)
This internally loops back the transmit side to the receive side of the same channel (TX A to RX A, TX B to RX B). This is useful for running internal SPORT tests and debugging code.
SPL = 0, disables loopback mode.
SPL = 1, enables loopback mode.

SPEN_A – SPORT Channel A Enable (bit 0)
This enables and disables the SPORT’s A channel. Performs a software reset.

SPEN_B – SPORT Channel B Enable (bit 24)
This enables and disables the SPORT’s B channel. Performs a software reset.

SDEN_A – SPORT Channel A DMA Enable (bit 18)
Enables and disables SPORT DMA operation (versus interrupt driven transfers)
SDEN_A = 0, disables DMA transfers for channel A, interrupt generated for every word transmitted or received
SDEN_A = 1, enables DMA transfers for channel A

SDEN_B - SPORT Channel B DMA Enable (bit 20)
SDEN_B = 0, disables DMA transfers for channel B, interrupt generated for every word transmitted or received
SDEN_B = 1, enables DMA transfers for channel B

SCHEN_A – SPORT DMA Chaining Channel A Enable (bit 19)
0= Disables DMA chaining
1=Enables DMA chaining

SCHEN_B – SPORT DMA Chaining Channel B Enable (bit 21)
0= Disables DMA chaining
1=Enables DMA chaining

DITFS – Data Independent TFS (bit 15, transmit control registers only)
Selects when the processor toggles the TFS word select signal from low-to-high or high-to-low
0 = Data dependent TFS
   TFS signal is generated only when new data is in the SPORT channel’s transmit data buffer.
1 = Data independent TFS
   TFS signal generated regardless of the validity of the data present in SPORT channel’s transmit data buffer. The processor generates the TFS signal at the frequency specified by the value you load in the TDIV register.

TXS_A, RXS_A - Transmit and Receive Status Buffers (bits 30 and 31 in the SPORT transmit and receive control registers)
Read-only registers. Indicates the status of channel A’s transmit buffer contents
00 = empty, 10 = partially full, 11 = full, 01 = reserved.
This is useful in detecting if the interrupt generated was because of data transmitted/received in channel A or channel B (for interrupt driven transfers.)
4.2 States of SPORT Pins When Operating in Master or Slave Mode

The following tables 2 through 5 show the states of the pins on both SPORT0 and SPORT1 when the 21065L is set up for either master mode or slave mode. The states of the pins are shown for either a transmitter or receiver. The particular pins are matched up with the pins of the connecting I2S device (in the second column), showing generic definitions for the I2S compatible device, which contains a serial clock, word select, and serial data signals. The states of these pins, which are either outputs or inputs, are indicated in the third column in the tables.

<table>
<thead>
<tr>
<th>Table 2. 21065L I²S Receiver in Master Mode</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>ADSP-2106x Pin:</strong></td>
</tr>
<tr>
<td>RCLK0, RCLK1</td>
</tr>
<tr>
<td>RFS0, RFS1</td>
</tr>
<tr>
<td>DR0A, DR0B, DR1A, DR1B</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Table 3. 21065L I²S Receiver in Slave Mode</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>ADSP-2106x Pin:</strong></td>
</tr>
<tr>
<td>RCLK0, RCLK1</td>
</tr>
<tr>
<td>RFS0, RFS1</td>
</tr>
<tr>
<td>DR0A, DR0B, DR1A, DR1B</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Table 4. 21065L I²S Transmitter in Master Mode</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>ADSP-2106x Pin:</strong></td>
</tr>
<tr>
<td>TCLK0, TCLK1</td>
</tr>
<tr>
<td>TFS0, TFS1</td>
</tr>
<tr>
<td>DT0A, DT0B, DT1A, DT1B</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Table 5. 21065L I²S Transmitter in Slave Mode</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>ADSP-2106x Pin:</strong></td>
</tr>
<tr>
<td>TCLK0, TCLK1</td>
</tr>
<tr>
<td>TFS0, TFS1</td>
</tr>
<tr>
<td>DT0A, DT0B, DT1A, DT1B</td>
</tr>
</tbody>
</table>
4.3 Important Notes from the ADSP-21065L User’s Manual ‘Serial Ports’ Chapter

In I²S Mode, one or both of the transmit channels can transmit, and one or both receive channels can receive. Each channel either transmits or receives Left and Right Channels.

In I²S Mode, when both A and B channels are used, they transmit or receive data simultaneously, sending or receiving bit 0 on the same edge of the serial clock, bit 1 on the next edge of the serial clock, and so on.

The processor always drives, never puts the DT pins in a high impedance state, except when a serial port is in multichannel mode and an inactive time slot occurs.

SPORT interrupts occur on the second system clock (CLKIN) after the serial port latches or drives out the last bit of the serial word.

A serial port configured for external clock and frame sync can start transmitting or receiving data two CKIN cycles after becoming enabled.

In I²S mode:

- Both SPORTs transmit channels (Tx_A and Tx_B) always transmit simultaneously, each transmitting left and right I²S channels.
- Both SPORT receive channels (Rx_A and Rx_B) always receive simultaneously, each receiving left and right I²S channels.
- Data always transmits in MSB format.
- You can select either DMA-driven or interrupt-driven transfers.
- TFS and RFS are the transmit and receive word select signals
- Multichannel operation and companding are not supported.

Both transmitters share a common interrupt vector and both receivers share a common interrupt vector.

To determine the source of an interrupt, applications must check the TXSx or RXSx data buffer status bits, respectively (this applies only for interrupt driven transfers).

When using both transmitters (FS_BOTH=1) and MSTR=1 and DITFS=0, the processor generates a frame sync signal only when both transmit buffers contain data because both transmitters share the same CLKDIV and TFS. So, for continuous transmission, both transmit buffers must contain new data. To enable continuous transmission when only one transmit buffer contains data, set FS_BOTH=0.

When using both transmitters and MSTR=1 and DITFS=1, the processor generates a frame sync signal at the frequency set by FSDIV=x whether or not the transmit buffers contain new data. In this case, the processor ignores the FS_BOTH bit. The DMA controller or the application is responsible for filling the transmit buffers with new data.

The SPORT generates and interrupt when the transmit buffer has a vacancy or whenever the receive buffer has data.

Each transmitter and receiver has its own set of DMA registers.

The same DMA channel drives both the left and right I²S channels for the transmitter or for the receiver. The software application must demultiplex the left and right channel data received by the RX buffer (this means that when data is transferred to a receive DMA buffer, the data is interleaved where the left and right data alternate in consecutive locations in memory).
4.4 SPORT DMA Channels and Interrupt Vectors

There are 8 dedicated DMA channels for the I2S channel A and B buffers on both SPORT0 and SPORT1. The IOP addresses for the DMA registers are shown in the table below for each corresponding channel and SPORT data buffer.

Table 6. 8 SPORT DMA channels and data buffers

<table>
<thead>
<tr>
<th>Chn</th>
<th>Data Buffer</th>
<th>Address</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Rx0A</td>
<td>0x0060 0x0064</td>
<td>Serial port 0 receive; A data</td>
</tr>
<tr>
<td>1</td>
<td>Rx0B</td>
<td>0x0030 0x0034</td>
<td>Serial port 0 receive; B data</td>
</tr>
<tr>
<td>2</td>
<td>Rx1A</td>
<td>0x0068 0x006C</td>
<td>Serial port 1 receive; A data</td>
</tr>
<tr>
<td>3</td>
<td>Rx1B</td>
<td>0x0038 0x003C</td>
<td>Serial port 1 receive; B data</td>
</tr>
<tr>
<td>4</td>
<td>Tx0A</td>
<td>0x0070 0x0074</td>
<td>Serial port 0 transmit; A data</td>
</tr>
<tr>
<td>5</td>
<td>Tx0B</td>
<td>0x0050 0x0054</td>
<td>Serial port 0 transmit; B data</td>
</tr>
<tr>
<td>6</td>
<td>Tx1A</td>
<td>0x0078 0x005C</td>
<td>Serial port 1 transmit; B data</td>
</tr>
<tr>
<td>7</td>
<td>Tx1B</td>
<td>0x0058 0x005C</td>
<td>Serial port 1 transmit; B data</td>
</tr>
</tbody>
</table>

Each serial port has a transmit DMA interrupt and a receive DMA interrupt (shown in Table 7 below). With serial port DMA disabled, interrupts occur on a word by word basis, when one word is transmitted or received. Table 7 also shows the interrupt priority, because of their relative location to one another in the interrupt vector table. The lower the interrupt vector address, the higher priority interrupt. Note that channels A and B for the transmit and receive side of each SPORT share the same interrupt location. Thus, data for both DMA buffers is processed at the same time, or on a conditional basis depending on the state of the buffer status bits in the SPORT control registers.

Table 7. ADSP-21065L Serial Port Interrupts

<table>
<thead>
<tr>
<th>Interrupt</th>
<th>Function</th>
<th>Priority</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPR0I</td>
<td>SPORT0 receive DMA channels 0 and 1</td>
<td>Highest</td>
</tr>
<tr>
<td>SPR1I</td>
<td>SPORT1 receive DMA channels 2 and 3</td>
<td></td>
</tr>
<tr>
<td>SPT0I</td>
<td>SPORT0 transmit DMA channels 4 and 5</td>
<td></td>
</tr>
<tr>
<td>SPT1I</td>
<td>SPORT1 transmit DMA channels 6 and 7</td>
<td></td>
</tr>
<tr>
<td>EP0I</td>
<td>Ext. port buffer 0 DMA channel 8</td>
<td></td>
</tr>
<tr>
<td>EP1II</td>
<td>Ext. port buffer 1 DMA channel 9</td>
<td>Lowest</td>
</tr>
</tbody>
</table>

1 Interrupt names are defined in the def21065.h include file supplied with the ADSP-21000 Family Visual DSP Development Software.
4.5 Serial Port Related IOP Registers

This section briefly highlights the list of available SPORT-related IOP registers that you will need to program when configuring the SPORTs for I^2S mode. To program these registers, you write to the appropriate address in memory using the symbolic macro definitions supplied in the `def21065l.h` file (included with the Visual DSP tools in the `/INCLUDE/` directory). External devices such as another 21065L, or a host processor, can write and read the SPORT control registers to set up a serial port DMA operation or to enable a particular SPORT. These registers are shown in the table below. The SPORT DMA IOP registers are covered in section 4.8. As we will see in the next section, only a few of the available registers shown below need to be programmed to set up I^2S mode. These registers are highlighted in bold text.

**Table 8. Serial Port IOP Registers**

<table>
<thead>
<tr>
<th>Register</th>
<th>IOP Address</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPORT0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>STCTL0</td>
<td>0xe0</td>
<td>SPORT0 transmit control register</td>
</tr>
<tr>
<td>SRCTL0</td>
<td>0xe1</td>
<td>SPORT0 receive control register</td>
</tr>
<tr>
<td>TDIV0</td>
<td>0xe4</td>
<td>SPORT0 transmit divisor</td>
</tr>
<tr>
<td>RDIV0</td>
<td>0xe6</td>
<td>SPORT0 receive divisor</td>
</tr>
<tr>
<td>MTCS0</td>
<td>0xe8</td>
<td>SPORT0 multichannel transmit select</td>
</tr>
<tr>
<td>MRCS0</td>
<td>0xe9</td>
<td>SPORT0 multichannel receive select</td>
</tr>
<tr>
<td>MTCCS0</td>
<td>0xea</td>
<td>SPORT0 multichannel transmit compand select</td>
</tr>
<tr>
<td>MRCCS0</td>
<td>0xeb</td>
<td>SPORT0 multichannel receive compand select</td>
</tr>
<tr>
<td>KEYWD0</td>
<td>0xec</td>
<td>SPORT0 receive comparison register</td>
</tr>
<tr>
<td>IMASK0</td>
<td>0xed</td>
<td>SPORT0 receive comparison mask register</td>
</tr>
<tr>
<td>SPORT1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>STCTL1</td>
<td>0xf0</td>
<td>SPORT1 transmit control register</td>
</tr>
<tr>
<td>SRCTL1</td>
<td>0xf1</td>
<td>SPORT1 receive control register</td>
</tr>
<tr>
<td>TDIV1</td>
<td>0xf4</td>
<td>SPORT1 transmit divisor</td>
</tr>
<tr>
<td>RDIV1</td>
<td>0xf6</td>
<td>SPORT1 receive divisor</td>
</tr>
<tr>
<td>MTCS1</td>
<td>0xf8</td>
<td>SPORT1 multichannel transmit select</td>
</tr>
<tr>
<td>MRCS1</td>
<td>0xf9</td>
<td>SPORT1 multichannel receive select</td>
</tr>
<tr>
<td>MTCCS1</td>
<td>0xfa</td>
<td>SPORT1 multichannel transmit compand select</td>
</tr>
<tr>
<td>MRCCS1</td>
<td>0xfb</td>
<td>SPORT1 multichannel receive compand select</td>
</tr>
<tr>
<td>KEYWD1</td>
<td>0xfc</td>
<td>SPORT1 receive comparison register</td>
</tr>
<tr>
<td>IMASK1</td>
<td>0xfd</td>
<td>SPORT1 receive comparison mask register</td>
</tr>
<tr>
<td>SPORT</td>
<td></td>
<td></td>
</tr>
<tr>
<td>TX0_A</td>
<td>0xe2</td>
<td>SPORT0 transmit data buffer, channel A data</td>
</tr>
<tr>
<td>RX0_A</td>
<td>0xe3</td>
<td>SPORT0 receive data buffer, channel A data</td>
</tr>
<tr>
<td>TX1_A</td>
<td>0xf2</td>
<td>SPORT1 transmit data buffer, channel A data</td>
</tr>
<tr>
<td>RX1_A</td>
<td>0xf3</td>
<td>SPORT1 receive data buffer, channel A data</td>
</tr>
<tr>
<td>TX0_B</td>
<td>0xe6</td>
<td>SPORT0 transmit data buffer, channel B data</td>
</tr>
<tr>
<td>RX0_B</td>
<td>0xef</td>
<td>SPORT0 receive data buffer, channel B data</td>
</tr>
<tr>
<td>TX1_B</td>
<td>0xfe</td>
<td>SPORT1 transmit data buffer, channel B data</td>
</tr>
<tr>
<td>RX1_B</td>
<td>0xff</td>
<td>SPORT1 receive data buffer, channel B data</td>
</tr>
</tbody>
</table>
4.6 SPORT0 I²S Mode IOP Register Configuration For 21065L EZ-LAB Loopback Test

The configuration for SPORT0 for the first example in the Appendix A is set up as follows:

- 32-bit serial word length
- Enable SPORT0 transmit and receive DMA functionality
- Enable DMA chaining functionality for SPORT0 transmit and receive
- Internal TX Serial Clock (TCLK) - the SPORT0 I²S transmitter provides the serial clock to the 65L's SPORT0 receiver.
- Internal TFS0, thus the SPORT0 channel A transmitter is the I²S master.
- External RX Serial Clock (RCLK) and Word Select (RFS0), thus the receiver Channel A port is the slave.
- Transmit and Receive DMA chaining enabled. The dsp program declares 2 buffers - i2s_tx_buf[2] and i2s_rx_buf[2] - for DMA transfers of SPORT0 I2S transmit and receive stereo data on Channel A.

```c
.var i2s_rx_buf[STEREO_LR]; /* stereo I2S receive buffer */
.var i2s_tx_buf[STEREO_LR]; /* stereo I2S transmit buffer */
```

Program_I2Smode_SPORT0_Registers:

```c
/* sport0 receive control register */
R0 = 0x000D09F1; /* slave mode, slen = 32 , sden_A & schen_A enabled */
dm(SRCTL0) = R0; /* sport 0 receive control register */

/* sport0 transmit control register */
R0 = 0x000D0DF1; /* master mode, data depend, slen = 32, sden_A & schen_A enabled */
dm(STCTL0) = R0; /* sport 0 transmit control register */
```

• The ADSP-2165L provides an internally generated 96 kHz frame sync (TFS0). It must be a 96 kHz frame rate since the AC97 specified frame rate of the AD1819 is 48 kHz, and we get a left and right sample per 48 kHz frame from the AD1819A. Thus, the word select rate is twice as fast as the AD1819a AC-link frame rate in order to send or receive 2 I2S samples per AC97 audio frame.

```c
.R0 = 0x007C0004; /* TCLKDIV=[2xfCLKIN(60MHz)/SCLKfreq (12MHz)]-1 = 0x0004 */
dm(TDIV0) = R0; /* TFSDIV=[TCLKfreq(12 MHz)/TFSfreq(96.0K)]-1 = 124 = 0x007C */
```

• No companding.

```c
/* sport0 transmit and receive multichannel companding enable registers */
R0 = 0x00000000; /* no companding */
dm(MRCCS0) = R0; /* no companding on receive */
dm(MTCCS0) = R0; /* no companding on transmit */
```

• Multichannel Mode Disabled

```c
/* sport0 receive and transmit multichannel word enable registers */
R0 = 0x00000000; /* enable transmit and receive channels 0-8 */
dm(MRCS0) = R0;
dm(MTCS0) = R0;
```
4.7 SPORT0 I²S Mode IOP Register Configuration For Interfacing to 2 (24-bit, 96 kHz) Stereo ADCs and DACs:

The configuration for SPORT0 for the second example in the Appendix A is set up as follows:

- 24-bit serial word length
- Enable SPORT0 transmit and receive DMA functionality on Channels A & B
- Enable DMA chaining functionality for SPORT0 transmit and receive on Channels A & B
- Slave Mode for the I2S channel A & B transmitters and receivers.
  - External TX Serial Clock (TCLK0) - the SPORT0 I²S transmit clock for Channels A & B is externally generated
  - External TFS0, thus the SPORT0 channel A and B transmitters are the I²S slave devices.
  - External RX Serial Clock (RCLK0) and Word Select (RFS0), thus the receiver Channel A port is the slave.

```
#define STEREO_LR 2
.var rx0a_buf[STEREO_LR]; /* stereo I2S primary receive a buffer */
.var rx0b_buf[STEREO_LR]; /* stereo I2S secondary receive b buffer */
.var tx0a_buf[STEREO_LR]; /* stereo I2S primary transmit a buffer */
.var tx0b_buf[STEREO_LR]; /* stereo I2S secondary transmit b buffer */
```

Program_I2Smode_SPORT0_Registers:

```c
/* sport0 receive control register */
R0 = 0x013C0971; /* slave mode, slen = 24, sden_A & schen_A & sden_B & schen_B enabled */
dm(SRCTL0) = R0; /* sport 0 receive control register */

/* sport0 transmit control register */
R0 = 0x017C8971; /* slave mode, slen = 24, sden_A & schen_A & sden_B & schen_B enabled */
dm(STCTL0) = R0; /* sport 0 transmit control register */
```

- The ADSP-21065L transmitter and receiver A and B channels accept an externally generated 96 kHz serial clock (RCLK0 and TCLK0)frame sync (TFS0 and RFS0). Therefore, the divisor registers are set to zero.

```c
/* sport0 I2S word select (transmit frame sync) divide register */
R0 = 0x00000000; /* TCLKDIV=[2xCLKIN(60MHz)/SCLKfreq(12MHz)]-1 */
dm(TDIV0) = R0; /* TFSDIV=[TCLKfrq(12 MHz)/TFSfrq(96.0K)]-1 */

/* sport0 I2S receive word select divide register */
R0 = 0x00000000;
dm(RDIV0) = R0;
```

- Multichannel Mode Disabled

```c
/* sport0 receive and transmit multichannel word enable registers */
R0 = 0x00000000; /* multichannel mode disabled */
dm(MRCS0) = R0;
dm(MTCS0) = R0;
```

- No companding.

```c
/* sport0 receive and transmit multichannel companding enable registers */
R0 = 0x00000000; /* no companding */
dm(MRCCS0) = R0; /* no companding on receive */
dm(MTCCS0) = R0; /* no companding on transmit */
```
4.8 DMA Registers for the I²S Ports

The following register descriptions are provided in the defs21065l.h file for programming the DMA registers associated with the I/O processor’s DMA controller. We will look at how these registers are programmed for DMA chaining, in which the DMA registers are reinitialized automatically whenever a serial port interrupt request is generated.

<table>
<thead>
<tr>
<th>DMA Register Description</th>
<th>DMA Register</th>
<th>IOP Address</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPORT0 Receive Channel A</td>
<td>DMA Channel 0 Index Register</td>
<td>IIR0A</td>
</tr>
<tr>
<td></td>
<td>DMA Channel 0 Modify Register</td>
<td>IMR0A</td>
</tr>
<tr>
<td></td>
<td>DMA Channel 0 Count Register</td>
<td>CR0A</td>
</tr>
<tr>
<td></td>
<td>DMA Channel 0 Chain Pointer Register</td>
<td>CPR0A</td>
</tr>
<tr>
<td></td>
<td>DMA Channel 0 General Purpose Register</td>
<td>GPR0A</td>
</tr>
<tr>
<td>SPORT0 Receive Channel B</td>
<td>DMA Channel 1 Index Register</td>
<td>IIR0B</td>
</tr>
<tr>
<td></td>
<td>DMA Channel 1 Modify Register</td>
<td>IMR0B</td>
</tr>
<tr>
<td></td>
<td>DMA Channel 1 Count Register</td>
<td>CR0B</td>
</tr>
<tr>
<td></td>
<td>DMA Channel 1 Chain Pointer Register</td>
<td>CPR0B</td>
</tr>
<tr>
<td></td>
<td>DMA Channel 1 General Purpose Register</td>
<td>GPR0B</td>
</tr>
<tr>
<td>SPORT1 Receive Channel A</td>
<td>DMA Channel 2 Index Register</td>
<td>IIR1A</td>
</tr>
<tr>
<td></td>
<td>DMA Channel 2 Modify Register</td>
<td>IMR1A</td>
</tr>
<tr>
<td></td>
<td>DMA Channel 2 Count Register</td>
<td>CR1A</td>
</tr>
<tr>
<td></td>
<td>DMA Channel 2 Chain Pointer Register</td>
<td>CPR1A</td>
</tr>
<tr>
<td></td>
<td>DMA Channel 2 General Purpose Register</td>
<td>GPR1A</td>
</tr>
<tr>
<td>SPORT1 Receive Channel B</td>
<td>DMA Channel 3 Index Register</td>
<td>IIR1B</td>
</tr>
<tr>
<td></td>
<td>DMA Channel 3 Modify Register</td>
<td>IMR1B</td>
</tr>
<tr>
<td></td>
<td>DMA Channel 3 Count Register</td>
<td>CR1B</td>
</tr>
<tr>
<td></td>
<td>DMA Channel 3 Chain Pointer Register</td>
<td>CPR1B</td>
</tr>
<tr>
<td></td>
<td>DMA Channel 3 General Purpose Register</td>
<td>GPR1B</td>
</tr>
<tr>
<td>SPORT0 Transmit Channel A</td>
<td>DMA Channel 4 Index Register</td>
<td>IIT0A</td>
</tr>
<tr>
<td></td>
<td>DMA Channel 4 Modify Register</td>
<td>IMT0A</td>
</tr>
<tr>
<td></td>
<td>DMA Channel 4 Count Register</td>
<td>CT0A</td>
</tr>
<tr>
<td></td>
<td>DMA Channel 4 Chain Pointer Register</td>
<td>CPT0A</td>
</tr>
<tr>
<td></td>
<td>DMA Channel 4 General Purpose Register</td>
<td>GPT0A</td>
</tr>
<tr>
<td>SPORT0 Transmit Channel B</td>
<td>DMA Channel 5 Index Register</td>
<td>IIT0B</td>
</tr>
<tr>
<td></td>
<td>DMA Channel 5 Modify Register</td>
<td>IMT0B</td>
</tr>
<tr>
<td></td>
<td>DMA Channel 5 Count Register</td>
<td>CT0B</td>
</tr>
<tr>
<td></td>
<td>DMA Channel 5 Chain Pointer Register</td>
<td>CPT0B</td>
</tr>
<tr>
<td></td>
<td>DMA Channel 5 General Purpose Register</td>
<td>GPT0B</td>
</tr>
<tr>
<td>SPORT1 Transmit Channel A</td>
<td>DMA Channel 6 Index Register</td>
<td>IIT1A</td>
</tr>
<tr>
<td></td>
<td>DMA Channel 6 Modify Register</td>
<td>IMT1A</td>
</tr>
<tr>
<td></td>
<td>DMA Channel 6 Count Register</td>
<td>CT1A</td>
</tr>
<tr>
<td></td>
<td>DMA Channel 6 Chain Pointer Register</td>
<td>CPT1A</td>
</tr>
<tr>
<td></td>
<td>DMA Channel 6 General Purpose Register</td>
<td>GPT1A</td>
</tr>
<tr>
<td>SPORT1 Transmit Channel B</td>
<td>DMA Channel 7 Index Register</td>
<td>IIT1B</td>
</tr>
<tr>
<td></td>
<td>DMA Channel 7 Modify Register</td>
<td>IMT1B</td>
</tr>
<tr>
<td></td>
<td>DMA Channel 7 Count Register</td>
<td>CT1B</td>
</tr>
<tr>
<td></td>
<td>DMA Channel 7 Chain Pointer Register</td>
<td>CPT1B</td>
</tr>
<tr>
<td></td>
<td>DMA Channel 7 General Purpose Register</td>
<td>GPT1B</td>
</tr>
</tbody>
</table>
4.9 Setting Up the 21065L DMA Controller for Chained SPORT DMA Transfers

To transmit and receive digital audio data to/from an I²S device, one efficient method is to use serial port DMA Chaining to transfer data between the I²S serial bus and the DSP core. There are obvious benefits for doing this. First of all, DMA transfers allow efficient transfer of data between the serial port circuitry and DSP internal memory with zero-overhead, i.e. there is no processor intervention of the SHARC core to manually transfer the data. Secondly, there is a one-to-one correspondence of the location of the left and right I²S data in the transmit and receive SPORT DMA buffer locations with the actual I²S audio channel on the serial bus. Thirdly, an entire block of I²S audio data can be transmitted or received before generating a single interrupt. In our example, the DMA buffer is only two words deep, so that an interrupt is generated whenever a left sample and a right sample is transmitted or received. However, the user can further reduce interrupt overhead by making the DMA buffer size larger, as long as it is by a factor of two so that data is always interleaved and aligned properly. Thus, this method of serial port processing is more efficient for the SHARC core to process data, versus interrupt driven transfers which would occur more frequently. Using chained DMA transfers allows the ADSP-21065L DMA controller to autoinitialize itself between multiple DMA transfers. When the entire contents of the current SPORT buffers have been received or transmitted, the ADSP-21065L will automatically set up another serial port DMA transfer to repeated again. For further information on DMA chaining, the reader can refer to page 6-39 in the ADSP-21065L User’s Manual.

The chain pointer register (CPxxx) is used to point to the next set of TX and RX buffer parameters stored in memory. For example, SPORT0 channel A DMA transfers are initiated by writing the DMA buffer’s memory address to the CPR0A register for SPORT0 A receive and CPT0A register for SPORT0 A transmit. The transmit and receive SCHEN_A and SCHEN_B bits in the SPORTx Control registers enable DMA chaining.

To autoinitialize repetitive DMA-chained transfers, the programmer needs to set up a buffer in memory called a Transfer Control Block (TCB) that will be used to initialize and further continue the chained DMA process. Transfer Control Blocks are locations in Internal Memory that store DMA register information in a specified order. Figure 9 below demonstrates defined TCBs in internal memory for SPORT0 Channel A. The Chain Pointer Register (CPR0A and CPT0A) stores the location of the next set of TCB parameters to be automatically be downloaded by the DMA controller at the completion of the DMA transfer, which in this case it points back to itself.

Figure 9. TCBs for Chained DMA Transfers of SPORT0 Channel A Receive and Transmit

These TCBs for both the transmit and receive buffers can be defined in the variable declaration section of the DSP assembly or C code. In the I²S example code shown in appendix A, the TCBs for SPORT0 channel A are defined as follows:

```
.var I2s_rcv_tcb[8]  = 0, 0, 0, 0, 0, 2, 1, 0; /* receive tcb */
.var I2s_xmit_tcb[8] = 0, 0, 0, 0, 0, 2, 1, 0; /* transmit tcb */
```
Note that the DMA count and modify values can be initialized in the buffer declaration so that they are resident after a DSP reset and boot. However, at runtime, further modification of the buffer is required to initiate the DMA autobuffer process.

To setup and initiate a chain of SPORT DMA operations at runtime, the 21065L should follow this sequence:

1. Set up SPORT transmit and Receive TCBs (transfer control blocks). The TCBs are defined in the data variable declaration section of your code. Before setting up the values in the TCB and kicking off the DMA process, make sure the SPORT registers are programmed along with the appropriate chaining bits required in step 2.

2. Write to the SPORT0 transmit and receive control registers (STCTL0 and STCRL0), setting the SDEN_A and/or SDEN_B enable bit to 1 and the SCHEN_A and/or SCHEN_B chaining enable bit to a 1.

3. Write the internal memory index address register (IIxxx) of the first TCB to the CPxxx register to start the chain. The order should be as follows:
   a) write the starting address of the SPORT DMA buffer to the TCBs internal index register IIxxx location (TCB buffer base address + 7). You need to get the starting address of the defined DMA buffer at runtime and copy it into this location in the TCB.
   b) write the DMA internal modify register value IMxxx to the TCB (TCB buffer base address + 6). Note that this step may be skipped if the location in the buffer was initialized in the variable declaration section of your code.
   c) write the DMA internal count register Cxxx value to the TCB (TCB buffer base address + 5). Also note that this step may be skipped if the location in the buffer was initialized in the variable declaration section of your code.
   d) get the IIxxx value of the TCB buffer that was previously stored in step (a), set the PCI bit with a that internal address value, and write the modified value to the chain pointer location in the TCB (TCB buffer base offset + 4).
   e) write the same ‘PCI-bit-set’ internal address value from step (d) manually into that DMA channels chain pointer register (CPxxx). At this moment the DMA chaining begins (If the SPORT enable bit was already set, otherwise transfers will not begin until the SPORT enable bit is set.

The DMA interrupt request occurs whenever the Internal Count Register Cxxx decrements to zero.

SPORT DMA chaining occurs independently for the transmit and receive channels of the serial port. After the SPORT0 receive buffer is filled with new data, a SPORT0 receive interrupt is generated, and the data placed in the receive buffer is available for processing. The DMA controller will autoinitialize itself with the parameters set in the TCB buffer and begin to refill the receive DMA buffer with new data in the next audio frame. In our loopback example, the processed data is then placed in the SPORT transmit buffer, where it will then be DMA’ed out from memory to the SPORT DT0A pin. After the entire buffer is transmitted from internal memory to the SPORT circuitry, the DMA controller will autoinitialize itself with the stored TCB parameters to perform another DMA transfer of new data that will be placed in the same transmit buffer.

Below are example assembly instructions used to set up the Transfer Control Blocks for SPORT0 Channel A in the 21065L EZ-LAB example shown in appendix A. These values are reloaded from internal memory to the DMA controller after the entire SPORT DMA buffer has been received or transmitted. If you want to reduce interrupt overhead, these buffers can be made a multiple of 2 which would increase the buffer size. Data is interleaved in memory with the left sample first, followed by the right sample, then the left again, and so on…

```assembly
.segment /dm    dm_I2S;
/* define buffer size to match I2S TDM stereo channels */
#define STEREO_LR 2
.var I2s_rx_buf[STEREO_LR]; /* stereo I2S receive buffer */
.var I2s_tx_buf[STEREO_LR]; /* stereo I2S transmit buffer */
.var I2s_rcv_tcb[8] = 0, 0, 0, 0, 2, 1, 0; /* receive tcb */
.var I2s_xmit_tcb[8] = 0, 0, 0, 0, 2, 1, 0; /* transmit tcb */
.endseg;
```
Below are example assembly instructions used to set up the Transfer Control Blocks for SPORT0 Channels A & B in the 4-channel ADC/DAC loopback example shown in Appendix B. These values are reloaded from internal memory to the DMA controller after the entire SPORT DMA buffer has been received or transmitted.
/* sport0 dma channel a control tx chain pointer register */
DM(xmit0a_tcb + 7) = r0; /* internal dma address used for chaining */
r0 = 1;
DM(xmit0a_tcb + 6) = r0; /* DMA internal memory DMA modifier */
r0 = 2;
DM(xmit0a_tcb + 5) = r0; /* DMA internal memory buffer count */
r0 = xmit0a_tcb + 7; /* get DMA chaining internal mem pointer containing tx_buf address */
r0 = r1 AND r0; /* mask the pointer */
r0 = BSET r0 BY 17; /* set the pci bit */
DM(xmit0a_tcb + 4) = r0; /* write DMA transmit block chain pointer to TCB buffer */
DM(CPT0A) = r0; /* transmit block chain pointer, initiate tx0 dma transfers */

/* sport0 dma channel b control tx chain pointer register */
DM(xmit0b_tcb + 7) = r0; /* internal dma address used for chaining */
r0 = 1;
DM(xmit0b_tcb + 6) = r0; /* DMA internal memory DMA modifier */
r0 = 2;
DM(xmit0b_tcb + 5) = r0; /* DMA internal memory buffer count */
r0 = xmit0b_tcb + 7; /* get DMA chaining internal mem pointer containing tx_buf address */
r0 = r1 AND r0; /* mask the pointer */
r0 = BSET r0 BY 17; /* set the pci bit */
DM(xmit0b_tcb + 4) = r0; /* write DMA transmit block chain pointer to TCB buffer */
DM(CPT0B) = r0; /* transmit block chain pointer, initiate tx0 dma transfers */

/* sport0 dma channel a control rx chain pointer register */
DM(rcv0a_tcb + 7) = r0; /* internal dma address used for chaining */
r0 = 1;
DM(rcv0a_tcb + 6) = r0; /* DMA internal memory DMA modifier */
r0 = 2;
DM(rcv0a_tcb + 5) = r0; /* DMA internal memory buffer count */
r0 = rcv0a_tcb + 7; /* mask the pointer */
r0 = r1 AND r0; /* mask the pointer */
r0 = BSET r0 BY 17; /* set the pci bit */
DM(rcv0a_tcb + 4) = r0; /* write DMA receive block chain pointer to TCB buffer */
DM(CPR0A) = r0; /* receive block chain pointer, initiate rx0 dma transfers */

/* sport0 dma channel b control rx chain pointer register */
DM(rcv0b_tcb + 7) = r0; /* internal dna address used for chaining */
r0 = 1;
DM(rcv0b_tcb + 6) = r0; /* DMA internal memory DMA modifier */
r0 = 2;
DM(rcv0b_tcb + 5) = r0; /* DMA internal memory buffer count */
r0 = rcv0b_tcb + 7; /* mask the pointer */
r0 = r1 AND r0; /* mask the pointer */
r0 = BSET r0 BY 17; /* set the pci bit */
DM(rcv0b_tcb + 4) = r0; /* write DMA receive block chain pointer to TCB buffer */
DM(CPR0B) = r0; /* receive block chain pointer, initiate rx0 dma transfers */

RTS;
.endseg;
5. Enabling I²S Device Connectivity On The 21065L EZ-LAB Via The EMAFE (Enhanced Modular Analog Front End) Interface

The 21065L EZ-LAB’s EMAFE connector allows an upgrade path for evaluating present and future I²S-compatible codec and ADCs (AD18xx, AD7xxx, Crystal Semiconductor converters and digital audio interfaces, multi-media codecs, etc.) with the ADSP-21065L EZ-LAB Development Board.

The analog front end devices can be placed on a daughter board (thus being modular). Each EMAFE daughter board can have its own back plate to allow different input connections (i.e. RCA jack, mic in, speaker out, etc.). The daughter board can be attached to the ADSP-21065L Digital Signal Processor Development Board by a single 96 pin right angle mounted male connector and two mechanical standoffs to give stability to the entire arrangement when the daughter board and 21065L EZ-LAB are being attached. The 21065L EZ-LAB has a 96 pin right angle mounted female connector.

Figure 10. ADSP-21065L EZ-LAB EMAFE Interface

**EMAFE Signal Description:**

The EZ-LAB’s EMAFE 96 pin connector routes the following signals from the ADSP-21065L to the EMAFE daughter board.

- **16** Data lines.
- **8** Address lines.
- **3** Parallel Bus Control lines.
- **16** Synchronous Serial Port lines – Which Gives Access for I²S Connectivity
- **1** Interrupt output
- **1** Flag input.
The EMAFE 96 pin connector also has the following power connections routed from the 21065L EZ-LAB Development Board to the EMAFE interface.

- **VDD1** *Digital power* ( +5V, 150 mA).
- **VDD2** *Digital power* ( +3.3V, 150 mA).
- **+3VA** *Analog power* (100 mA, clean).
- **+5VA** *Analog power* (100 mA, clean).

There is one 3x32 pin right angle connector on the EZ-LAB with female pins. The is mounted on the right end of EZ-LAB board. The EMAFE daughter board should have one 3x32 pin connector with male pins on the left side of the board.

**EMAFE Functional Description**

The parallel communication between the ADSP-21065L on the EZ-LAB Board and the EMAFE interface consists of some control logic for the control lines (MC, RD, WR, CS, etc.), an 8-bit latch that will store the address information (MA[7:0]) and a transceiver buffer for the data lines (MD[15:0]). The address lines are latched and the data lines are buffered to reduce digital noise on the MAFE board.

The 2 synchronous serial ports (SPORT0 and SPORT1) from the ADSP-21065L processor is also directly wired to the EMAFE connector interface pins. Level shifting of serial port signals from the ADSP-21065L processor may be required for 5V (non 3.3V compliant) peripherals on the EMAFE board, or from 5V peripherals on the EMAFE board to the 3.3v (non 5V tolerant) ADSP-21065L processor. Thus, the EMAFE serial port pins are used to connect to I^2^S devices on the EMAFE daughter card. Additional address and data lines can be used for control and status information to various digital audio devices such as AES/EBU and SP/DIF transmitters and receivers.
6. Using The 21065L EZ-LAB EMAFE Interface For The I²S Loopback Test

The I²S reference code listed in Appendix A was tested on the Analog Devices 21065L EZ-LAB evaluation board (test case shown in Figure 11). The example code implements a 'digital wire' test, which consists of looping back incoming ADC data from the AD1819a SoundPort codec via the SPORT0 I²S interface, and the resulting loopback of audio is sent out of the AD1819a DACs. The implementation sets up transmit and receive DMA chaining on SPORT1 to transfer data between the DSP and the AD1819a, while also setting up transmit and receive DMA chaining on SPORT0 for the I²S master transmitter and the slave receiver. To enable the connection, wire-wrap was used to connect the SPORT0 transmit data, word select and serial clock pins from the transmitter to the receiver. When connecting the SPORT0 pin, be careful to use a short, straight wire to ensure the best possible noise immunity.

Figure 11.
21065L EZ-LAB EMAFE I²S Audio Loopback Example
**Figure 12.**

**21065L EZ-LAB I2S ‘Digital Wire’ DMA & Memory Signal Paths**

![Diagram of signal paths for 21065L EZ-LAB I2S](image)

### Table 10. Serial Port I2S Channel Assignments, DMA Buffer Relationships

The DSP SPORT I2S Mode Time Slot Map for the SPORT0 Channel A I2S Loopback Example

<table>
<thead>
<tr>
<th>Channel</th>
<th>Slave I2S Device, Receiver (DR0)</th>
<th>Master I2S Device, Transmitter (DT0)</th>
</tr>
</thead>
<tbody>
<tr>
<td>'0'</td>
<td>Left Channel Receive</td>
<td>Left Channel Transmit</td>
</tr>
<tr>
<td>'1'</td>
<td>Right Channel Receive</td>
<td>Right Channel Transmit</td>
</tr>
</tbody>
</table>

### Table 11. ADSP-2106x SPORT0 Ch. A DMA Buffers Used in the Example SPORT0 I2S Driver (Appendix A):

<table>
<thead>
<tr>
<th>i2s_rx_buf[2] - SPORT0 DMA receive I2S buffer</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>WS</strong></td>
</tr>
<tr>
<td>0</td>
</tr>
<tr>
<td>1</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>i2s_tx_buf[2] - SPORT0 DMA transmit I2S buffer</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>WS</strong></td>
</tr>
<tr>
<td>0</td>
</tr>
<tr>
<td>1</td>
</tr>
</tbody>
</table>
6.1 Processing 16-bit or 24-bit data in 1.31 Fractional Format or IEEE Floating Point Format

Data that is received or transmitted in the SPORT0 ISR is in a binary, 2's complement format. The DSP interprets the data in fractional format, where all #s are between -1 and 0.9999999. Initially, the serial port places the data into internal memory in data bits D0 to D15 for 16 bit data and D0 to D23 for 24-bit data. In order to process the fractional data in 1.31 format, the processing routine first shifts the data up by 16 bits (or 8-bits for 24-bit data) so that it is left-justified in the upper data bits D16 to D31 (or D8 to D31 for 24 bit data). This is necessary to take advantage of the fixed-point multiply/accumulator's fractional 1.31 mode, as well as offer an easy reference for converting from 1.31 fractional to floating point formats. This also guarantees that any quantization errors resulting from the computations will remain well below the 16 bit or 24-bit result and thus below the DAC Noise Floor. After processing the data, the DSP shifts the 1.31 result down so that the data is truncated to a 1.15 or 1.23 number. This fractional result is then sent to the DAC. Below are example instructions to demonstrate shifting of data before and after the processing of data on the left channel when processing 16-bit samples:

### 32-bit Fixed Point Processing

```c
r1 = dm(rx0a_buf + 0); /* get ADC left channel input sample */
r1= lshift r1 by 16; /* shift up to MSBs to preserve sign */
dm(Left_Channel)=r1; /* save to data holder for processing */
/* Process data here, data is processed in 1.31 format */
r15 = dm(Left_Channel); /* get channel 1 output result */
r15 = lshift r6 by -16; /* put back in bits 0..15 for SPORT tx */
dm(tx0a_buf + 0) = r15; /* output left result to DAC */
```

To convert to a floating point number, or from a floating point number back to a fixed point number, the ADSP-21065L supports single-cycle data format conversion between fixed and floating point numbers as shown below:

### 32-bit Floating Point Processing

```c
r1 = -31; <-- scale the sample to the range of +/-1.0
r0 = DM(Left_Channel);
f0 = float r0 by r1;
[Call Floating_Point_Algorithm]
r1 = 31; <-- scale the result back up to MSBs
r8 = fix f8 by r1;
DM(Left_Channel) = r8;
```

REFERENCES

The following sources contributed information to this applications note:

   First Edition (82-001833-01, Analog-Devices, September 1998)

2. *Philips I2S Bus Specification*, Philips Semiconductor,
   Electronic components and materials catalog (no data)
A.1 21065L EZ-LAB Example - SPORT0 I^2S Mode, DMA Initializations

```assembly
/* ********************************************************************************************** */
/* SPORT0 I^2S Mode Initialization                                                           */
/*                                                                                               */
/* These assembly routines set up the ADSP-21065L SPORT0 registers for I^2S mode for          */
/* transmitting and receiving of data at 48 KHz. This routine will set up DMA chaining on       */
/* SPORT0 to receive data coming from the AD1819a, do an I^2S loopback on SPORT0 on the       */
/* incoming AD1819a audio data, and the results of the loopback will be sent to the AD1819a  */
/* DACs. The I^2S routines can be used as a programming reference to test the 'digital wire'  */
/* of the I^2S ports.                                                                          */
/*                                                                                               */
/* By: John Tomarakos                                                                         */
/* ADI DSP Applications                                                                        */
/* Rev 1.0, 12/15/98                                                                            */
/* Rev 1.1, 1/11/98                                                                            */
/*                                                                                               */
/* ********************************************************************************************* */

/* ADSP-21065L System Register bit definitions */
#include "def21065l.h"
#include "new65Ldefs.h"

GLOBAL Program_DMA_Controller_SPT0;
GLOBAL Program_I2Smode_SPORT0_Registers;
GLOBAL i2s_rx_buf;       /* stereo I^2S receive buffer */
GLOBAL i2s_tx_buf;       /* stereo I^2S transmit buffer */

var i2s_rx_buf[STEREO_LR]; /* stereo I^2S receive buffer */
var i2s_tx_buf[STEREO_LR]; /* stereo I^2S transmit buffer */

var i2s_rcv_tcb[8] = 0, 0, 0, 0, 2, 1, 0;      /* receive tcb */
var i2s_xmit_tcb[8] = 0, 0, 0, 0, 2, 1, 0;      /* transmit tcb */

.endseg;

/* define buffer size to match I^2S TDM stereo channels */
#define STEREO_LR 2

var i2s_rx_buf[STEREO_LR]; /* stereo I^2S receive buffer */
var i2s_tx_buf[STEREO_LR]; /* stereo I^2S transmit buffer */

Program_I2Smode_SPORT0_Registers:
    /* sport0 receive control register */
    R0 = 0x000D09F1; /* slave mode, slen = 32 , sden_A & schen_A enabled */
    dm(SRCTL0) = R0; /* sport 0 receive control register */

    /* sport0 transmit control register */
    R0 = 0x000D0DF1; /* master mode, data depend, slen = 32, sden_A & schen_A enabled */
    dm(STCTL0) = R0; /* sport 0 transmit control register */

    /* sport0 I^2S word select (transmit frame sync) divide register */
    R0 = 0x007C0004; /* TCLKDIV=[2xfCLKIN(60M Hz)/SCLKfreq(12MHz)]-1 = 0x0004v */
    dm(TDIV0) = R0; /* master mode, data depend, slen = 32, sden_A & schen_A enabled */

    /* sport0 I^2S receive word select divide register */
    R0 = 0x007C0004; /* TCLKDIV=[2xfCLKIN(60M Hz)/SCLKfreq(12MHz)]-1 = 0x0004v */
    dm(TDIV0) = R0; /* master mode, data depend, slen = 32, sden_A & schen_A enabled */
```

---

"..."
R0 = 0x00000000;
dm(RDIV0) = R0;

/* sport0 receive and transmit multichannel word enable registers */
R0 = 0x00000000; /* multichannel mode disabled */
dm(MRCS0) = R0;
dm(MTCS0) = R0;

/* sport0 transmit and receive multichannel companding enable registers */
R0 = 0x00000000; /* no companding */
dm(MRCCS0) = R0; /* no companding on receive */
dm(MTCCS0) = R0; /* no companding on transmit */

RTS;

/*--------------------------------------------------------------------------------
/* DMA Controller Programming For SPORT0 I2S Tx and Rx */
/* Setup SPORT0 I2S for DMA Chaining: */
/*-------------------------------------------------------------------------------- */

Program_DMA_Controller_SPT0:
  r1 = 0x0001FFFF; /* cpx register mask */

  /* sport0 dma control tx chain pointer register */
  r0 = i2s_tx_buf;
dm(i2s_xmit_tcb + 7) = r0; /* internal dma address used for chaining*/
r0 = 1;
dm(i2s_xmit_tcb + 6) = r0; /* DMA internal memory DMA modifier */
r0 = 2;
dm(i2s_xmit_tcb + 5) = r0; /* DMA internal memory buffer count */
r0 = i2s_xmit_tcb + 7; /* get DMA chaining internal mem pointer containing tx_buf address */
r0 = r1 AND r0; /* mask the pointer */
r0 = BSET r0 BY 17; /* set the pci bit */
dm(i2s_xmit_tcb + 4) = r0; /* write DMA transmit block chain pointer to TCB buffer */
dm(CPT0A) = r0; /* transmit block chain pointer, initiate tx0 DMA transfers */

  /* sport0 dma control rx chain pointer register */
  r0 = i2s_rx_buf;
dm(i2s_rcv_tcb + 7) = r0; /* internal dma address used for chaining */
r0 = 1;
dm(i2s_rcv_tcb + 6) = r0; /* DMA internal memory DMA modifier */
r0 = 2;
dm(i2s_rcv_tcb + 5) = r0; /* DMA internal memory buffer count */
r0 = i2s_rcv_tcb + 7; /* mask the pointer */
r0 = BSET r0 BY 17; /* set the pci bit */
dm(i2s_rcv_tcb + 4) = r0; /* write DMA receive block chain pointer to TCB buffer */
dm(CPR0A) = r0; /* receive block chain pointer, initiate rx0 DMA transfers */

RTS;
.endseg;
A.2 SPORT0 I2S Receive Interrupt Service Routine

#include "def21065l.h"
#include "new65Ldefs.h"

/* ADSP-21065L System Register bit definitions */
#define LEFT 0
#define RIGHT 1

GLOBAL Process_I2S_Stereo_Data;
EXTERN Left_Channel_In;
EXTERN Right_Channel_In;
EXTERN Left_Channel_Out;
EXTERN Right_Channel_Out;
EXTERN i2s_rx_buf;
EXTERN i2s_tx_buf;
EXTERN Slapback_Echo;

.segment /dm dm_data;

VAR I2S_Left_Channel;
VAR I2S_Right_Channel;
VAR I2S_timer = 0x00000000;

.endseg;

.segment /pm pm_code;

Process_I2S_Stereo_Data:

bit set model SRRFL; /* enable secondary registers R0-R7 */
nop; /* 1 cycle latency writing to Model register */

get_prior_i2s_tx_data:

/* get previous SPORT0 loopback'ed i2s left and right data */
/* we are getting I2S data that was send in our previous SPORT0 interrupt, and then
feeding this audio data back to the AD1819a DACs */

r0 = dm(i2s_rx_buf + LEFT); /* Get i2s left channel rx data */
r1 = dm(i2s_rx_buf + RIGHT);       /* Get i2s right channel rx data */

send_audio_to_AD1819a:
    dm(Left_Channel_Out) = r0;
    dm(Right_Channel_Out) = r1;

    /* transmit new AD1819a ADC data out of SPORT0 i2s port */

tx_ADC_data_out_I2s:
    r0 = dm(Left_Channel_In);        /* get AD1819a Left ADC channel data */
    r1 = dm(Right_Channel_In);       /* get AD1819 Right ADC channel data */
    dm(i2s_tx_buf + LEFT) = r0;      /* send i2s left channel tx data */
    dm(i2s_tx_buf + RIGHT) = r1;     /* send i2s right channel tx data */

i2s_tx_done:
    rti(db);                        /* return from interrupt, delayed branch */
    bit clr mode1 SRRFL;            /* restore primary registers R0-R7 */
    nop;                            /* 1 cycle latency writing to MODE1 register */

/* ----------------------------------------------------------------------------------------- */

.endseg;
APPENDIX B: Example Assembly Driver for interfacing to 24-bit, 96 kHz AKM Semiconductor ADCs and DACs.

This example was written and tested on Bittware Research Systems' Spinner ADSP-21065L Audio OEM Board. For information on that audio OEM development system, contact Bittware at 1-800-848-0436, or search their web site at www.bittware.com. This development board contains the following features:

- 2 or 4 channels of 24-bit, 96 kHz A/D and D/A
- 96 kHz AES/EBU digital audio interface
- Single or dual 180 MLOPS ADSP-21065L processors
- 1M FLASH memory with optional boot loading
- PCI interface or standalone operation
- 4M (16MB) SDRAM
- Dual 16550-type UART
- Digital I/O port

Visual DSP 4.0 Project Files

B.1 SPORT0 I²S Initialization Routine for 2 x Stereo ADCs, 2 x Stereo DACs

```assembly
/* ****************************************************************************** */
/* SPORT0 I²S Mode Initialization                                            */
/* ****************************************************************************** */
/* These assembly routines set up the ADSP-21065L SPORT0 registers for I²S mode for */
/* transmitting and receiving of data in slave mode at 96 KHz.                */
/* ****************************************************************************** */
/* By: John Tomarakos                                                        */
/* ADI DSP Applications                                                     */
/* Rev 1.0, 1/27/98                                                         */
/* ****************************************************************************** */

/* ADSP-21065L System Register bit definitions */
#include "def21065l.h"
#include "new65Ldefs.h"
.GLOBAL Program_DMA_Controller_SPT0;
.GLOBAL Program_I2SmodeSPORT0Registers;
.GLOBAL rx0a_buf;
.GLOBAL tx0a_buf;
.GLOBAL rx0b_buf;
.GLOBAL tx0b_buf;

.segment /dm dm_I2S;

/* define buffer size to match I²S TDM stereo channels */
#define STEREO_LR 2
#define ID2 0x00000200 /* SYSTAT bit mask for SHARC B with ID = 2 */

.var rx0a_buf[STEREO_LR]; /* stereo I²S primary receive a buffer */
.var rx0b_buf[STEREO_LR]; /* stereo I²S secondary receive b buffer */
.var tx0a_buf[STEREO_LR]; /* stereo I²S primary transmit a buffer */
.var tx0b_buf[STEREO_LR]; /* stereo I²S secondary transmit b buffer */
.var rcv0a_tcb[8] = 0, 0, 0, 0, 0, 2, 1, 0; /* receive a tcb */
.var rcv0b_tcb[8] = 0, 0, 0, 0, 0, 2, 1, 0; /* receive b tcb */
```
Program_I2Smode_SPORT0_Registers: /* check if the DSP has ID = 2, If ID=2, then clear flag1 */
    /* This will activate a direct connection between that processor, and the AKM ADCs and DACs */
    R0 = dm(SYSTAT);
    R1 = ID2;
    R0 = R0 AND R1;
    IF EQ jump set_spt_regs; /* if ID=1, keep flag0 set, enables SPORT to SHARC A */
    bit clr astat FLG1; /* clr flag 0 LED, enables SPORT to SHARC B */
set_spt_regs:
    /* sport0 receive control register */
    R0 = 0x013C0971; /* slave mode, slen = 24, sden_A & schen_A & sden_B & schen_B enabled */
    dm(SRCTL0) = R0; /* sport 0 receive control register */
    /* sport0 transmit control register */
    R0 = 0x017C8971; /* slave mode, slen = 24, sden_A & schen_A & sden_B & schen_B enabled */
    dm(STCTL0) = R0; /* sport 0 transmit control register */
    /* sport0 I2S word select (transmit frame sync) divide register */
    R0 = 0x00000000; /* TCLKDIV=[2xfCLKIN(60MHz)/SCLKfreq(12MHz)]-1 */
    dm(TDIV0) = R0; /* TFSDIV=[TCLKfrq(12 MHz)/TFSfrq(96.0K)]-1 */
    /* sport0 I2S receive word select divide register */
    R0 = 0x00000000;
    dm(RDIV0) = R0;
    /* sport0 receive and transmit multichannel word enable registers */
    R0 = 0x00000000; /* multichannel mode disabled */
    dm(MRCS0) = R0;
    dm(MTCS0) = R0;
    /* sport0 transmit and receive multichannel companding enable registers */
    R0 = 0x00000000; /* no companding */
    dm(MRCCS0) = R0; /* no companding on receive */
    dm(MTCCS0) = R0; /* no companding on transmit */
    RTS;

Program_DMA_Controller_SPT0:
    r1 = 0x0000FFFF; /* cpux register mask */
    /* sport0 dma channel a control tx chain pointer register */
    r0 = tx0a_buf;
    dm(xmit0a_tcb + 7) = r0; /* internal dma address used for chaining*/
    r0 = 1;
    dm(xmit0a_tcb + 6) = r0; /* DMA internal memory DMA modifier */
    r0 = 2;
    dm(xmit0a_tcb + 5) = r0; /* DMA internal memory buffer count */
    r0 = xmit0a_tcb + 7; /* get DMA chaining int mem pointer containing tx_buf addr */
    r0 = r1 AND r0; /* mask the pointer */
r0 = BSET r0 BY 17;    /* set the pci bit */
dm(xmit0a_tcb + 4) = r0;    /* write DMA transmit block chain pointer to TCB buffer */
dm(CPT0A) = r0;    /* transmit block chain pointer, initiate tx0 DMA xfers */
/* sport0 dma channel b control tx chain pointer register */
r0 = tx0b_buf;
dm(xmit0b_tcb + 7) = r0;    /* internal dma address used for chaining */
r0 = 1;
dm(xmit0b_tcb + 6) = r0;    /* DMA internal memory DMA modifier */
r0 = 2;
dm(xmit0b_tcb + 5) = r0;    /* DMA internal memory buffer count */
" get DMA chaining int mem pointer containing tx_buf addr */
r0 = r1 AND r0;    /* mask the pointer */
r0 = BSET r0 BY 17;    /* set the pci bit */
dm(xmit0b_tcb + 4) = r0;    /* write DMA transmit block chain pointer to TCB buffer */
dm(CPT0B) = r0;    /* transmit block chain pointer, initiate tx0 DMA xfers */
/* sport0 dma channel a control tx chain pointer register */
r0 = rx0a_buf;
dm(rcv0a_tcb + 7) = r0;    /* internal dma address used for chaining */
r0 = 1;
dm(rcv0a_tcb + 6) = r0;    /* DMA internal memory DMA modifier */
r0 = 2;
dm(rcv0a_tcb + 5) = r0;    /* DMA internal memory buffer count */
r0 = rcv0a_tcb + 7;
" mask the pointer */
r0 = BSET r0 BY 17;    /* set the pci bit */
dm(rcv0a_tcb + 4) = r0;    /* write DMA receive block chain pointer to TCB buffer */
dm(CPR0A) = r0;    /* receive block chain pointer, initiate rx0 DMA transfers */
/* sport0 dma channel b control rx chain pointer register */
r0 = rx0b_buf;
dm(rcv0b_tcb + 7) = r0;    /* internal dma address used for chaining */
r0 = 1;
dm(rcv0b_tcb + 6) = r0;    /* DMA internal memory DMA modifier */
r0 = 2;
dm(rcv0b_tcb + 5) = r0;    /* DMA internal memory buffer count */
r0 = rcv0b_tcb + 7;
" mask the pointer */
r0 = BSET r0 BY 17;    /* set the pci bit */
dm(rcv0b_tcb + 4) = r0;    /* write DMA receive block chain pointer to TCB buffer */
dm(CPR0B) = r0;    /* receive block chain pointer, initiate rx0 DMA transfers */
RTS;
.endseg;
B.2 SPORT0 Interrupt Processing Routine – AD/DA Audio Loopback

Figure 13. Dual ADC/DAC Software Driver ISR Data Flow Structure
SPORT0 I2S RX INTERRUPT SERVICE ROUTINE

Receives AKM ADC data from SPORT0 I2S RX pins and then sends the audio data back out to the AKM DAC Line Outputs

Serial Port 1 Transmit Interrupt Service Routine performs arithmetic computations on SPORT1 receive data buffer (rx_buf) and sends results to SPORT1 transmit data buffer (tx_buf)

rx0a_buf[2], tx0b_buf[2] - DSP SPORT0 I2S receive buffers

channel Description DSP Data Memory Address
------  -------------------------------------- -------------------------------------------------
0  I2S Left Channel Data DM(rx_buf + 0) = DM(rx0a_buf + LEFT)
1  I2S Right Channel Data DM(rx_buf + 1) = DM(rx0a_buf + RIGHT)

tx0a_buf[2], tx0b_buf[2] - DSP SPORT0 I2S transmit buffers

channel # Description DSP Data Memory Address
------  -------------------------------------- --------------------------------------------------
0  I2S Left Channel TX Data DM(tx0a_buf + 0) = DM(rx0a_buf + LEFT)
1  I2S Right Channel TX Data DM(tx0a_buf + 1) = DM(tx0a_buf + RIGHT)

/* ADSP-21065L System Register bit definitions */
#include "def21065l.h"
#include "new65Ldefs.h"

/* AD1819 SPORT0 Rx and Tx Timeslot Definitions */
#define LEFT 0
#define RIGHT 1

.GLOBAL Process_AKM_I2S_Stereo_Data;
.GLOBAL Left_ChannelA_In;
.GLOBAL Right_ChannelA_In;
.GLOBAL Left_ChannelA_Out;
.GLOBAL Right_ChannelA_Out;
.GLOBAL Left_ChannelB_In;
.GLOBAL Right_ChannelB_In;
.GLOBAL Left_ChannelB_Out;
.GLOBAL Right_ChannelB_Out;
.EXTERN rx0a_buf;
.EXTERN tx0b_buf;
.EXTERN tx0b_buf;
.EXTERN Auto_Double_Tracking;

.segment /dm dm_data;

/* stereo-channel data holders - used for DSP processing of audio data */
.VAR Left_ChannelA_In;
.VAR Right_ChannelA_In;
.VAR Left_ChannelB_In;
.VAR Right_ChannelB_In;
.VAR Left_ChannelA_Out;
.VAR Right_ChannelA_Out;
.VAR Left_ChannelB_Out;
.VAR Right_ChannelB_Out;
.VAR I2S_timer = 0x00000000;

.endseg;

.segment /pm pm_code;
Process_AKM_I2S_Stereo_Data: /* enable secondary registers R0-R7 */
nop;

get_ADC_i2s_rx_data:
  /* Get SPORT0 I2S */
  r0 = dm(rx0a_buf + LEFT);  /* Get i2s right channel rx data */
  r0 = lshift r0 by 8;
  r1 = dm(rx0a_buf + RIGHT); /* shift up to MSBs to preserve sign */
  r1 = lshift r1 by 8;  /* save for audio processing */
  dm(Left_ChannelA_In) = r0;
  dm(Right_ChannelA_In) = r1;

  /* Get SPORT0 I2S channelB ADC data */
  r0 = dm(rx0b_buf + LEFT);  /* Get i2s left channel rx data */
  r0 = lshift r0 by 8;  /* shift up to MSBs to preserve sign */
  r1 = dm(rx0b_buf + RIGHT); /* shift up to MSBs to preserve sign */
  r1 = lshift r1 by 8;  /* loop-back unaltered ADC data */
  dm(Left_ChannelB_In) = r0;
  dm(Right_ChannelB_In) = r1;

  /* loop-back unaltered ADC data */
  dm(Left_ChannelB_Out) = r0;
  dm(Right_ChannelB_Out) = r1;

  /* -------------------------------------------------------------------------------------------- */
  /* user_applic( ) - User Applications Routines */
  /* ***  Insert DSP Algorithms Here *** */
  /* */
  /* Input L/R Data Streams - DM(Left_Channel_In) DM(Right_Channel_In) */
  /* Output L/R Results - DM(Left_Channel_Out) DM(Right_Channel_Out) */
  /* */
  /* These left/right data holders are used to pipeline data through multiple modules, and */
  /* can be removed if the DSP programmer needs to save instruction cycles */
  /* */
  /* Coding TIP: */
  /* The samples from the AKM ADCs are 24-bit and are in the lower 24 bits of the the 32-bit */
  /* word. They are shifted to the most significant bit positions in order to preserve the */
  /* sign of the samples when they are converted to floating point numbers. The values are */
  /* also scaled to the range +/-1.0 with the integer to float conversion */
  /* (f0 = float r0 by r1). */
  /* */
  /* To convert between our assumed 1.31 fractional number and IEEE floating point math, */
  /* here are some example assembly instructions ... */
  /* */
  /* r1 = -31  <-- scale the sample to the range of +/-1.0 */
  /* r0 = DM(Left_Channel); */
  /* f0 = float r0 by r1; */
  /* [Call Floating_Point_Algorithm] */
  /* r1 = 31;  <-- scale the result back up to MSBs */
  /* r8 = fix f8 by r1; */
  /* DM(Left_Channel) = r8; */
  /* */

user_applic:
call (pc, Auto_Double_Tracking);
  /* ---- DSP processing is finished, now playback results to DACs ---- */

tx_audio_data_out_I2S:
  /* transmit channel A audio data out of SPORT0 i2s port tx0A pins */
  { r0 = dm(i1,m1); }  /* get sine data from 4K lookup table */
  { r1 = dm(i2,m2); }  /* get sine data from 4K lookup table */
  r0 = dm(Left_ChannelA_Out);  /* get Left Audio channel data */
  r1 = dm(Right_ChannelA_Out); /* get Right Audio channel data */
  r0 = lshift r0 by -8;  /* put back in bits 0..23 for SPORT tx */
  r1 = lshift r1 by -8;  /* put back in bits 0..23 for SPORT tx */
  dm(tx0a_buf + LEFT) = r0;
  /* send i2s left channel tx data */
/* send I2S right channel tx data */

transmit channel B audio data out of SPORT0 I2S port tx0A pins */
r0 = dm( /* get Left ADC channel data */
    Right_ChannelB_Out); /* get Right ADC channel data */
    lshift r1 by -8; /* put back in bits 0..23 for SPORT tx */
        dm(tx0b_buf + LEFT) = r0; /* send I2S left channel */
        dm(tx0b_buf + RIGHT) = r1; /* send I2S right channel */

i2s_tx_done:
    r0=dm(I2S_timer); /* increment count */
    r0=r0+1; /* save updated count */
    rti( /* return from interrupt, delayed branch */
        bit /* restore primary registers R0-R7 */
        nop;
    /* ----------------------------------------------------------------------------------------- */
*Disclaimer*

Information furnished by Analog Devices, Inc., is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices Inc., for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under the patent rights of Analog Devices.

Analog Devices Inc. reserves the right to make changes without further notice to any products listed in this document. Analog Devices makes no warranty, representation or guarantee regarding the suitability of its DSP products for any particular application, nor does Analog Devices assume any liability arising out of the application or use of our DSP-based products, and specifically disclaims any and all liability, including without limitation consequential or incidental damages.

Operating parameters such as temperature and voltage can and do vary in different applications. All operating parameters as specified in Analog Devices data sheets must be validated for each customer application by customer’s technical experts. Analog Device's DSP-based products are not designed, intended, or authorized for use as components in which the failure of the Analog Devices product could create a situation where personal injury or death may occur. If the Buyer/Designer uses ADI products for any unintended or unauthorized application, then Analog Devices cannot be held responsible.