**Circuits from the Lab Reference Designs**

Circuits from the Lab reference designs are engineered and tested for quick and easy system integration to help solve today’s analog, mixed-signal, and RF design challenges. For more information and/or support, visit www.analog.com/CN0511.

**Devices Connected/Referenced**

<table>
<thead>
<tr>
<th>Devices Connected/Referenced</th>
<th>Devices Connected/Referenced</th>
</tr>
</thead>
<tbody>
<tr>
<td>AD9166: DC to 9 GHz, Direct RF Transmit (Tx) Sub-system</td>
<td>LT3090: ~36 V, 600 mA Negative Linear Regulator with Programmable Current Limit</td>
</tr>
<tr>
<td>ADF4372: Microwave Wideband Synthesizer with Integrated VCO</td>
<td>ADP7183: ~300 mA, Ultralow Noise, High PSRR, Low Dropout Linear Regulator</td>
</tr>
<tr>
<td>LTM8045: DC/DC µModule up to 700 mA Output Current</td>
<td>ADM7150: 800 mA Ultralow Noise, High PSRR, RF Linear Regulator</td>
</tr>
<tr>
<td>LTC2928: Multichannel Power Supply Sequencer and Supervisor</td>
<td>ADM7154: 600 mA, Ultralow Noise, High PSRR, RF Linear Regulator</td>
</tr>
<tr>
<td>AD5693R: Tiny 16-Bit I²C nanoDAC+, with ±2 (16-Bit) LSB INL and 2 ppm/°C Reference</td>
<td>LTM4622: Dual Ultrathin 2.5 A or Single 5 A Step-Down DC/DC µModule Regulator</td>
</tr>
<tr>
<td>ADP5073: 1.2 A, DC-to-DC Inverting Regulator</td>
<td>ADP1761: 1 A, Low VIN, Low Noise, CMOS Linear Regulator</td>
</tr>
</tbody>
</table>

**DC to 5.5 GHz Signal Generator with +/-0.5 dB Calibrated Output Power**

**EVALUATION AND DESIGN SUPPORT**

- Circuit Evaluation Boards
  - CN-0511 Reference Design Board (EVAL-CN0511-RPIZ)
- Design and Integration Files
  - Schematics, Layout Files, Bill of Materials, Software

**CIRCUIT FUNCTIONS AND BENEFITS**

A high frequency, low distortion, low noise signal source is a necessity when testing and debugging communication, radar, and other RF systems. Synthesized RF signal generators are standard equipment in RF test labs, but often require additional filtering when low distortion or low broadband noise is required.

The system shown in Figure 1 is a complete DC to 5.5 GHz sine wave signal generator based on a direct digital synthesis (DDS) architecture. A quad-switch digital-to-analog converter (DAC) core and integrated output amplifier provide exceptionally low-distortion over the entire operating frequency range, with a matched 50 Ω output termination.

A wide bandwidth amplitude calibration ensures that the output power, from 0 dBm to -40 dBm, stays within +/-0.5 dB over the entire operating frequency range.

The onboard clocking solution includes a reference oscillator and phase-locked loop (PLL), eliminating the need for an external clock source. All power is derived from a Raspberry Pi platform board, with ultra high power supply rejection ratio (PSRR) regulators and passive filtering to minimize the impact of the power converters on RF performance.

With this highly integrated solution, wide bandwidth and accurate output power performance comparable to that of commercial benchtop signal generators is now available in a small, low cost, open source reference design.

---

**Figure 1. CN0511 Functional Block Diagram**

---

analog.com Circuits from the Lab™ circuits from Analog Devices have been designed and built by Analog Devices engineers. Standard engineering practices have been employed in the design and construction of each circuit, and their function and performance have been tested and verified in a lab environment at room temperature. However, you are solely responsible for testing the circuit and determining its suitability and applicability for your use and application. Accordingly, in no event shall Analog Devices be liable for direct, indirect, special, incidental, consequential or punitive damages due to any cause whatsoever connected to the use of any Circuits from the Lab circuits. (Continued on last page)
CIRCUIT DESCRIPTION

RF SIGNAL GENERATOR OPERATION

High frequency RF generators, particularly at microwave frequencies, have historically been implemented using phase-locked loop (PLL) based synthesizers. DAC based DDS techniques have several advantages over PLLs: simplicity, low distortion, high-resolution tuning, and nearly instantaneous frequency, phase, and amplitude modulation. A typical DDS based signal generator is shown in Figure 2. A phase accumulator and amplitude to sinusoid converter comprise a numerically controlled oscillator (NCO). A tuning word is applied to a phase accumulator, which determines the slope of the output ramp. The upper bits of the accumulator are passed through an amplitude to sinusoid converter, and finally to a digital to analog converter.

Figure 2. Typical DDS based Signal Generator

DIGITAL-TO-ANALOG CONVERTER

The AD9166 is a DC to 9GHz vector signal generator that incorporates a 6 GSPS (1x, non-return to zero mode) DAC, 8-lane, 12.5Gbps JESD204B data interface, DDS with multiple NCOs, and highly configurable digital data path that includes interpolation filters, wideband FIR85 filter, inverse SINC compensation, and digital mixers to allow flexible spectrum planning.

The AD9166 DAC core is based on a quad-switch architecture, which is configurable to double the effective DAC core update rate to 12 GSPS from a 6 GHz input sampling clock. The DAC has a noise spectral density (NSD) performance of -143 dBc/Hz with a 5 GHz single tone RF output. Spurious free dynamic range is typically 83 dB at 51 MHz, 66 dB at 451 MHz, and 38 dB at 4.051 GHz.

The differential to single-ended buffer eliminates the need for an expensive, wideband balun, and supports the full operating range of the DAC core, from DC to 9 GHz. DC-coupled outputs allow for baseband waveform generation without the need for external bias tees or similar circuitry.

The AD9166 supports return-to-zero and mix-mode operation, extending operation into the second, third, and fourth Nyquist zones. SINC roll-off for these modes are shown in Figure 3. Refer to the AD9166 data sheet for typical performance.

AMPLITUDE AND FREQUENCY CONTROL

Amplitude Output

The AD9166 output is a single-ended, 50 Ω (at DC), internally terminated output with a bipolar output stage for ease of interface with broadband 50 Ω environments. The equivalent output circuit is shown in Figure 4. The output stage is internally biased and terminated, with no external bias or termination components needed, and can be connected directly to downstream devices that present a 50 Ω ground referenced load.

Output Enable

In typical signal generator applications, it is important to have on/off control over the output so that any connected sensitive RF devices are not damaged. The AD9166 output can be easily configured through the TX_ENABLE pin to enable/disable the DAC output.

The TX_ENABLE pin can also be used for other functionality such as more accurate timing when enabling or disabling the DAC output, resetting the NCO phase accumulator, and even ramp up (or down) the full scale current of the DAC. For complete information on the TX_ENABLE capabilities, please view the AD9166 data sheet.

Figure 3. AD9166 Operating Modes

While intended for modulating baseband data via the JESD204B interface, the data inputs can be disabled and a DC value mixed with the NCO output. The AD9166 then functions as a single-chip, DC to 5.5 GHz, low-distortion, ultra-low phase noise RF signal generator.

In NCO-only mode, there are effectively two parameters that control the amplitude of the sinusoidal output:

Figure 4. AD9166 Equivalent Output Circuit for RFOUT
The DAC output current, \( I_{OUTFS} \), is a digitally controlled current reference that determines the DAC full-scale output current.

The DC Test Data word, \( DC\_TEST\_DATA \), is a 16-bit digital value that is mixed (multiplied) with the NCO output in place of baseband data when in NCO-only mode.

The \( I_{OUTFS} \) value can be adjusted digitally over an 8 mA to 40 mA range by setting the \( ANA\_FULL\_SCALE\_CURRENT \) register using Equation 1.

\[
I_{OUTFS} = \left( \frac{32\,mA \times ANA\_FULL\_SCALE\_CURRENT}{1023} \right) + 8\,mA \tag{1}
\]

where:
- \( ANA\_FULL\_SCALE\_CURRENT \) is the DAC analog full-scale current adjustment value
- \( I_{OUTFS} \) is the full-scale output current of the AD9166 in mA

Figure 5 shows the uncalibrated output of the AD9166 with various \( I_{OUTFS} \) and \( DC\_TEST\_DATA \) settings; the upper trace is with both \( I_{OUTFS} \) and \( DC\_TEST\_DATA \) set to their maximum values (40 mA and 32767, respectively). The lower blue trace has \( I_{OUTFS} \) set to 40 mA but the \( DC\_TEST\_DATA \) set to 16422, resulting in a 6 dB reduction in output power. The lower red trace has \( I_{OUTFS} \) set to 20 mA and \( DC\_TEST\_DATA \) set to the maximum value, 32767, resulting in a 6.02 dB reduction in output power.

Taking both parameters into account, the peak-to-peak output voltage of the AD9166 is then given by Equation 2.

\[
V_{OUTPP} = I_{OUTFS} \times 50\,\Omega \times 0.8 \times \frac{DC\_TEST\_DATA}{32768} \tag{2}
\]

where:
- \( V_{OUTPP} \) is the peak-to-peak output voltage
- \( DC\_TEST\_DATA \) is the digital scaling factor
- 0.8 is the gain of the AD9166 output amplifier

The output in dBm can then be calculated by equation Equation 3:

\[
dBm = 20 \times \log\left( \frac{V_{OUTPP}}{0.63246} \right) \tag{3}
\]

The initial tolerance on \( I_{OUTFS} \) when set to 40 mA is -10.5% to +3.25%, and -7.9% to +7.1% when set to 8 mA. To account for this tolerance, an initial calibration can be performed:

For a desired output amplitude of 0 dBm, set the \( DC\_TEST\_DATA \) to 32767, then reduce \( I_{OUTFS} \) until the target amplitude is reached. Typically, this would correspond to an \( I_{OUTFS} \) of 16 mA.

**Band Flatness**

Several factors influence the CN0511 band flatness. SINC roll-off effects, as shown in Figure 3, cannot be avoided but are predictable. The output impedance also varies with frequency – it is nominally 50 \( \Omega \) at DC, 23.91 - j12.44 \( \Omega \) at 2.24 GHz, and 11.2 + j3.91 \( \Omega \) at 4.22 GHz (refer to the AD9166 data sheet for a Smith chart) This change in output impedance, along with any impedance mismatch at the load, causes a frequency dependent change in output amplitude.

The CN0511 frequency response was analyzed to determine the amplitude output flatness over the operating frequency range. During the band flatness test the output frequency was swept from 99 MHz to 5.8 GHz in 2 MHz steps using the AD9166 in NCO only mode.

The plot shown in Figure 5 shows several frequency sweeps using different combinations of \( I_{OUTFS} \) and \( DC\_TEST\_DATA \) output power values. Observe that the CN0511 has a relatively flat response below 2 GHz and begins to roll-off at the higher frequencies, ending with a decreased output power of around -6 dB at 5.8 GHz. It should also be noted that the plots shown in Figure 5 did not account for cable losses between the CN0511 and the spectrum analyzer.

Figure 5 shows the uncalibrated output of the AD9166 with various \( I_{OUTFS} \) and \( DC\_TEST\_DATA \) settings; the upper trace is with both \( I_{OUTFS} \) and \( DC\_TEST\_DATA \) set to their maximum values (40 mA and 32767, respectively). The lower blue trace has \( I_{OUTFS} \) set to 40 mA but the \( DC\_TEST\_DATA \) set to 16422, resulting in a 6 dB reduction in output power. The lower red trace has \( I_{OUTFS} \) set to 20 mA and \( DC\_TEST\_DATA \) set to the maximum value, 32767, resulting in a 6.02 dB reduction in output power.

Taking both parameters into account, the peak-to-peak output voltage of the AD9166 is then given by Equation 2.

\[
V_{OUTPP} = I_{OUTFS} \times 50\,\Omega \times 0.8 \times \frac{DC\_TEST\_DATA}{32768} \tag{2}
\]

where:
- \( V_{OUTPP} \) is the peak-to-peak output voltage
- \( DC\_TEST\_DATA \) is the digital scaling factor
- 0.8 is the gain of the AD9166 output amplifier

The output in dBm can then be calculated by equation Equation 3:

\[
dBm = 20 \times \log\left( \frac{V_{OUTPP}}{0.63246} \right) \tag{3}
\]

The initial tolerance on \( I_{OUTFS} \) when set to 40 mA is -10.5% to +3.25%, and -7.9% to +7.1% when set to 8 mA. To account for this tolerance, an initial calibration can be performed:

For a desired output amplitude of 0 dBm, set the \( DC\_TEST\_DATA \) to 32767, then reduce \( I_{OUTFS} \) until the target amplitude is reached. Typically, this would correspond to an \( I_{OUTFS} \) of 16 mA.

**Output Power Calibration**

Since band flatness is a critical parameter in signal generator applications, a wideband amplitude calibration was performed to correct the amplitude errors of the CN0511. The CN0511 was swept across the entire operating frequency range in 100 MHz steps and the output power was measured using an RF power meter. This process was repeated for five different output powers, corresponding to 0 dBm, -10 dBm, -20 dBm, -30 dBm, -40 dBm to determine the calibration coefficients required to flatten the CN0511 output power response. At each frequency, the \( DC\_TEST\_DATA \) is set to the desired output power, relative to 32767 = 0 dBm. \( I_{OUTFS} \) is then increased until the correct output power is reached. The calibration coefficients are stored in the onboard EEPROM allowing the software to correct for the amplitude errors and provide an overall band flatness better than +/-0.5 dB from 0 dBm to -40 dBm.

Figure 6 shows the wideband compensated band flatness of a typical CN0511 at several different output power levels.
Frequency Output

The AD9166 has two implementations of the NCO function:

- A 48-bit, dual-modulus NCO for generating single tones
- A fast frequency hopping (FFH) NCO consisting of 32 NCOs, each with its own 32-bit phase accumulator

The main 48-bit NCO of the AD9166 is used in a dual-modulus mode to create fractional frequencies beyond the 48-bit precision. Implementation of the programmable modulus function within the AD9166 is such that the fraction, M/N, is expressed using Equation 4.

\[
\frac{f_{\text{CARRIER}}}{f_{\text{DAC}}} = \frac{M}{N} = \left(\frac{X + \frac{A}{B}}{2^{48}}\right) \tag{4}
\]

where:

- \(f_{\text{CARRIER}}\) is the output frequency
- \(f_{\text{DAC}}\) is the DAC sampling frequency
- X is the value programmed in the Frequency Tuning Word registers
- A is the value programmed in the Accumulator Delta registers
- B is the value programmed in the Accumulator Modulus registers
- \(M\) and \(N\) are integers, where \(M < (N/2)\)

in order to comply with the Nyquist sampling requirements.

The form of Equation 4 implies a compound frequency tuning word with X representing the integer part and A/B representing the fractional part. X, A, and B are inputs to the modulus control logic in Figure 7. With a 48-bit modulus and a 12 GHz \(f_{\text{DAC}}\), the frequency resolution is \(\frac{12 \text{ GHz}}{2^{48}} = 0.000043 \text{ Hz or } 43 \mu\text{Hz}\).

The dual-modulus mode further increases frequency resolution; for more information on the Modulus NCO Mode, please view the AD9166 data sheet and application note AN-953.

In FFH NCO mode, the 32 frequency tuning words can be pre-loaded and any word can be selected by a single register write. Frequency resolution of the 32-bit NCOs is 2.79 Hz with an \(f_{\text{DAC}}\) of 12 GHz. Phase continuous, phase discontinuous, and phase coherent hopping modes are available. With a 100 MHz serial peripheral interface (SPI), hops and dwell times as fast as 260 ns can be achieved.

Figure 8 illustrates phase coherent frequency hopping. Frequency A is programmed into one NCO tuning word, and Frequency B in another. Upon enabling the phase coherent switching mode, all NCO phase accumulators begin counting simultaneously and all continue counting regardless of which individual NCO output is currently selected. In this way, the frequency of any individual NCO can be selected and is always phase coherent.

SYSTEM CLOCKING

ADF4372 Synthesizer

The CN0511 uses the ADF4372 PLL that allows implementation of fractional-N or integer-N frequency synthesizers when used with an external loop filter and an external reference frequency. To achieve optimum integer boundary spur and phase noise performance, the ADF4372 uses a single-ended reference input signal, provided at REFP pin. The ADF4372 has an integrated VCO with a fundamental output frequency up to 8000 MHz using the RF8x ports. In addition, the VCO frequency is connected to a divide by 1, 2, 4, 8, 16, 32, or 64 circuit that allows the user to generate RF output frequencies as low as 62.5 MHz at RF8x.

The pair of RF8x output pins from the ADF4372 are collectors of a bipolar (NPN) differential pair driven by buffered outputs of the VCO and it also contains internal 50 Ω resistors, as shown in Figure 9. To optimize the power dissipation vs. the output power requirements, the tail current of the differential pair is programmable. Four current levels can be set. These levels give approximate output power levels from −4 dBm to +5 dBm.
Figure 9. ADF4372 RF8x Output Stage

Equation 5 is used to program the RF output frequency of the ADF4372 synthesizer.

\[ f_{RFOUT} = \left( \text{INT} + \frac{\text{FRAC1}}{\text{MOD1}} + \frac{\text{FRAC2}}{\text{MOD2}} \right) \times f_{PFD_{\text{RF Divider}}} \] (5)

where:
- \( f_{RFOUT} \) is the RF output frequency
- \( \text{INT} \) is the integer division factor
- \( \text{FRAC1} \) is the fractionality
- \( \text{FRAC2} \) is the auxiliary fractionality
- \( \text{MOD1} \) is the fixed 25-bit modulus
- \( \text{MOD2} \) is the auxiliary modulus
- \( \text{RF Divider} \) is the output divider value that divides down the VCO frequency

\( f_{PFD} \) is the frequency of the phase frequency detector which can be derived using Equation 6.

\[ f_{PFD} = \frac{\text{REF}_{IN} \times \left( \frac{1}{\text{R}} + \frac{\text{D}}{(1 + \text{T})} \right)}{1 + \frac{\text{D}}{\text{T}}} \] (6)

where:
- \( \text{REF}_{IN} \) is the reference frequency input
- \( \text{D} \) is the \( \text{REF}_{IN} \) doubler bit
- \( \text{R} \) is the reference division factor
- \( \text{T} \) is the reference divide by 2 bit (0 or 1)

Reference Input Frequency

The ADF4372 requires a reference input frequency, which is then multiplied to produce the 6 GHz AD9166 clock.

The EVAL-CN0511-RPIZ includes an onboard, ultra-low phase noise, 122.88MHz CMOS voltage-controlled crystal oscillator (VCXO) with phase noise of -166 dBc/Hz at a 1 MHz offset. The onboard VCXO enables fast bring up and evaluation of the CN0511, without the need for additional and expensive equipment.

Initial tolerance of the onboard oscillator is 20 ppm typical, suitable for many test and measurement applications. If greater accuracy is required, the VCXO clock frequency can be adjusted by the AD5693R voltage output DAC, enabling programmable clock trimming for increased accuracy.

Alternatively, the AD9166 output frequency can be trimmed by adding an offset to the frequency tuning word; the 48-bit NCO resolution provides a potential trimming frequency resolution of 42.6 µHz.

If lower system noise, tighter frequency accuracy, or more precise frequency drift is required, or if the CN0511 must be synchronized to external equipment, an external reference frequency can be applied to the clock reference connector. Any external clock source used must not exceed the 500 MHz maximum reference input frequency.

AD9166 Clock Reference Input

The AD9166 contains a low jitter, differential clock receiver that is capable of interfacing directly to a differential or single-ended clock source. Because the input is self-biased with a nominal impedance of 90 Ω, it is recommended that the clock source be ac-coupled to the CLK± input pins. The nominal differential input is 1 Vp-p, but the clock receiver can operate with a span that ranges from 250 mVp-p to 2.0 Vp-p.

Figure 10 shows the clock source for the AD9166 based on the ADF4372 low phase noise, low jitter PLL.

Reference Source Input

The AD9166 contains a low jitter, differential clock receiver that is capable of interfacing directly to a differential or single-ended clock source. Because the input is self-biased with a nominal impedance of 90 Ω, it is recommended that the clock source be ac-coupled to the CLK± input pins. The nominal differential input is 1 Vp-p, but the clock receiver can operate with a span that ranges from 250 mVp-p to 2.0 Vp-p.

Figure 11 shows the system power map which provides the information about the efficiency and the power losses for each switching and linear regulators.
Figure 11. CN0511 System Power Tree

The AD9166 clock supply is the most noise sensitive supply on the device, where phase noise and other spectral content are modulated directly onto the output signal. The AD9166 DAC output supply rails (+2.5 V and -1.2 V) and amplifier supply rails (+5 V, +3.3 V, and -5 V) are also areas for concern when it comes to modulating noise directing into the output signal of the generator.

The power distribution for the AD9166 and ADF4372 are shown in Table 1. The LT8045, LT4622, and ADP5073 switching regulators were chosen to achieve 90% efficiency based on the system load requirements. The low dropout linear regulators (LDOs), such as the ADM7150, ADM7154, and ADP1761, were chosen to supply the, DAC, amplifier, PLL, and VCO for their ultralow noise and high PSRR to achieve the best phase noise performance possible.

Table 1. CN-0511 Power Distribution and Consumption

<table>
<thead>
<tr>
<th>RF Device</th>
<th>Switching Regulator</th>
<th>Linear Regulator</th>
<th>Voltage (V)</th>
<th>ILOAD (mA)</th>
<th>Power Consumed (W)</th>
</tr>
</thead>
<tbody>
<tr>
<td>AD9166</td>
<td>LT8045</td>
<td>ADM7150</td>
<td>5</td>
<td>167.8</td>
<td>0.84</td>
</tr>
<tr>
<td></td>
<td></td>
<td>ADM7170</td>
<td>3.3</td>
<td>87.43</td>
<td>0.29</td>
</tr>
<tr>
<td></td>
<td></td>
<td>ADM7154</td>
<td>2.5</td>
<td>55.4</td>
<td>0.14</td>
</tr>
<tr>
<td></td>
<td>LT4622 (CH1)</td>
<td>ADP1761</td>
<td>1.2</td>
<td>481.75</td>
<td>0.58</td>
</tr>
<tr>
<td></td>
<td>LT4622 (CH2)</td>
<td>None</td>
<td>1.2</td>
<td>753</td>
<td>0.90</td>
</tr>
<tr>
<td></td>
<td>ADP5073</td>
<td>ADP1783</td>
<td>-1.2</td>
<td>119</td>
<td>0.14</td>
</tr>
<tr>
<td></td>
<td>ADP5073</td>
<td>LT3090</td>
<td>-5</td>
<td>193.3</td>
<td>0.97</td>
</tr>
<tr>
<td>ADF4372</td>
<td>LT8045</td>
<td>ADM7150</td>
<td>5</td>
<td>180</td>
<td>0.90</td>
</tr>
<tr>
<td></td>
<td></td>
<td>ADM7154</td>
<td>3.3</td>
<td>270</td>
<td>0.89</td>
</tr>
</tbody>
</table>

POWER SUPPLY SEQUENCING

The AD9166 requires power sequencing to avoid damage to internal circuitry. The LTC2928 power sequencer chip was used to ensure that the CN0511 powers up in the correct order as shown in Figure 12.

Figure 12. CN0511 Power Sequencing Simplified Diagram

THERMAL CONSIDERATIONS

The AD9166 can dissipate nearly 4 W depending on the application and configuration. The AD9166 uses an exposed die package to reduce thermal resistance and allow cooling of the die directly. A mechanical heat sink with a fan is used to dissipate the thermal heat from the package.

Figure 13 and Figure 14 show two test scenarios that were conducted for CN0511 Reference Design, one without the heat sink and the other case is with the heat sink attached. The low and high temperature reading registered in the thermal camera is the operating temperature at the surface of the CN0511. Without the heat sink, the ADF4372 device registered with the highest thermal reading that is around 86.5°C. And with the heat sinks attached, the LT4622 shows the highest thermal reading that is around 60.6°C.
Software readings were also taken from the device junction temperature for both the ADF4372 and the AD9166, as both devices have an on-chip temperature sensor which can be accessed through software. The junction temperature determines the maximum safe operating temperature for both the ADF4372 and the AD9166.

As shown in Table 2, without the heat sink, the ADF4372 has the highest temperature of 95.5°C. While this is still below the absolute maximum operating temperature of 105°C, ambient temperature was about 25°C. A heat sink is required at higher ambient temperatures in order to prevent exceeding 105°C.

Table 2. Thermal Dissipation Summary

<table>
<thead>
<tr>
<th>Thermal Test</th>
<th>AD9166 Junction Temperature (°C)</th>
<th>ADF4372 Junction Temperature (°C)</th>
</tr>
</thead>
<tbody>
<tr>
<td>CN0511 without Heat sink</td>
<td>42.5</td>
<td>95.5</td>
</tr>
<tr>
<td>CN0511 with Heat sink</td>
<td>39.4</td>
<td>63.5</td>
</tr>
</tbody>
</table>

With the heat sink attached, the operating temperature of the ADF4372 drops to 63.5°C (about 30°C lower). The significant improvement in ADF4372 junction temperature after the heat sink is placed also resulted in an improvement in phase noise by 2 dBc/Hz.

**LAYOUT CONSIDERATIONS**

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. To improve the thermal performance of the design, thermal vias on the PCB thermal pad is used. The via diameter is between 0.3 mm and 0.33 mm and the via barrel is plated with 1 oz. of copper.

For this application, where highest performance and higher output frequencies are required, the choice of PCB materials significantly impacts results. Figure 15 shows the PCB stackup which uses Rogers 4350 dielectric material on the layers that contain RF traces to minimize the signal attenuation in signals greater than 3 GHz and to ensure the best signal integrity at the RF output.

**COMMON VARIATIONS**

The AD9164 can be used for applications that require differential output direct RF synthesizer, but this requires impedance matching at the output side.

For the VCO operating at a higher frequency for DAC clock reference, the ADF4371 can be used at the expense of a noise performance.

**CIRCUIT EVALUATION AND TEST**

The following sections outline the general setup and getting started procedure. For complete step by step details, please visit the CN-0511 User Guide.

**EQUIPMENT NEEDED**

- EVAL-CN0511-RPIZ
- Raspberry Pi 3B+
- 5 V, 2.5 A power supply with micro USB connector (Standard RPI 3B+ power supply recommended)
- 16 GB MicroSD Card (or larger)
- ADI Kuiper Linux
- USB keyboard and mouse
- HDMI to HDMI Cable
- Monitor with HDMI input port
- Male SMA to SMA Cable
- Spectrum Analyzer: Keysight E5052B/R&S FSUP

**GETTING STARTED**

1. Load the ADI Kuiper Linux Image onto a micro SD card.
2. Place the micro SD Card into the Raspberry Pi 3B+.
3. Connect the EVAL-CN0511-RPIZ board on top of the Raspberry Pi 3B+ using the 40-pin connector.
4. Plug in the HDMI cable from the Raspberry Pi 3B+ to the monitor.
5. Plug in the USB keyboard and mouse into the Raspberry Pi 3B+.
6. Connect the 5 V, 2.5 A power supply into the micro USB connector on the Raspberry Pi 3B+.
7. Connect the SMA cable from the EVAL-CN0511-RPIZ to the Keysight E5052B/R&S FSUP or equivalent spectrum analyzer.
8. Once ADI Kuiper Linux boots, open the IIO Oscilloscope application.
9. The IIO Oscilloscope then opens the CN0511 software plugin. Set the frequency to 2.5 GHz and an output amplitude of -10 dBm and enable the output.
10. Using the spectrum analyzer, find the 2.5 GHz output signal and verify if it is approximately -10 dBm.

**FUNCTIONAL TEST SETUP**

Raspberry Pi connects to the EVAL-CN0511-RPIZ through P3 which is a 40-pin connector as shown in Figure 16 and Figure 17.
Additional peripherals such as HDMI monitor and USB wired or wireless keyboard/mouse are necessary to configure the device. Another way to remotely access and connect to the device is by connecting the device to the internet either via LAN cable or WLAN.

**Figure 16. CN0511 System Test Materials**

**Figure 17. CN0511 System Test Setup**

**TEST RESULTS**

Phase noise is a critical RF signal generator performance metric. Phase noise is the ratio of the spectral power density measured at an offset frequency from the carrier to the total power of the carrier signal. Phase noise is an indicator of the signal quality. An ideal signal spectrum representation shows its total energy is concentrated in a singular frequency. However, the real signals have a spectral distribution, and their energy is spread. The better the signal quality, the higher the energy concentrated close to the carrier.

In general, phase noise refers to short-term, random fluctuations in the phase of the signal, and is usually expressed as value normalized to a 1 Hz bandwidth and at some offset frequency away from the signal frequency and relative to the amplitude of the signal. In the time domain, phase noise is exhibited as a jitter in the zero crossings of a sine wave.

The quality of the clock source, as well as its interface to the AD9166 clock input, directly impacts phase noise performance.

### Table 3. CN0511 Phase Noise Test Settings

<table>
<thead>
<tr>
<th>Device</th>
<th>Device Settings</th>
</tr>
</thead>
</table>
| AD9166 | Buffer Amplifier: Enabled  
| | FIR85 Filter: Enabled  
| | Clock Sampling Rate: 6 GHz  
| | NCO Output Frequency: 100 MHz, 1 GHz, 4 GHz, 5 GHz, 5.5 GHz  
| | NCO Digital Scale: 0 dBm |

The graph displayed in Figure 18 is the 0 dBm output power, single side band (SSB) Phase Noise vs. Frequency Offset plot measured from the EVAL-CN0511-RPIZ. The plot shows the phase noise of the CN0511 using the onboard 122.88 MHz VCXO.

**Figure 18. Single Side Band(SSB) Phase Noise vs. Output Frequency**
LEARN MORE


MT-031 Tutorial, Grounding Data Converters and Solving the Mystery of “AGND” and “DGND”, Analog Devices.

MT-073 Tutorial, High Speed Variable Gain Amplifiers (VGAs), Analog Devices.

MT-101 Tutorial, Decoupling Techniques, Analog Devices.

AN-953 Tutorial, Direct Digital Synthesis (DDS) with a Programmable Modulus, Analog Devices.

Eva Murphy and Colm Slattery Ask The Application Engineer—33: All About Direct Digital Synthesis

DATA SHEETS AND EVALUATION BOARDS

AD9166 Data Sheet
AD9166 Evaluation Board
ADP5073 Data Sheet
ADP5073 Evaluation Board
ADP7183 Data Sheet

ADP7183 Evaluation Board
LTC2928 Data Sheet
LTC2928 Evaluation Board
ADF4372 Data Sheet
ADF4372 Evaluation Board
ADM7150 Data Sheet
ADM7150 Evaluation Board
LTM8045 Data Sheet
LTM8045 Evaluation Board
ADM7154 Data Sheet
ADM7154 Evaluation Board
AD5693R Data Sheet
AD5693R Evaluation Board
LTM4622 Data Sheet
LTM4622 Evaluation Board
ADP1761 Data Sheet
ADP1761 Evaluation Board
LT3090 Data Sheet
LT3090 Evaluation Board

REVISION HISTORY

05/2022—Revision 0: Initial Version

ESD Caution
ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

(Continued from first page) Circuits from the Lab circuits are intended only for use with Analog Devices products and are the intellectual property of Analog Devices or its licensors. While you may use the Circuits from the Lab circuits in the design of your product, no other license is granted by implication or otherwise under any patents or other intellectual property by application or use of the Circuits from the Lab circuits. Information furnished by Analog Devices is believed to be accurate and reliable. However, Circuits from the Lab circuits are supplied “as is” and without warranties of any kind, express, implied, or statutory including, but not limited to, any implied warranty of merchantability, noninfringement or fitness for a particular purpose and no responsibility is assumed by Analog Devices for their use, nor for any infringements of patents or other rights of third parties that may result from their use. Analog Devices reserves the right to change any Circuits from the Lab circuits at any time without notice but is under no obligation to do so.