Evaluating the AD9286 Analog-to-Digital Converter

FEATURES
- Full featured evaluation board for the AD9286
- SPI interface for setup and control
- Support LVDS output mode option
- External or on-board oscillator options
- Balun/transformer or amplifier input drive options
- Switching power supply
- VisualAnalog™ and SPIController software interfaces

EQUIPMENT NEEDED
- Analog signal source and antialiasing filter
- Sample clock source (if not using the on-board oscillator)
- Two switching power supplies (6.0 V, 2.5 A), CUI EPS060250UH-PHP-SZ, provided
- PC running 32-bit Windows® XP, Window Vista, or Windows 7 USB 2.0 port, recommended (USB 1.1-compatible)
- AD9286 evaluation board
- HSC-ADC-EVALCZ FPGA-based data capture kit

SOFTWARE NEEDED
- VisualAnalog
- SPIController

DOCUMENTS NEEDED
- AD9286 data sheet
- HSC-ADC-EVALCZ data sheet
- AN-878 Application Note, High Speed ADC SPI Control Software
- AN-877 Application Note, Interfacing to High Speed ADCs via SPI
- AN-835 Application Note, Understanding High Speed ADC Testing and Evaluation

GENERAL DESCRIPTION
This user guide describes the AD9286 evaluation board, which provides all of the support circuitry required to operate the AD9286 in its various modes and configurations. The application software used to interface with the device is also described.

The AD9286 data sheet provides additional information and should be consulted when using the evaluation board. All documents and software tools are available at the FIFO page. For additional information or questions, send an email to highspeed.converters@analog.com.

TYPICAL MEASUREMENT SETUP

Figure 1. AD9286 Evaluation Board and HSC-ADC-EVALCZ Data Capture Board
TABLE OF CONTENTS

<table>
<thead>
<tr>
<th>Section</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>Features</td>
<td>1</td>
</tr>
<tr>
<td>Equipment Needed</td>
<td>1</td>
</tr>
<tr>
<td>Software Needed</td>
<td>1</td>
</tr>
<tr>
<td>Documents Needed</td>
<td>1</td>
</tr>
<tr>
<td>General Description</td>
<td>1</td>
</tr>
<tr>
<td>Typical Measurement Setup</td>
<td>1</td>
</tr>
<tr>
<td>Revision History</td>
<td>2</td>
</tr>
<tr>
<td>Evaluation Board Hardware</td>
<td>3</td>
</tr>
<tr>
<td>Power Supplies</td>
<td>3</td>
</tr>
<tr>
<td>Input Signals</td>
<td>3</td>
</tr>
<tr>
<td>Output Signals</td>
<td>3</td>
</tr>
<tr>
<td>Default Operation and Jumper Selection Settings</td>
<td>4</td>
</tr>
<tr>
<td>Evaluation Board Software Quick Start Procedures</td>
<td>5</td>
</tr>
<tr>
<td>Configuring the Board</td>
<td>5</td>
</tr>
<tr>
<td>Using the Software for Testing</td>
<td>5</td>
</tr>
<tr>
<td>Evaluation Board Schematics and Artwork</td>
<td>9</td>
</tr>
<tr>
<td>Ordering Information</td>
<td>22</td>
</tr>
<tr>
<td>Bill of Materials</td>
<td>22</td>
</tr>
</tbody>
</table>

REVISION HISTORY

6/14—Rev. 0 to Rev. A

Changes to Figure 13 ........................................................................ 9
Changes to Figure 14 ...................................................................... 10
Changes to Figure 15 ..................................................................... 11
Changes to Figure 16 ..................................................................... 12
Changes to Figure 17 ..................................................................... 13
Changes to Figure 18 ..................................................................... 14
Changes to Figure 19 ..................................................................... 15

REVISION HISTORY

5/11—Revision 0: Initial Version
EVALUATION BOARD HARDWARE

The AD9286 evaluation board provides all of the support circuitry required to operate the AD9286 in its various modes and configurations. Figure 2 shows the typical bench characterization setup used to evaluate the ac performance of the AD9286. It is critical that the signal source used for the analog input and clock have very low phase noise (<1 ps rms jitter) to realize the optimum performance of the signal chain. Proper filtering of the analog input signal to remove harmonics and lower the integrated or broadband noise at the input is necessary to achieve the specified noise performance.

See the Evaluation Board Software Quick Start Procedures section to get started, and see Figure 13 to Figure 25 for the complete schematics and layout diagrams. These diagrams demonstrate the routing and grounding techniques that should be applied at the system level when designing application boards using the AD9286.

POWER SUPPLIES

This evaluation board comes with a wall-mountable switching power supply that provides a 6 V, 2 A maximum output. Connect the supply to the rated 100 V ac to the 240 V ac wall outlet at 47 Hz to 63 Hz. The output from the supply is provided through a 2.1 mm inner diameter jack that connects to the printed circuit board (PCB) at J101. The 6 V supply is fused and conditioned on the PCB before connecting to the low dropout linear regulators (default configuration) that supply the proper bias to each of the various sections on the board.

INPUT SIGNALS

When connecting the clock and analog source, use clean signal generators with low phase noise, such as the Rohde & Schwarz SMA, or HP8644B signal generators or an equivalent. Use a 1 m shielded, RG-58, 50 Ω coaxial cable for connecting to the evaluation board. Enter the desired frequency and amplitude (see the specifications in the AD9286 data sheet). When connecting the analog input source, a multipole, narrow-band, band-pass filter with 50 Ω terminations is recommended. Analog Devices, Inc., uses TTE and K&L Microwave, Inc., band-pass filters. The filters should be connected directly to the evaluation board.

If an external clock source is used, it should also be supplied with a clean signal generator as previously specified. Typically, most Analog Devices evaluation boards can accept ~2.8 V p-p or 13 dBm sine wave input for the clock.

OUTPUT SIGNALS

The default setup uses the Analog Devices high speed converter evaluation platform (HSC-ADC-EVALCZ) for data capture.

---

Figure 2. Evaluation Board Connection
DEFAULT OPERATION AND JUMPER SELECTION SETTINGS

This section explains the default and optional settings or modes allowed on the AD9286 evaluation board.

Power Circuitry

Connect the switching power supply that is supplied in the evaluation kit between a rated 100 V ac to 240 V ac wall outlet at 47 Hz to 63 Hz and J101.

Analog Input

The analog input on the evaluation board default configuration uses a single transformer input with a 50 Ω impedance. The default analog input configuration supports analog input frequencies of up to ~200 MHz. This input network is optimized to support a wide frequency band.

An alternate analog input configuration uses a single ADA4937-1 ultralow distortion amplifier, which drives both VIN1 and VIN2. Special attention has been paid to provide a symmetrical layout between the two differential inputs to realize best performance. To configure the analog input circuitry, see Table 1.

The nominal input drive level is 10.5 dBm to achieve 1.2 V p-p full scale into 50 Ω. At higher input frequencies, slightly higher input drive levels are required due to losses in the front-end network.

VREF

The AD9286 operates with a fixed 1.0 V reference. This sets the analog input span to 1.2 V p-p.

RBIAS

RBIAS has a default setting of 10 kΩ (R206) to ground and is used to set the ADC core bias current. Note that using a resistor value other than a 10 kΩ, 1% resistor for RBIAS may degrade the performance of the device.

Table 1. Analog Input Mode Configurations

<table>
<thead>
<tr>
<th>Analog Input Mode</th>
<th>R406</th>
<th>R407</th>
<th>R408</th>
<th>R409</th>
<th>R410</th>
<th>R411</th>
<th>R412</th>
<th>R413</th>
</tr>
</thead>
<tbody>
<tr>
<td>Passive Path</td>
<td>DNI</td>
<td>0 Ω</td>
<td>0 Ω</td>
<td>DNI</td>
<td>33 Ω</td>
<td>33 Ω</td>
<td>33 Ω</td>
<td>33 Ω</td>
</tr>
<tr>
<td>Active Path</td>
<td>0 Ω</td>
<td>DNI</td>
<td>DNI</td>
<td>0 Ω</td>
<td>DNI</td>
<td>DNI</td>
<td>0 Ω</td>
<td>0 Ω</td>
</tr>
</tbody>
</table>

Clock Circuitry

The default clock input circuit on the AD9286 evaluation board uses a simple transformer-coupled circuit using a high bandwidth 1:1 impedance ratio transformer (T501) that adds a very low amount of jitter to the clock path. The clock input is 50 Ω terminated and ac-coupled to handle single-ended sine wave types of inputs. The transformer converts the single-ended input to a differential signal that is clipped by CR501 before entering the ADC clock inputs. The AD9286 board has on-chip circuitry to distribute a single clock to each interleaved ADC channel.

Alternatively, the AD9286 evaluation board supports driving each internal ADC core with its own separate half speed clock. This is useful in applications where the user wants to externally control the clock timing per channel. To enable separate clocking, write a value 0 to SPI Address 0x09 and place a jumper across J204 to tie AUXCLKEN to DRVDD.

Non-SPI Mode

For users who want to operate the DUT without using SPI, remove the shorting jumpers on J302. This disconnects the CSB, SCLK, and SDIO/PWDN pins from the SPI control bus, allowing the DUT to operate in non-SPI mode. In this mode, the SDIO/PWDN pin takes on an alternate function to enable power-down functionality.

To enable the power-down feature, add a shorting jumper across J202 at Pin 2 and Pin 3 to connect the SDIO/PDWN pin to DRVDD.

1 DNI = do not install.
EVALUATION BOARD SOFTWARE QUICK START PROCEDURES

This section provides quick start procedures for using the AD9286 evaluation board. Both the default and optional settings are described.

CONFIGURING THE BOARD

Before using the software for testing, configure the evaluation board using the following steps:

1. Connect the evaluation board to the data capture board, as shown in Figure 1 and Figure 2.
2. Connect one 6 V, 2.5 A switching power supply (such as the CUI, Inc., EPS060250UH-PHP-SZ) to the AD9286 board.
3. Connect one 6 V, 2.5 A switching power supply (such as the supplied CUI EPS060250UH-PHP-SZ) to the HSC-ADC-EVALCZ board.
4. Connect the HSC-ADC-EVALCZ board to the PC with a USB cable.
5. On the ADC evaluation board, confirm that six jumpers are installed as described as follows:
   - J103, Pin 2 and Pin 3 (clock with regulator)
   - J104, Pin 2 and Pin 3 (amp with regulator)
   - J105, Pin 2 and Pin 3 (DRVDD with regulator)
   - J106, Pin 2 and Pin 3 (AVDD with regulator)
   - J201, Pin 1 and Pin 2 (SCLK SPI)
   - J202, Pin 1 and Pin 2 (SDIO SPI)
6. On the ADC evaluation board, use a clean signal generator with low phase noise to provide an input signal to the desired A and/or B channel(s). Use a 1 m, shielded, RG-58, 50 Ω coaxial cable to connect the signal generator. For best results, use a narrow-band band-pass filter with 50 Ω terminations and an appropriate center frequency. (Analog Devices uses TTE, Allen Avionics, and K&L band-pass filters.)

USING THE SOFTWARE FOR TESTING

Setting Up the ADC Data Capture

After configuring the board, set up the ADC data capture using the following steps:

1. Open VisualAnalog on the connected PC. The appropriate part type should be listed in the status bar of the VisualAnalog – New Canvas window. Select the template that corresponds to the type of testing to be performed (see Figure 3).
   Note that once power is applied to the AD9286 evaluation board, the device is powered down. To wake up the device, the SDIO/PWDN pin must be pulled low. This occurs automatically by VisualAnalog after you complete Step 1.
2. After the template is selected, a message appears asking if the default configuration can be used to program the FPGA (see Figure 4). Click Yes to close the window.
3. To change features to settings other than the default settings, click the Expand Display button, located on the bottom right corner of the window, to see what is shown in Figure 6. Detailed instructions for changing the features and capture settings can be found in the AN-905 Application Note, VisualAnalog Converter Evaluation Tool Version 1.0 User Manual. After the changes are made to the capture settings, click the collapse display button (see the collapsed display in Figure 5).
Figure 6. VisualAnalog Main Window
**Setting Up the SPIController Software**

After the ADC data capture board setup is complete, set up the SPIController software using the following procedure:

1. Open the SPIController software by selecting Start > SPIController or by double-clicking the SPIController software desktop icon.
   
   If prompted for a configuration file, select the appropriate one. If not, check the title bar of the window to determine which configuration is loaded. If necessary, choose Cfg Open from the File menu and select the appropriate file based on your part type. Note that the CHIP ID(1) field should be filled to indicate whether the correct SPI controller configuration file is loaded (see Figure 7).

2. Click the New DUT button in the SPIController window (see Figure 8).

3. In the ADCBase 0 tab of the SPIController window, you can access all global register settings (see Figure 9). See the AD9286 data sheet; the AN-878 Application Note, High Speed ADC SPI Control Software; and the AN-877 Application Note, Interfacing to High Speed ADCs via SPI, for additional information.

4. Note that other settings can be changed on the ADCBase 0 page (see Figure 9) and the ADC 0 and ADC 1 pages (see Figure 10) to set up the part in the desired mode. The ADCBase 0 page settings affect the entire part, whereas the settings on the ADC 0 and ADC 1 pages affect the selected channel only. See the AD9286 data sheet; the AN-878 Application Note, High Speed ADC SPI Control Software; and the AN-877 Application Note, Interfacing to High Speed ADCs via SPI, for additional information on the available settings.
5. Click the Run button in the VisualAnalog toolbar (see Figure 11).

![VisualAnalog Toolbar](image)

**Figure 11. Run Button in VisualAnalog Toolbar, Collapsed Display**

**Adjusting the Amplitude of the Input Signal**

The next step is to adjust the amplitude of the input signal for each channel as follows:

1. Adjust the amplitude of the input signal so that the fundamental is at the desired level (examine the Fund Power reading in the left panel of the VisualAnalog Graph - AD9286 FFT window). See Figure 12.

![Graph Window](image)

**Figure 12. Graph Window of VisualAnalog**

2. Repeat this procedure for Channel B.
3. Click the disk icon within the Graph window to save the performance plot data as a .csv formatted file.

**Troubleshooting Tips**

If the FFT plot appears abnormal, do the following:

- If you see a normal noise floor when you disconnect the signal generator from the analog input, be sure you are not overdriving the ADC. Reduce the input level, if necessary.
- In VisualAnalog, click the Settings button in the Input Formatter block. Check that Number Format is set to the correct encoding (offset binary by default). Repeat for the other channel.

If the FFT appears normal but the performance is poor, check the following:

- Make sure an appropriate filter is used on the analog input.
- Make sure the signal generators for the clock and the analog input are clean (low phase noise).
- Change the analog input frequency slightly if noncoherent sampling is being used.
- Make sure the SPI configuration file matches the product being evaluated.

If the FFT window remains blank after Run is clicked, do the following:

- Make sure the evaluation board is securely connected to the HSC-ADC-EVALCZ board.
- Make sure the FPGA has been programmed by verifying that the DONE LED is illuminated on the HSC-ADC-EVALCZ board. If this LED is not illuminated, make sure the U4 switch on the HSC-ADC-EVALCZ board is in the correct position for USB configuration.
- Make sure the correct FPGA program was installed by selecting the Settings button in the ADC Data Capture block in VisualAnalog. Then select the FPGA tab and verify that the proper FPGA bin file is selected for the part.

If VisualAnalog indicates that the FIFO Capture timed out, do the following:

- Make sure all power and USB connections are secure.
- Probe the DCOA signal at RN601 on the evaluation board and confirm that a clock signal is present at the ADC sampling rate.
EVALUATION BOARD SCHEMATICS AND ARTWORK

Figure 13. Board Power Input and Supply Circuits
AVDD PINS 48
AVDD PIN 20
AVDD PIN 6
AVDD PINS 12
AVDD PINS 13
AVDD PINS 16
AVDD PINS 45

DEFAULT HIGH -> OUTPUT DISABLED
CONNECT -> OUTPUT ENABLED
NO CONNECT (DEFAULT)
2-3 PWRDN MODE
1-2 SPI MODE (SDIO)
DRVDD PIN 39
AVDD PIN 4
AVDD PINS 8 & 9
CONNECT -> CLKB ENABLED
DEFAULT LOW -> CLKB DISABLED
REF IN CKT
SHARE PADS

NO CONNECT CMOS MODE (DEFAULT)
2-3 LVDS MODE 1-2 SPI MODE (SCLK)
65/135/250 MSPS
AD9286
D3B/(D1A+/D1B+)
DRGND
DRVDD
D0B/(D0A-/D0B-)
D1B/(D0A+/D0B+)
D2B/(D1A-/D1B-)
ENC B+
RBIAS
CLOCK B ENABLE
ENC B-
AVDD
AVDD
AIN A-
AVDD
CMV OUT
AVDD
AIN A+
AVDD
AVDD
AVDD
AVDD
AIN B+
AIN B-

D6A/(D7A+/D7B+)
DRGND
D7A/(D7A+/D7B+)
DRVDD
SPI_SCLK/CMOS_LVDS
OUTPUT_ENABLE
ENC A+
AVDD
ENC A-
SPI_SDIO/PWRDN
SPI_CSB
AVDD
D5A/(D6A+/D6B+)
D7B/(D3A+/D3B+)
DCOB/(DCO-)
DCOA/(DCO+)
D4A/(D6A-/D6B-)
D3A/(D5A+/D5B+)
D6B/(D3A-/D3B-)
D5B/(D2A+/D2B+)
D2A/(D5A-/D5B-)
D1A/(D4A+/D4B+)
D0A/(D4A-/D4B-)
D4B/(D2A-/D2B-)

2.7K
DNI
10K
DNI
0
DNI

Figure 14. DUT and Related Circuit
Figure 15. SPI Interface Circuit
Figure 16. Analog Input Circuits
Figure 17. Default Clock Path Input Circuits
Figure 18. Output Buffer Circuits
Figure 19. FIFO Board Connector
Figure 21. Ground Plane (Layer 2)
### ORDERING INFORMATION

#### BILL OF MATERIALS

<table>
<thead>
<tr>
<th>Qty</th>
<th>Reference Designator</th>
<th>Description</th>
<th>Value</th>
<th>Manufacturer/Part No.</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Not applicable</td>
<td>PCB</td>
<td></td>
<td>9286CE01A</td>
</tr>
<tr>
<td>19</td>
<td>C1, C2, C3, C4, C101, C102, C103, C105, C106, C108, C110, C111, C113, C115, C116, C125, C127, C129, C417</td>
<td>Ceramic, 0805, monolithic capacitor</td>
<td>10 µF</td>
<td>Murata/GRM21BR61C106KE15L</td>
</tr>
<tr>
<td>2</td>
<td>C104, C117</td>
<td>Ceramic, 0402 monolithic capacitor</td>
<td>1 µF</td>
<td>Murata/GRM155R6UJ105KE19D</td>
</tr>
<tr>
<td>4</td>
<td>C107, C109, C112, C114</td>
<td>Ceramic, 0805, X7R capacitor</td>
<td>1 µF</td>
<td>Murata/GRM21BR71H105KA12L</td>
</tr>
<tr>
<td>21</td>
<td>C126, C128, C130, C226, C301, C302, C401, C403, C404, C416, C502, C505, C506, C507, C508, C510, C511, C513, C514, C515, C516</td>
<td>Ceramic, +80/−20%, 16 V, Y5V, 0402, capacitor</td>
<td>0.1 µF</td>
<td>Murata/GRM155F51C104ZA01D</td>
</tr>
<tr>
<td>11</td>
<td>C202, C204, C206, C208, C210, C212, C214, C216, C218, C220, C222</td>
<td>Ceramic, 6.3 V, Y5V, 0201, capacitor</td>
<td>0.1 µF</td>
<td>Murata/GRM033R60U104KE19D</td>
</tr>
<tr>
<td>1</td>
<td>C406</td>
<td>High Q microwave chip NP0 0402 capacitor</td>
<td>4.7 pF</td>
<td>Murata/G055C1H4R7CZ01D</td>
</tr>
<tr>
<td>2</td>
<td>C504, C512</td>
<td>Ceramic, 25 V, 5%, C0G, 0402 capacitor</td>
<td>1000 pF</td>
<td>Murata/G155C1E102JA01D</td>
</tr>
<tr>
<td>2</td>
<td>CR101, CR102</td>
<td>Recovery rectifier diode, D0214AA3</td>
<td>S2A-TP</td>
<td>Micro Commercial Components Corp/S2A-TP</td>
</tr>
<tr>
<td>1</td>
<td>CR103</td>
<td>Green surface-mount 0603 LED</td>
<td>LNJ308G8TRA (green)</td>
<td>Panasonic/LNJ308G8TRA</td>
</tr>
<tr>
<td>2</td>
<td>CR501, CR503</td>
<td>RF Schottky diode, MINIPAK1412-2</td>
<td>HSMS-2822-BLK</td>
<td>Avago Technologies/HSMS-2822-BLK</td>
</tr>
<tr>
<td>7</td>
<td>E101, E102, E105, E107, E109, E110, E111, E112</td>
<td>Inductor 0805 ferrite bead</td>
<td>100 MHz</td>
<td>Panasonic/EXC-ML20A390U</td>
</tr>
<tr>
<td>1</td>
<td>F101</td>
<td>Fuse F1812 polyswitch PTC device</td>
<td>1.6 A</td>
<td>Tyco Electronics/Minismdc160F-2</td>
</tr>
<tr>
<td>1</td>
<td>FL101</td>
<td>Filter noise suppression LC combined type, FLBNX01</td>
<td></td>
<td>Murata/BNX016-01</td>
</tr>
<tr>
<td>1</td>
<td>J101</td>
<td>PCB powerjack mini 0.08 in R/A T/H connector</td>
<td>RAPC722X</td>
<td>Switchcraft/RAPC722X</td>
</tr>
<tr>
<td>1</td>
<td>J102</td>
<td>PCB header 6 position connector</td>
<td>Z5.530.3625.0</td>
<td>Wieland/Z5.530.3625.0</td>
</tr>
<tr>
<td>6</td>
<td>J103, J104, J105, J106, J201, J202</td>
<td>PCB berg header ST male 3 position connector</td>
<td>SAMTEC-TSW10608G3PIN</td>
<td>Samtec/TSW-103-08-G-S</td>
</tr>
<tr>
<td>1</td>
<td>J204</td>
<td>PCB header 2 position connector</td>
<td>TSW-102-08-G-S</td>
<td>Samtec/TSW-102-08-G-S</td>
</tr>
<tr>
<td>4</td>
<td>J401, J405, J502, J504</td>
<td>PCB SMA ST edge-mount connector</td>
<td>SMA-J-P-X-ST-EM1</td>
<td>Samtec/SMA-J-P-X-ST-EM1</td>
</tr>
<tr>
<td>2</td>
<td>L101, L103</td>
<td>Shielded power inductor, LMSQ154H47</td>
<td>2.2 µH</td>
<td>Coilcraft/LPS4012-222MLC</td>
</tr>
<tr>
<td>2</td>
<td>L102, L104</td>
<td>SMD L9075 inductor</td>
<td>100 nH</td>
<td>Bourns/CW201212-R10J</td>
</tr>
<tr>
<td>2</td>
<td>P1, P2</td>
<td>CB 60-pin RA connector, CNTYCO1469169-1</td>
<td>6469169-1</td>
<td>Tyco/6469169-1</td>
</tr>
<tr>
<td>1</td>
<td>R101</td>
<td>Film SMD 0402 resistor</td>
<td>300 Ω</td>
<td>Panasonic/ERJ-2GEJ301X</td>
</tr>
<tr>
<td>2</td>
<td>R102, R103</td>
<td>Precision thick film chip 0603 resistor</td>
<td>100 kΩ</td>
<td>Panasonic/ERJ-3EK1003V</td>
</tr>
<tr>
<td>2</td>
<td>R104, R105</td>
<td>Jumper SMD 0805 (SHRT) resistor</td>
<td>0 Ω</td>
<td>Panasonic/ERJ-6GEYJ0.0</td>
</tr>
<tr>
<td>4</td>
<td>R301, R306, R307, R315</td>
<td>Precision thick film chip 0402 resistor</td>
<td>10 kΩ</td>
<td>Panasonic/ERJ-2RFK1002X</td>
</tr>
<tr>
<td>3</td>
<td>R302, R303, R305</td>
<td>Precision thick film chip 0402 resistor</td>
<td>1.1 kΩ</td>
<td>Panasonic/ERJ-2GEJ112X</td>
</tr>
<tr>
<td>3</td>
<td>R304, R308, R309</td>
<td>Precision thick film chip 0402 resistor</td>
<td>100 kΩ</td>
<td>Panasonic/ERJ-2RFK1003X</td>
</tr>
<tr>
<td>1</td>
<td>R403</td>
<td>Film SMD 0603 resistor</td>
<td>0 Ω</td>
<td>Panasonic/ERJ-3GEY0R00V</td>
</tr>
<tr>
<td>Qty</td>
<td>Reference Designator</td>
<td>Description</td>
<td>Value</td>
<td>Manufacturer/Part No.</td>
</tr>
<tr>
<td>-----</td>
<td>----------------------</td>
<td>-------------</td>
<td>-------</td>
<td>-----------------------</td>
</tr>
<tr>
<td>22</td>
<td>R405, R407, R408, R414, R415, R416, R417, R449, R450, R504, R507, R508, R509, R510, R516, R517, R520, R521, R522, R523, R601, R602</td>
<td>Film SMD 0402 resistor</td>
<td>0 Ω</td>
<td>Panasonic/ERJ-2GE0R00X</td>
</tr>
<tr>
<td>4</td>
<td>R410, R411, R412, R413</td>
<td>Film SMD 0402 resistor</td>
<td>33 Ω</td>
<td>Panasonic/ERJ-2GEJ330X</td>
</tr>
<tr>
<td>1</td>
<td>R436</td>
<td>Precision thick film chip 0402 resistor</td>
<td>61.9 Ω</td>
<td>Panasonic/ERJ-2KRF61R9X</td>
</tr>
<tr>
<td>1</td>
<td>R437</td>
<td>Precision thick film chip 0402 resistor</td>
<td>27.4 Ω</td>
<td>Panasonic/ERJ-2KRF27R4X</td>
</tr>
<tr>
<td>4</td>
<td>R438, R439, R440, R441</td>
<td>Precision thick film chip 0402 resistor</td>
<td>200 Ω</td>
<td>Panasonic/ERJ-2KRF2000X</td>
</tr>
<tr>
<td>2</td>
<td>R442, R443</td>
<td>Film SMD 0402 resistor</td>
<td>24 Ω</td>
<td>Panasonic/ERJ-2GEJ240X</td>
</tr>
<tr>
<td>4</td>
<td>R505, R506, R518, R519</td>
<td>Precision thick film chip 0402 resistor</td>
<td>24.9 Ω</td>
<td>Panasonic/ERJ-2KRF24R9X</td>
</tr>
<tr>
<td>2</td>
<td>RN601, RN602</td>
<td>Network 16-pin/8res surface-mount resistor</td>
<td>0 Ω</td>
<td>Panasonic/EXB-2HR000V</td>
</tr>
<tr>
<td>1</td>
<td>T401</td>
<td>XFMR RF, MINICD542</td>
<td>ADT1-1WT+</td>
<td>Minicircuits/ADT1-1WT+</td>
</tr>
<tr>
<td>2</td>
<td>T502, T504</td>
<td>XFMR RF 1:1 (6-pin special) ETC1-6P</td>
<td>MABA-007159-000000</td>
<td>Macom/MABA-007159-000000</td>
</tr>
<tr>
<td>1</td>
<td>U101</td>
<td>Compact, 600 mA, 3 MHz, TSOT-5 step-down dc-to-dc converter</td>
<td>ADP2108AUJZ-3.3-R7</td>
<td>Analog Devices/ADP2108AUJZ-3.3-R7</td>
</tr>
<tr>
<td>1</td>
<td>U102</td>
<td>Compact, 600 mA, 3 MHz, TSOT-5 step-down dc-to-dc converter</td>
<td>ADP2108AUJZ-1.8-R7</td>
<td>Analog Devices/ADP2108AUJZ-1.8-R7</td>
</tr>
<tr>
<td>1</td>
<td>U201</td>
<td>Analog-to-digital converter</td>
<td>AD9286BCPZ-500</td>
<td>Analog Devices/AD9286BCPZ-500</td>
</tr>
<tr>
<td>1</td>
<td>U301</td>
<td>IC tiny logic UHS dual buffer</td>
<td>NC7WZ07P6X</td>
<td>Fairchild/NC7WZ07P6X</td>
</tr>
<tr>
<td>1</td>
<td>U302</td>
<td>IC tiny logic UHS dual buffer</td>
<td>NC7WZ16P6X</td>
<td>Fairchild/NC7WZ16P6X</td>
</tr>
<tr>
<td>1</td>
<td>U401</td>
<td>Ultralow distortion differential ADC driver</td>
<td>ADA4937-1YCPZ-R7</td>
<td>Analog Devices/ADA4937-1YCPZ-R7</td>
</tr>
</tbody>
</table>
NOTES

ESD Caution
ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

Legal Terms and Conditions
By using the evaluation board discussed herein (together with any tools, components documentation or support materials, the “Evaluation Board”), you are agreeing to be bound by the terms and conditions set forth below (“Agreement”) unless you have purchased the Evaluation Board, in which case the Analog Devices Standard Terms and Conditions of Sale shall govern. Do not use the Evaluation Board until you have read and agreed to the Agreement. Your use of the Evaluation Board shall signify your acceptance of the Agreement. This Agreement is made by and between you (“Customer”) and Analog Devices, Inc. (“ADI”), with its principal place of business at One Technology Way, Norwood, MA 02062, USA. Subject to the terms and conditions of the Agreement, ADI hereby grants to Customer a free, limited, personal, temporary, non-exclusive, non-sublicensable, non-transferable license to use the Evaluation Board FOR EVALUATION PURPOSES ONLY. Customer understands and agrees that the Evaluation Board is provided for the sole and exclusive purpose referenced above, and agrees not to use the Evaluation Board for any other purpose. Furthermore, the license granted is expressly made subject to the following additional limitations: Customer shall not (i) rent, lease, display, sell, transfer, assign, sublicense, or distribute the Evaluation Board; and (ii) permit any Third Party to access the Evaluation Board. As used herein, the term ”Third Party” includes any entity other than ADI, Customer, their employees, affiliates and in-house consultants. The Evaluation Board is NOT sold to Customer; all rights not expressly granted herein, including ownership of the Evaluation Board, are reserved by ADI. CONFIDENTIALITY. This Agreement and the Evaluation Board shall all be considered the confidential and proprietary information of ADI. Customer may not disclose or transfer any portion of the Evaluation Board to any other party for any reason. Upon discontinuation of use of the Evaluation Board or termination of this Agreement, Customer agrees to promptly return the Evaluation Board to ADI. ADDITIONAL RESTRICTIONS. Customer may not disassemble, decompile or reverse engineer chips on the Evaluation Board. Customer shall inform ADI of any occurred damages or any modifications or alterations it makes to the Evaluation Board, including but not limited to soldering or any other activity that affects the material content of the Evaluation Board. Modifications to the Evaluation Board must comply with applicable law, including but not limited to the RoHS Directive. TERMINATION. ADI may terminate this Agreement at any time upon giving written notice to Customer. Customer agrees to return to ADI the Evaluation Board at that time. LIMITATION OF LIABILITY. THE EVALUATION BOARD PROVIDED HEREUNDER IS PROVIDED “AS IS” AND ADI MAKES NO WARRANTIES OR REPRESENTATIONS OF ANY KIND WITH RESPECT TO IT. ADI SPECIFICALLY DISCLAIMS ANY REPRESENTATIONS, ENDORSEMENTS, GUARANTEES, OR WARRANTIES, EXPRESS OR IMPLIED, RELATED TO THE EVALUATION BOARD INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, TITLE, FITNESS FOR A PARTICULAR PURPOSE OR NONINFRINGEMENT OF INTELLECTUAL PROPERTY RIGHTS. IN NO EVENT WILL ADI AND ITS LICENSORS BE LIABLE FOR ANY INCIDENTAL, SPECIAL, INDIRECT, OR CONSEQUENTIAL DAMAGES RESULTING FROM CUSTOMER’S POSSESSION OR USE OF THE EVALUATION BOARD, INCLUDING BUT NOT LIMITED TO LOST PROFITS, DELAY COSTS, LABOR COSTS OR LOSS OF GOODWILL. ADI’S TOTAL LIABILITY FROM ANY AND ALL CAUSES SHALL BE LIMITED TO THE AMOUNT OF ONE HUNDRED US DOLLARS ($100.00). EXPORT. Customer agrees that it will not directly or indirectly export the Evaluation Board to another country, and that it will comply with all applicable United States federal laws and regulations relating to exports. GOVERNING LAW. This Agreement shall be governed by and construed in accordance with the substantive laws of the Commonwealth of Massachusetts (excluding conflict of law rules). Any legal action regarding this Agreement will be heard in the state or federal courts having jurisdiction in Suffolk County, Massachusetts, and Customer hereby submits to the personal jurisdiction and venue of such courts. The United Nations Convention on Contracts for the International Sale of Goods shall not apply to this Agreement and is expressly disclaimed.

©2011–2014 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners.

Analog Devices
www.analog.com

Rev. A | Page 24 of 24