**MAX5996C** ### **General Description** The MAX5996C provides a complete interface for a powered device (PD) to comply with the IEEE® 802.3af/at/bt standard in a power-over-ethernet (PoE) system with a detection signature, classification signature, and an integrated N-channel power MOSFET switch with startup inrush current control. During the startup period, the device limits the current to 135mA and switches to a higher current limit when the power MOSFET is fully enhanced. The device features multievent classification, intelligent MPS, and an input UVLO with wide hysteresis and deglitch time to assure glitchfree transition during power-on/off. The device can withstand a maximum voltage of 100V at the input. The device can detect the presence of a wall adapter and allow a smooth switchover from the PoE power source to the wall adapter. The device also provides a power-good (PG) signal, two-step current limit, foldback control, and overtemperature protection. The intelligent maintain power signature (IMPS) feature allows the device to automatically enable MPS current by detecting the port current. The MAX5996C features a constant power/current limit for driving an external DC-DC controller. The MEC (multi-event classification) pin provides patterned signals to indicate the power level allocated from PSE to PD in seven different scenarios, and accurate real-time power telemetry reporting. The MAX5996C LLDP pin enables control of power- or current-limit configuration with an external microcontroller. The MAX5996C is available in a 16-pin, 5mm x 5mm, TQFN power package. This device is rated over the -40°C to +125°C temperature range. IEEE is a registered trademark of The Institute of Electrical and Electronics Engineers, Inc. #### **Benefits and Features** - Accurate Power Telemetry - Constant Power/Current Limit - LLDP Power/Current Level Setting - IEEE 802.3bt Compliant - Built-in 90W Power MOSFET Switch - Multi-Event Classification - Multi-Event Power Level Indication - Simplified Wall Adapter Interface - Inrush Current Limit during Startup - Current Limit during Normal Operation - Overtemperature Protection - Intelligent MPS - 5mm x 5mm, 16-Pin TQFN ### **Applications** - IEEE 802.3bt Powered Devices - VOIP Phones, IP Security Cameras - Wireless Access Point - Small Cell, Pico Cell - Lighting - Building Automation Ordering Information appears at end of data sheet. # **Simplified Block Diagram** ## **Absolute Maximum Ratings** | V <sub>DD</sub> to V <sub>SS</sub> 0.3V to +100V | |-------------------------------------------------------------------------------------------------------------------------------------------| | RTN, WAD, MEC, PG, DET to $V_{\mbox{\footnotesize{SS}}}$ 0.3V to +100V | | PCN to V <sub>SS</sub> 0.3V to +100V | | TRSP, AUC, LLDP, CLSA, CLSB to $\rm V_{SS}$ 0.3V to +6V | | Maximum Current on CLSA, CLSB (100ms, max) 100mA | | Continuous Power Dissipation ((T <sub>A</sub> = +70°C) ( <u>Note 1</u> ) (TQFN (derate 28.6mW/°C above +70°C)) (multilayer board)2285.7mW | | Operating Temperature Range | 40°C to +125°C | |-----------------------------------|----------------| | Maximum Junction Temperature | +150°C | | Storage Temperature Range | 65°C to +150°C | | Lead Temperature (soldering, 10s) | +300°C | | Soldering Temperature (reflow) | +260°C | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## **Package Information** #### 16 TQFN-EP | Package Code | T1655+5 | | | | | |----------------------------------------|------------------|--|--|--|--| | Outline Number | <u>21-100484</u> | | | | | | Land Pattern Number | <u>90-100171</u> | | | | | | Thermal Resistance, Four-Layer Board: | | | | | | | Junction to Ambient (θ <sub>JA</sub> ) | 35°C/W | | | | | | Junction to Case (θ <sub>JC</sub> ) | 2.7°C/W | | | | | For the latest package outline information and land patterns (footprints), go to <a href="www.analog.com/en/resources/packaging-quality-symbols-footprints/package-index.html">www.analog.com/en/resources/packaging-quality-symbols-footprints/package-index.html</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.analog.com/en/resources/technical-articles/thermal-characterization-of-ic-packages.html">www.analog.com/en/resources/technical-articles/thermal-characterization-of-ic-packages.html</a>. ### **Electrical Characteristics** $(V_{IN} = (V_{DD} - V_{SS}) = 48V, R_{CLSA} = 619\Omega, R_{CLSB} = 619\Omega; RTN, WAD, PG, MEC, PCN, and LLDP are unconnected, all voltages are referenced to <math>V_{SS}$ , unless otherwise noted. $T_A = T_J = -40$ °C to +125°C, unless otherwise noted. Typical values are at $T_A = +25$ °C. (*Note 1*)) | 0.1V ( <u>Note 2</u> ) 0.1V with 1V step, VAD = PG = MEC 20.5V, VAD = PG, R <sub>CLS</sub> = 619Ω 20.5V, VAD = PG, R <sub>CLS</sub> = 118Ω 20.5V, | 23.95 | 25<br>22.8<br>0.2 | 10<br>25.5<br>23.6 | μA<br>kΩ | |----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-------------------------------------------------------|------------------------------------------------------------|-----------------------------------------------------------------| | 0.1V with 1V step, WAD = PG = MEC 20.5V, WAD = PG, R <sub>CLS</sub> = 619Ω 20.5V, WAD = PG, R <sub>CLS</sub> = 118Ω | 22 | 22.8 | 25.5 | kΩ | | VAD = PG = MEC 20.5V, VAD = PG, R <sub>CLS</sub> = 619Ω 20.5V, VAD = PG, R <sub>CLS</sub> = 118Ω | 22 | 22.8 | | | | 20.5V,<br>VAD = PG, R <sub>CLS</sub> = 619Ω<br>20.5V,<br>VAD = PG, R <sub>CLS</sub> = 118Ω | | | 23.6 | | | 20.5V,<br>VAD = PG, R <sub>CLS</sub> = 619Ω<br>20.5V,<br>VAD = PG, R <sub>CLS</sub> = 118Ω | | | 23.6 | | | $VAD = PG, R_{CLS} = 619\Omega$<br>20.5V,<br>$VAD = PG, R_{CLS} = 118\Omega$ | | 0.2 | | V | | $VAD = PG, R_{CLS} = 619\Omega$<br>20.5V,<br>$VAD = PG, R_{CLS} = 118\Omega$ | | U.E | | ms | | $VAD = PG, R_{CLS} = 118\Omega$ | 0 | | 3.96 | | | 20.5V, | 9.12 | | 11.88 | | | $VAD = PG, R_{CLS} = 66.5Ω$ | 17.2 | | 19.8 | mA | | 20.5V,<br>VAD = PG, R <sub>CLS</sub> _ = 43.2Ω | 26.3 | | 29.7 | | | 20.5V,<br>VAD = PG, R <sub>CLS</sub> _ = 30.9Ω | 36.4 | | 43.6 | | | | 10.1 | 10.7 | 11.6 | V | | | | 0.82 | | V | | nter mark event,<br>0.1V | 1.0 | | 3.5 | mA | | | 2.8 | 3.8 | 5.2 | V | | | | | | | | | | | 60 | V | | T is ON and no load | | 1.3 | 1.8 | mA | | | 34.3 | 35.4 | 36.6 | V | | | 30 | | | V | | | | 4.2 | | V | | 40V to 20V ( <u>Note 6</u> ) | 30 | 120 | | μs | | d low to high when<br>ower mode, V <sub>IN</sub> = 48V, | 90 | 96 | 102 | ms | | | | 0.1 | 0.2 | Ω | | T <sub>J</sub> = +25°C | | 0.15 | 0.25 | | | | | 0.2 | | Ω | | T <sub>J</sub> = +85°C | | | 10 | μA | | _ | , T <sub>J</sub> = +25°C<br>, T <sub>J</sub> = +85°C<br>, T <sub>J</sub> = +125°C<br>to 30V | , T <sub>J</sub> = +85°C<br>, T <sub>J</sub> = +125°C | $T_{J} = +85^{\circ}C$ 0.15<br>$T_{J} = +125^{\circ}C$ 0.2 | $T_{J} = +85^{\circ}C$ 0.15 0.25<br>$T_{J} = +125^{\circ}C$ 0.2 | $(V_{IN} = (V_{DD} - V_{SS}) = 48V, R_{CLSA} = 619\Omega, R_{CLSB} = 619\Omega; RTN, WAD, PG, MEC, PCN, and LLDP are unconnected, all voltages are referenced to <math>V_{SS}$ , unless otherwise noted. $T_A = T_J = -40$ °C to +125°C, unless otherwise noted. Typical values are at $T_A = +25$ °C. | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------------------------|----------------------|------------------------------------------------------------------------------------------|------|---------------------------|------|-------| | Inrush Current Limit | I <sub>INRUSH</sub> | During initial turn-on period,<br>V <sub>RTN</sub> - V <sub>VSS</sub> = 1.5V | 90 | 135 | 182 | mA | | Overcurrent Limit during<br>Normal Operation<br>(Note 7) | I <sub>MAX</sub> | 1 to 5 Event detected After inrush completed, V <sub>RTN</sub> = 1V ( <u>Note 9</u> ) | 1800 | 2400 | 3000 | mA | | Overcurrent Limit in Foldback Condition | IMAX_FLDBK | Both during inrush and after inrush completed V <sub>RTN</sub> - V <sub>VSS</sub> = 7.5V | | 45 | | mA | | Foldback Threshold | | V <sub>RTN</sub> ( <u>Note 8</u> ) | 6.5 | 7 | 7.5 | V | | WAD | | | | | | | | WAD Detection<br>Threshold | V <sub>WAD-REF</sub> | V <sub>WAD</sub> rising, V <sub>IN</sub> = 14V to 48V<br>(referenced to RTN) | 8 | 9 | 10 | V | | WAD Detection<br>Threshold Hysteresis | | V <sub>WAD</sub> rising, V <sub>RTN</sub> = 0V,<br>V <sub>SS</sub> unconnected | | 0.35 | | V | | WAD Input Current | I <sub>WAD_LKG</sub> | V <sub>WAD</sub> = 10V (referenced to RTN) | | | 3.5 | μA | | PG | | | | | | | | PG Sink Current | I <sub>PG</sub> | V <sub>RTN</sub> = 1.5V,<br>V <sub>PG</sub> = 0.8V, during inrush period | 125 | 230 | 375 | μА | | PG Off-Leakage Current | I <sub>PG_LEAK</sub> | V <sub>PG</sub> = 60V | | | 1 | μA | | MEC | | | | | | | | Pulse Width of START<br>Bit for Class Indication | | | | 250 | | μs | | Pulse Width of START Bit for Power Monitoring | | | | 900 | | μs | | 50% Pulse Width | | | | 500 | | μs | | 75% Pulse Width | | | | 750 | | μs | | Repetitive Period | | | | 1000 | | μs | | MEC Sink Current | | V <sub>MEC</sub> = 3.5V (referenced to RTN),<br>V <sub>SS</sub> disconnected | 0.9 | 1.5 | 2.35 | mA | | MEC Off-Leakage<br>Current | | V <sub>MEC</sub> = 48V | | | 1 | μΑ | | MEC Power-Limiting Alert Threshold | | | | P <sub>MAX</sub> –<br>1.8 | | W | | MEC Power-Limiting Alert Hysteresis | | | | 1.8 | | W | | MEC Current-Limiting Alert Threshold | | | | I <sub>LIM</sub> – 60 | | mA | | MEC Current-Limiting Alert Hysteresis | | | | 60 | | mA | | MEC Power-/Current-<br>Limiting Alert Time | t <sub>ALERT</sub> | MEC pulled to V <sub>SS</sub> | | 2 | | ms | | MEC Power-/Current-<br>Limiting Alert Period | <sup>t</sup> ALERT_P | | | 64 | | ms | | AUC | | | | | | | | AUC Pull-up Current | I <sub>AUC_PUP</sub> | | 8.5 | 9 | 9.5 | μA | | AUC Voltage Threshold | V <sub>AUC1</sub> | | 0.47 | 0.5 | 0.53 | V | | 5 | V <sub>AUC2</sub> | | 1.73 | 1.8 | 1.87 | | $(V_{IN} = (V_{DD} - V_{SS}) = 48V, R_{CLSA} = 619\Omega, R_{CLSB} = 619\Omega; RTN, WAD, PG, MEC, PCN, and LLDP are unconnected, all voltages are referenced to <math>V_{SS}$ , unless otherwise noted. $T_A = T_J = -40$ °C to +125°C, unless otherwise noted. Typical values are at $T_A = +25$ °C. (*Note 1*)) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | |--------------------------------------|-----------------------|-----------------------------------------------------------|------|-------|------|-------|--| | | V <sub>AUC3</sub> | | 4.31 | 4.4 | 4.49 | | | | MAINTAIN POWER SIGN | NATURE | | 1 | | | • | | | PoE MPS Current<br>Rising Threshold | I <sub>MPS_RISE</sub> | | | 28.7 | | mA | | | PoE MPS Current Falling Threshold | I <sub>MPS_FALL</sub> | | | 24 | | mA | | | PoE MPS Current Threshold Hysteresis | IMPS_HYS | | | 4.3 | | mA | | | PoE MPS Time High | t <sub>MPS_HIGH</sub> | AUC floating | 80 | 84 | 90 | ms | | | PoE MPS Time Low | t <sub>MPS_LOW</sub> | AUC floating | 217 | 228 | 240 | ms | | | PoE MPS Time High | t <sub>MPS_HIGH</sub> | AUC 332K 1% tolerance to V <sub>SS</sub> | 75 | 80 | 85 | ms | | | PoE MPS Time Low | t <sub>MPS_LOW</sub> | AUC 332K 1% tolerance to V <sub>SS</sub> | 218 | 232 | 246 | ms | | | THERMAL SHUTDOWN | | | | | | | | | Thermal-Shutdown<br>Threshold | T <sub>SD</sub> | T <sub>J</sub> rising | | 150 | | °C | | | Thermal-Shutdown<br>Hysteresis | V <sub>CDLY_HYS</sub> | T <sub>J</sub> falling | | 30 | | °C | | | POWER LEVEL IDENTIF | ICATION | | | | | | | | | | CLASS 0/3 | | 12.65 | | | | | | P <sub>MAX</sub> | CLASS 4 | | 24.96 | | w | | | | | CLASS 5 | | 37.27 | | | | | Maximum Power Level | | CLASS 6 | | 49.57 | | | | | | | CLASS 7 | | 59.41 | | | | | | | CLASS 8 | | 69.26 | | | | | 0 | I <sub>TH1</sub> | EVENT 4 | 4.5 | 6.5 | 8.5 | mA | | | Current Threshold | I <sub>TH2</sub> | EVENT 5 | 21 | 23 | 25 | | | | CURRENT-LIMIT THRES | HOLD | | | | | | | | | | CLASS 0/3 | | 302 | | | | | | | CLASS 4 | | 591 | | | | | | | CLASS 5 | | 886 | | 1 | | | Maximum Current Limit | I <sub>LIM</sub> | CLASS 6 | | 1181 | | mA | | | | | CLASS 7 | | 1413 | | | | | | | CLASS 8 | | 1645 | | | | | POWER MONITORING ( | THROUGH MEC | | -1 | | | | | | Power Report Offset | | | | ±0.5 | | W | | | · | | 12.65W ≤ P <sub>MAX</sub> < 24.96W, V <sub>IN</sub> = 48V | -5.5 | | +5.5 | | | | Power Report Accuracy | | 24.96W ≤ P <sub>MAX</sub> < 69.26W, V <sub>IN</sub> = 48V | -3 | | +3 | % | | | ADC | | | | | | | | | Resolution | | | | 7 | | bits | | | Power Reading Range | P <sub>MEC</sub> | All classes | | 90 | | W | | | Power LSB Step Size | P <sub>LSB</sub> | | | 703.2 | - | mW | | $(V_{IN} = (V_{DD} - V_{SS}) = 48V, R_{CLSA} = 619\Omega, R_{CLSB} = 619\Omega; RTN, WAD, PG, MEC, PCN, and LLDP are unconnected, all voltages are referenced to V<sub>SS</sub>, unless otherwise noted. T<sub>A</sub> = T<sub>J</sub> = -40°C to +125°C, unless otherwise noted. Typical values are at T<sub>A</sub> = +25°C. ($ *Note 1*)) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------------------------------|-----------------------|------------------------------------------------------------|------|-------|------|-------| | POWER LIMIT LOOP | | | | | | | | Power Loop Response<br>Time | | | | 20 | | ms | | Power-Limit Accuracy | | $12.65W \le P_{MAX} < 69.26W, V_{IN} = 48V$ | -5.5 | | +5.5 | % | | Current-Limit Accuracy | | 302mA ≤ I <sub>LIM</sub> < 1645mA, V <sub>IN</sub> = 48V | -3.5 | | +3.5 | % | | TRSP Pin Pull-up<br>Current during Detecting<br>Time | I <sub>TRSP</sub> | V <sub>TRSP</sub> = V <sub>VSS</sub> | | 333 | | μА | | TRSP Pin Detecting Time | <sup>t</sup> DETECT | t <sub>TRSP</sub> CAP = 50nF | | 60 | | μs | | TRSP Pin Source<br>Current | | I <sub>RTN</sub> = 0A, CLASS 0~3, V <sub>TRSP</sub> = 2V | | 10 | | μA | | TRSP Pin Sink Current | | I <sub>RTN</sub> = 0.6A, CLASS 0~3, V <sub>TRSP</sub> = 2V | | 10 | | μΑ | | PCN Pin Sink Current | | PCN = 1.8V to 4V, I <sub>RTN</sub> = 0.6A,<br>CLASS 0~3 | 500 | | | μA | | DON Die Lauferen | | PCN = 2V, I <sub>RTN</sub> = 0A, CLASS 0~3 | | | 10 | | | PCN Pin Leakage<br>Current | | $T_A = -40$ °C to +125°C ( <u>Note 9</u> )<br>TRSP float | | | 10 | μA | | LLDP | | | • | | | | | LLDP Logic Threshold | V <sub>TH_LLDP</sub> | Falling and rising | 1.5 | | 3 | V | | LLDP Pull-up Current | I <sub>PUP_LLDP</sub> | V <sub>LLDP</sub> = 0V | | 500 | | μA | | LLDP Input Pulse<br>Period | T <sub>LLDP</sub> | | | 1 | | ms | | LLDP Input Reference<br>50% Pulse Duration | T <sub>LLDP_1</sub> | ( <u>Note 10</u> ) | | 500 | | μs | | LLDP Input Reference<br>75% Pulse Duration | T <sub>LLDP_2</sub> | ( <u>Note 11</u> ) | | 750 | | μs | | LLDP Input Pulse<br>Tolerance | | ( <u>Note 12</u> ) | -20 | | +20 | μs | | Detection Watchdog<br>Timeout | t <sub>DEC</sub> | | | 2 | | ms | | LLDP DAC Resolution | | | | 8 | | bits | | LLDP DAC Power<br>Reading Range | $P_{LLDP}$ | Power mode | | 90 | | W | | LLDP DAC Power LSB<br>Step Size | $P_{LSB}$ | Power mode | | 351.6 | | mW | | LLDP DAC Current<br>Reading Range | I <sub>LLDP</sub> | Current mode | | 1.8 | | А | | LLDP DAC Current LSB<br>Step Size | I <sub>LSB</sub> | Current mode | | 7.03 | | mA | | LLDP Minimum Power-<br>Limit Threshold Setting | P <sub>LIM_MIN</sub> | Power mode | | 10 | | W | | LLDP Minimum Current-<br>Limit Threshold Setting | I <sub>LIM_MIN</sub> | Current mode | | 140 | | mA | **Note 1:** All devices are 100% production tested at $T_A = +25$ °C. Limits over temperature are guaranteed by design. Note 2: The input offset current is illustrated in the <u>Detailed Description</u>. Note 3: Effective differential input resistance is defined as the differential resistance between $V_{DD}$ and $V_{SS}$ . ### **MAX5996C** # IEEE 802.3bt-Compliant, Powered Device with Power Telemetry and Power/Current Limit - Note 4: The classification current is turned off whenever the device is in power mode. - Note 5: UVLO hysteresis is guaranteed by design, not production tested. - **Note 6:** 20V glitch on input voltage, which takes V<sub>DD</sub> below V<sub>ON</sub> shorter than or equal to t<sub>OFF\_DLY</sub>, does not cause the MAX5996C to exit power-on mode. - Note 7: The maximum current limit during normal operation is guaranteed by design; not production tested. - **Note 8:** In power mode, current-limit foldback is used to reduce the power dissipation in the power MOSFET during an overload condition across V<sub>DD</sub> and RTN. - Note 9: The specification is guaranteed by GBD data. In the production test it will be only tested at +25°C. - Note 10: 500µs LLDP pulse as bit "0" reference pulse for following data pulses. - Note 11: 750µs LLDP pulse as bit "1" reference pulse for following data pulses. - Note 12: LLDP data pulse duration tolerances with respect to two 50% and 75% reference pulse durations. ## **Typical Operating Characteristics** $V_{IN}$ = $V_{DD}$ - $V_{SS}$ = +54V, $R_{CLSA}$ = 30.9 $\Omega$ , $R_{CLSB}$ = 619 $\Omega$ , $R_{DET}$ = 24.9k $\Omega$ . AUC, WAD, MEC, and LLDP are unconnected unless otherwise noted. All voltages are referenced to $V_{SS}$ . $V_{IN}$ = $V_{DD}$ - $V_{SS}$ = +54V, $R_{CLSA}$ = 30.9 $\Omega$ , $R_{CLSB}$ = 619 $\Omega$ , $R_{DET}$ = 24.9k $\Omega$ . AUC, WAD, MEC, and LLDP are unconnected unless otherwise noted. All voltages are referenced to $V_{SS}$ . $V_{IN}$ = $V_{DD}$ - $V_{SS}$ = +54V, $R_{CLSA}$ = 30.9 $\Omega$ , $R_{CLSB}$ = 619 $\Omega$ , $R_{DET}$ = 24.9k $\Omega$ . AUC, WAD, MEC, and LLDP are unconnected unless otherwise noted. All voltages are referenced to $V_{SS}$ . $V_{IN}$ = $V_{DD}$ - $V_{SS}$ = +54V, $R_{CLSA}$ = 30.9 $\Omega$ , $R_{CLSB}$ = 619 $\Omega$ , $R_{DET}$ = 24.9k $\Omega$ . AUC, WAD, MEC, and LLDP are unconnected unless otherwise noted. All voltages are referenced to $V_{SS}$ . # **Pin Configurations** # **Pin Descriptions** | PIN | NAME | FUNCTION | | | | | |-----|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 1 | DET | Detection Resistor Input. Connect a signature resistor ( $R_{DET} = 24.9 \text{k}\Omega$ ) from DET to $V_{DD}$ . | | | | | | 2 | $V_{DD}$ | ositive Supply Input. Connect a 68nF bypass capacitor between V <sub>DD</sub> and V <sub>SS</sub> . | | | | | | 3 | N.C. | No Connection. Not internally connected. | | | | | | 4 | CLSB | Classification Resistor Input. Connect a resistor ( $R_{CLS}$ ) from CLSB to $V_{SS}$ to set the classification current. See <u>Table 1</u> . | | | | | | 5,6 | V <sub>SS</sub> | Negative Supply Input. V <sub>SS</sub> connects to the source of the power MOSFET. | | | | | | 7,8 | RTN | Drain of Power MOSFET. RTN connects to the drain of power MOSFET. Connect RTN to the downstream DC-DC converter ground, as shown in the <a href="Typical Application Circuit">Typical Application Circuit</a> . | | | | | | 9 | WAD | Wall Power Adapter Detector Input. Wall adapter detection is enabled the moment $V_{DD}$ - $V_{SS}$ crosses the mark event threshold. Detection occurs when the voltage from WAD to RTN is greater than 9V. When a wall power adapter is present, the power MOSFET turns off. Connect WAD directly to RTN when the wall power adapter or other auxiliary power source is not used. | | | | | | 10 | PG | Open-Drain, Power-Good Indicator Output. PG sinks 230µA to disable the downstream DC-DC converter while turning on the power MOSFET. The PG current sink is disabled during detection, classification, and in the steady-state power mode. | | | | | | 11 | MEC | Multi-Event Classification, Power Telemetry Report, or Wall Adapter Indication Output. This pin is an open-drain output, and it generates duty cycle patterns to indicate the power level allocated by PSE, and also to report real-time power consumption and wall adapter presence. The MEC only generates pattern pulses after the power MOSFET is fully turned on and PG asserts. The MEC also sends out an ACK pulse when the device detects a valid LLDP data frame. When entering power- or current-limiting mode, MEC is pulled low for 2ms and repeats every 64ms to "alert" the system. | | | | | | 12 | CLSA | Classification Resistor Input. Connect a resistor ( $R_{CLS}$ ) from CLSA to $V_{SS}$ to set the classification current for the 3at/af standard. See <u>Table 1</u> . | | | | | | 40 | 2011 | Power/Current Control Output Pin. Connect the PCN pin to the DC-DC controller IC COMP pin to sink | |----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 13 | PCN | current to limit converter output power/current when port power/current reaches the limit. | | | | Power/Current Control Loop Transconductance Amplifier Output. Connect a capacitor to V <sub>SS</sub> , or a | | 14 | TRSP | capacitor with a series resistor to RTN to set the power/current loop response time. Floating the TRSP pin disables the power-limiting function. | | | | MPS Configuration Input. Connect a resistor (1% accuracy) between AUC and V <sub>SS</sub> to program the | | 15 | AUC | amplitude and duty cycle of the MPS current in MPS mode. There are two settings: floating and $332k\Omega$ to VSS for the MPS current duty cycle and amplitude. See <u>Table 3</u> . | | 16 | LLDP | Input Pin for Recognizing Power Limit Level Requests from System Management Microcontroller through a Series of Pulses. This power-limit request overwrites the power-/current-limit identification from physical classification. Leave the LLDP pin floating if not used. When LLDP is left floating, the device is in power mode, and when LLDP is shorted to $V_{SS}$ or receiving current-limit pulses, the device is in | | | | current mode. | | | | Exposed Pad. Do not use EP as an electrical connection to $V_{SS}$ . EP is internally connected to $V_{SS}$ | | _ | EP | through a resistive path and must be connected to V <sub>SS</sub> externally. To optimize power dissipation, solder | | | | the exposed pad to a large copper power plane. | # **Functional Diagrams** ## **Block Diagram** ## **Detailed Description** #### **Operation Mode** Depending on the input voltage ( $V_{IN} = V_{DD} - V_{SS}$ ), the MAX5996C operates in four different modes: PD detection, PD classification, mark event, and PD power. The device enters PD detection mode when the input voltage is between 1.4V and 10.1V. The device enters PD classification mode when the input voltage is between 12.5V and 20.5V. The device enters PD power mode once the input voltage exceeds $V_{ON}$ . #### **Detection Mode** In detection mode, the power source equipment (PSE) applies two voltages on $V_{IN}$ in the 1.4V to 10.1V range (1V step minimum) and then records the current measurements at the two points. The PSE then computes $\Delta V/\Delta I$ to ensure the presence of the 24.9k $\Omega$ signature resistor. In detection mode, most of the device internal circuitry is off and the offset current is less than $10\mu$ A. Polarity protection diodes at the input terminal prevent internal damage to the device (see the <u>Typical Application Circuit</u>). Since the PSE uses a slope technique $(\Delta V/\Delta I)$ to calculate the signature resistance, the DC offset due to the protection diodes is subtracted and does not affect the detection process. #### Classification Mode In classification mode, the PSE classifies the PD based on the power requested by the PD. This allows the PSE to efficiently manage power distribution. Two external resistors connected from CLSA/CLSB to $V_{SS}$ set the classification signature to the PSE and define the power requested from the PD. $R_{CLSA}$ sets classification current for the 1st and 2nd class events for class 0~4 PDs compliant with the IEEE 802.3af/at standards, and $R_{CLSB}$ sets classification current for the 3rd to 5th class events for class 1~8 PDs compliant with the IEEE 802.3bt standard. The PSE classifies the PD by applying a voltage at the PD input and measuring the current sourced out of the PSE. When the PSE applies a voltage between 12.5V and 20.5V, the device exhibits a series of events with current characteristics. *Table 1* shows the $R_{CLSA}$ and $R_{CLSB}$ resistor values needed to set for the PD class and the PD power requested defined by IEEE 802.3af/at/bt standards. The PSE uses the number of class events and classification current information to classify the power requirement of the PD. The classification current includes the current drawn by $R_{CLSA}$ and $R_{CLSB}$ and the supply current of the device, so the total current drawn by the PD is within the IEEE 802.3af/at/bt standards. The classification current is turned off whenever the device is in power mode. Table 1. PD Class with Classification Resistor R<sub>CLSA</sub> and R<sub>CLSB</sub> | PD CLASS | POWER REQUESTED<br>BY PD (W) | RCLSA (Ω) | RCLSB (Ω) | |----------|------------------------------|-----------|-----------| | 0 | 13 | 619 | 619 | | 1 | 3.84 | 118 | 118 | | 2 | 6.49 | 66.5 | 66.5 | | 3 | 13 | 43.2 | 43.2 | | 4 | 25.5 | 30.9 | 30.9 | | 5 | 40 | 30.9 | 619 | | 6 | 51 | 30.9 | 118 | | 7 | 62 | 30.9 | 66.5 | | 8 | 71.3 | 30.9 | 43.2 | #### **Multi-Event Classification and Detection** IEEE 802.3bt defines physical classification to allow a PD to communicate its power classification to the connected PSE and to allow the PSE to inform the PD of the PSE's allocated power. The PD classes (0~8) and PD power requests during multi-event classification are configured by setting the $R_{CLSA}$ and $R_{CLSB}$ resistor values in <u>Table 1</u>. This configuration is compatible with the IEEE 802.3af/at standard. Figure 1. Multi-Event Classification #### **Power Mode** The MAX5996C enters power mode when $V_{IN}$ rises above the undervoltage-lockout threshold ( $V_{ON}$ ). When $V_{IN}$ rises above $V_{ON}$ , the device turns on the power MOSFET to connect $V_{SS}$ to RTN with inrush current limit internally set to 53mA (typ) when $V_{RTN}$ - $V_{SS}$ > 7V and 135mA (typ) when $V_{RTN}$ - $V_{SS}$ < 7V. The power MOSFET is fully turned on when the voltage at RTN is near $V_{SS}$ and the inrush current is reduced below the inrush limit. Once the power MOSFET is fully turned on, the device changes to the normal operation current limit. The open-drain, power-good output (PG) remains low for a total part of the converted disabled during inrush. Note that using larger output capacitors will result in longer start-up total part of the converted disabled during inrush. Note that using larger output capacitors will result in longer start-up total part of the converted disabled during inrush. #### **Power Demotion** The power demotion feature is provided for the situation where the power level the PD requested is not available at the PSE. When power demotion occurs, the PD must operate in a reduced power mode while connected to a lower power PSE. In power demotion mode, the PSE provides the power that its classification indicates. For example, an IEEE 802.3af PSE issues up to a single event regardless of PD Class. ### **Multi-Event Indication (MEC)** The MAX5996C communicates its available power level to the system user through the MEC pin. The MEC pin state is a result of the number of classification/mark events and whether the PD is in PoE or auxiliary power operation. The MEC pin can indicate power allocated from the PSE to the PD in five different cases. The MAX5996C uses a unique encoding method on the MEC pin to indicate the power levels that are higher than 12.95W. The first pulse sent from MEC is START bit (256µs, 25% duty) for the system to detect. Then the pattern of 2nd, 3rd, and 4th pulses that are double or triple the pulse width of the START bit (50% and 75% duty) are issued to indicate the type of PSE and power allocated from the PSE. This pulse train is repeated at a certain frequency. The number of events and the maximum power granted from the PSE at the PD input are listed in <u>Table 2</u>. 1-Event and 2-Event are compatible with the IEEE 802.3af/at standards. 3-Event, 4-Event, and 5-Event indicate the IEEE 802.3bt standard. The MEC is enabled after the power MOSFET is fully on until V<sub>IN</sub> drops below the UVLO threshold. | CLASS | NUMBER OF EVENTS | MAXIMUM POWER GRANTED AT PD INPUT | |-------|------------------|-----------------------------------| | 0-3 | 1 | 13W | | | Wall Adapter | | | 4 | 2 or 3 | 25.5W | | 5 | 4 | 40W | | 6 | 4 | 51W | | 7 | 5 | 62W | | 8 | 5 | 71.3W | Table 2. MEC Pattern with Number of Events and PD Class The MEC pin also reports real-time power consumption as shown in <u>Figure 2</u>. The 90% pulse (900 $\mu$ s) is the start bit of power telemetry. After, the 50% pulse (500 $\mu$ s) represents bit "0", and the 75% pulse (750 $\mu$ s) represents bit "1". There are a total of 7-bit digitized pulses representing the power consumption at the PD. The eighth bit in the sequence is a DON'T CARE. The last pulse in the MEC pulse series is the ACK pulse for the LLDP pin. The 75% duration pulse is ACK pulse, and the 50% duration pulse is a NACK pulse. Once the LLDP pin detects valid LLDP data, an ACK pulse is sent out from MEC to acknowledge the system MCU. If there are no LLDP input pulses or the LLDP input pulses are not valid, a NACK pulse will be sent out in MEC pulses. When the device enters power- or current-limiting mode, MEC will be pulled low immediately for 2ms and repeat this 2ms "low" pulse every 64ms to "alert" system for power/current-limiting mode until the device exits power- or current-limiting mode. The MEC pattern will be interrupted by this 2ms "low" pulse intermittently. The power-limit alert "low" pulse may occur at any point during the MEC pattern. When there is an overload condition, and the device enters current-limiting/foldback mode, the MEC pin stops giving out data pulses and switches to high impedance. When the device exits the overload current-limiting mode, the MEC pin resumes pulse generating. Figure 2. MEC Waveforms in Different Scenarios ### **Undervoltage Lockout** The MAX5996C operates with a turn-on UVLO threshold ( $V_{ON}$ ) at 35.4V and a turn-off UVLO threshold ( $V_{OFF}$ ) at 30V. When the input voltage is above $V_{ON}$ , the device enters power mode and the power MOSFET is turned on. When the input voltage goes below $V_{OFF}$ for longer than $t_{OFF}$ DLY, the power MOSFET turns off. #### Intelligent MPS The MAX5996C intelligent MPS feature enables applications that require low-power standby modes. The MPS current is generated to comply with the IEEE 802.3bt standard for a PSE to maintain power on in standby modes. A minimum current (10mA or 20mA) of the port is able to be maintained with MPS mode to avoid the power disconnection from the PSE. The device automatically enters MPS mode when the port current is lower than 24mA (typ) and exits MPS mode when the port current is greater than 28.7mA (typ). <u>Figure 3</u> shows intelligent MPS behavior. The MPS comparator is an autozero comparator and it will sample the port current every 32μs. The MPS comparator is always switched on when the power MOSFET is fully turned on. If the MPS comparator falling threshold is triggered continuously within 320μs, the part enters MPS mode and the MPS current is generated. Once the part enters MPS mode, it waits for the t<sub>MPS</sub> timer to elapse before checking the MPS comparator again. In MPS mode, the intelligent MPS modulation scheme is shown in <u>Figure 3</u> (the MPS duty cycle is 25%). PG remains high to enable the downstream DC-DC converter in MPS mode. Figure 3. Intelligent MPS Behavior #### **Power-Good Output** An open-drain output (PG) is used to allow disabling downstream DC-DC converter until the power MOSFET is fully turned on. PG is pulled low to $V_{SS}$ for a period of $t_{DELAY}$ and until the power MOSFET is fully turned on. Using larger output capacitors will result in longer $t_{DELAY}$ time. PG is also pulled low in an overtemperature event and pulled high once the device comes out of thermal shutdown and resumes normal operation. #### Configurable MPS Connecting a resistor (1% accuracy) between AUC and $V_{SS}$ programs the amplitude and duty cycle of MPS current in MPS mode; there are two settings: floating (> 25%) and 332k $\Omega$ (25%). **Table 3. AUC Configuration for MPS Current** | AUC PIN CONFIGURATION | MPS DUTY CYCLE | MPS CURRENT AMPLITUDE | SUPPORT AUTOCLASS | |-------------------------------------------------------|----------------|-----------------------|-------------------| | AUC floating | > 25% | 10mA | NO | | Connect 332k $\Omega$ between AUC and V <sub>SS</sub> | 25% | 20mA | NO | The MAX5996C modulates the $I_{MPS}$ duty-cycle current according to resistor values on the AUC pin. The $I_{MPS}$ modulation scheme is shown in <u>Figure 4</u>. Figure 4. MPS Current with Different AUC Configuration #### **Thermal-Shutdown Protection** The MAX5996C includes thermal protection from excessive heating. If the junction temperature exceeds the thermal-shutdown threshold of +150°C, the device turns off the internal power MOSFET and MEC current sink. When the junction temperature falls below +120°C, the device enters startup mode and then power mode. Startup mode ensures the downstream DC-DC converter is turned off by pulling PG low until the power MOSFET is fully turned on. #### **Wall Power Adapter Detection and Operation** The device features wall power adapter detection for applications where an auxiliary power source such as a wall power adapter is used to power the PD by connecting it to the WAD pin to RTN. Once the input voltage exceeds the mark event threshold, wall adapter detection is enabled. The device gives the priority to the wall adapter and smoothly switches the power supply to the wall adapter when the wall adapter is detected. The device detects a wall power adapter when the voltage from WAD to RTN is greater than 9V. When a wall power adapter is detected, the internal power MOSFET turns off, the MEC current sink turns on to indicate a certain pattern (see the <u>Multi-Event Indication (MEC)</u> section), the classification current is disabled if V<sub>IN</sub> is in the classification range, and the intelligent MPS comparator is turned off. ### **Power Level Identification** The MAX5996C can identify power class levels by measuring the R<sub>CLSB</sub> value and recognizing the number of the classification events. The power class level is used to set the reference for the power/current control loop to implement power/current limiting when the power/current is reaching the limit. See <u>Table 2</u>. #### **Power Limiting** When the LLDP pin is floating or receiving power limit pulses, the device works in power limit mode. The power limiting function is disabled during power MOSFET power-up, enabled 1.2ms (typ) after the power MOSFET is fully enhanced, and stays enabled at normal operation. When the PD power reaches the limit, the constant power loop starts to sink current from the PCN pin and the overdrive COMP pin of the DC-DC controller IC (for example, the MAX5974 or MAX15158) to limit the output power of the converter. Once power limit control takes over, the loop will be dominated by a constant power loop. Power limiting can be disabled by floating the TRSP pin. When the PD current reaches the overload current limit (2.4A, typ), the PD current-limiting function takes control immediately to limit the current and protect the power MOSFET from overheating. Figure 5. Constant Power Limiting #### **Current Limit** When the LLDP pin is shorted to V<sub>SS</sub> or receiving current-limit pulses, the device works in current-limit mode. The current-limiting function is also disabled during power MOSFET power-up and enabled 1.2ms (typ) after the power MOSFET is fully enhanced and stays enabled at normal operation. Instead of limiting power in power mode, in current-limiting mode, the device watches the power MOSFET current. When the power MOSFET current reaches the limit, the loop starts to sink current from PCN pin and overdrive the COMP pin of the MAX5974 (or other DC-DC controller IC) to limit output power, therefore limiting the PD current. The current-limit thresholds are determined from the classification process, and each PD class corresponds to specific current-limit thresholds. (See the *Electrical Characteristics* table.) The current-limiting function can be disabled by floating the TRSP pin. When the PD current reaches overload current limit (2.4A, typ), the PD current-limiting function takes control immediately to limit the current to protect the power MOSFET from overheating. #### **Overload Current Limit** The power MOSFET is protected from output overload conditions with an overcurrent limit. An overload at the output results in the current being limited at the threshold (2.4A, typ) and output voltage droop. When $V_{RTN} - V_{VSS}$ exceeds approximately 7.5V the overcurrent limit reverts to inrush current limit (45mA, typ) to further reduce the power dissipation on the power MOSFET. #### **LLDP Power Level Identification** The Link Layer Discovery Protocol (LLDP) is a link layer protocol used by network devices to negotiate the power level. The main idea is that, after valid detection, the PSE powers up the PD at Type 1 power for the PD system to build up the communication, and then the PD will negotiate the power through software. The MAX5996C LLDP pin enables the LLDP support by recognizing patterned input pulses from the system management microcontroller to configure the power or current level ( $P_{MAX}$ or $I_{MAX}$ ) to the PD controller to limit the power or current consumption. The MAX5996C supports power-limiting and current-limiting modes. The LLDP pin is used to configure which mode the device works with. <u>Figure 6</u> is a PD with a non-LLDP configuration, meaning there is no connection or communication from LLDP to the system MCU. In this case: - When the LLDP pin is left floating, the device works with the power-limiting mode. - When the LLDP pin is shorted to V<sub>SS</sub>, the device works with the current-limiting mode. <u>Figure 7</u> shows a PD with an LLDP configuration. The LLDP pin behaves as an input pin to recognize power-/current-limit level requests from the system MCU through a series of patterned pulses. The power-/current-limit level information overwrites the limits from the classification process. Note that when there are no pulses coming from the MCU, the LLDP pin is also "floating" and so it will be in power-limiting mode unless certain patterned current-limiting mode pulses come into the LLDP pin to switch the mode. Figure 6. MAX5996C with Non-LLDP Configuration and Set to Current-Limiting Mode Figure 7. MAX5996C with LLDP Configuration The LLDP input pulses are a series of 50% (500µs) or 75% (750µs) pulses with a 1000µs period. The first two pulses are the LLDP signature and references, and the following eight pulses represent 8-bit power or current level. The 50% pulse represents bit "0," and the 75% pulse represents bit "1." There needs to be at least a 22ms gap between two LLDP data frames. See *Figure 8*. - When the two signature pulses are 50% first and 75% second, the device is in power-limit mode. The following data pulses represent power-limit information. - When the two signature pulses are 75% first and 50% second, the device is in current-limit mode. The following data pulses represent current-limit information. The device only allows mode changing when the power- or current-limit loop is not active. Once the power/current-limit level is recognized and identified from the LLDP pin, the LLDP power/current-limit level overwrites the power/current level from the classification process. The PD controller uses the LLDP limit level as the power/current-limiting control reference. The new LLDP power/current level reading overwrites the previous one. When the MAX5996C powers down and up again, the default power/current level is the level from the classification process until the LLDP reads back to the power/current level and overwrites it. Figure 8. LLDP Input Pulses ## **Typical Application Circuit** # **Ordering Information** | PART NUMBER | TEMP<br>RANGE | PIN-<br>PACKAGE | INTELLIGENT<br>MPS | CONSTANT POWER/<br>CURRENT LIMIT | LLDP | POWER<br>TELEMETRY | |--------------------------------|--------------------|-----------------|--------------------|----------------------------------|------|--------------------| | MAX5996CATE+/<br>MAX5996CATE+T | -40°C to<br>+125°C | 16 TQFN-EP | Yes | Yes | Yes | Yes | ## MAX5996C # IEEE 802.3bt-Compliant, Powered Device with Power Telemetry and Power/Current Limit ## **Revision History** | REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION | | |--------------------|------------------|---------------------------------------------------------------------------------------------------|-----| | 0 | 9/21 | Release for Market Intro | | | 1 | 3/22 | Updated Electrical Characteristics table; removed MAX5996A and MAX5996B from this data sheet | All | | 2 | 3/25 | Updated Electrical Characteristics table, Pin Descriptions, ADC Resolution, LSB size, and Figures | All | | 3 | 4/25 | Removed TOC30 | 12 |