

## ADuM5210/ADuM5211/ADuM5212

## Dual-Channel Isolators with Integrated DC-to-DC Converters

#### **FEATURES**

- ▶ isoPower integrated, isolated dc-to-dc converter
- ▶ Regulated 3.135 V to 5.25 V output
- ▶ Up to 150 mW output power
- ▶ Dual dc-to-100 Mbps (NRZ) signal isolation channels
- Soft start power supply
- ▶ 20-lead SSOP package with 5.3 mm creepage
- ▶ Supports SPI up to 15 MHz
- ▶ High temperature operation: 105°C
- ▶ High common-mode transient immunity: >25 kV/µs
- Safety and regulatory approvals
  - ▶ UL 1577
    - $\triangleright$  V<sub>ISO</sub> = 2500 V rms for 1 minute
  - ▶ IEC/CSA 62368-1
  - ▶ IEC/CSA 61010-1
  - ► CQC GB 4943.1
  - ▶ DIN EN IEC 60747-17 (VDE 0884-17)
    - ► V<sub>IORM</sub> = 600 V peak

#### **APPLICATIONS**

- RS-232 transceivers
- ▶ Power supply start-up bias and gate drives
- ▶ Isolated sensor interfaces
- Industrial PLCs

## **GENERAL DESCRIPTION**

The ADuM5210/ADuM5211/ADuM5212<sup>1</sup> are dual-channel digital isolators with *iso*Power<sup>®</sup>, an integrated, isolated dc-to-dc converter. Based on the Analog Devices, Inc., *i*Coupler<sup>®</sup> technology, the dc-to-dc converter provides regulated, isolated power that is adjustable between 3.135 V and 5.25 V. Input supply voltages can range from slightly below the required output to significantly higher. Popular voltage combinations and their associated power levels are shown in Table 2.

The ADuM5210/ADuM5211/ADuM5212 eliminate the need for a separate, isolated dc-to-dc converter in low power, isolated designs. The *i*Coupler chip-scale transformer technology is used for isolated logic signals and for the magnetic components of the dc-to-dc converter. The result is a small form factor, total isolation solution.

isoPower uses high frequency switching elements to transfer power through its transformer. Take special care during printed circuit board (PCB) layout to meet emissions standards. See the AN-0971 Application Note for board layout recommendations.

#### **FUNCTIONAL BLOCK DIAGRAM**



Figure 1. ADuM5210/ADuM5211/ADuM5212

Table 1. Data Input/Output (I/O) Port Assignments

| Channel                          | Pin | ADuM5210        | ADuM5211        | ADuM5212        |
|----------------------------------|-----|-----------------|-----------------|-----------------|
| V <sub>IA</sub> /V <sub>OA</sub> | 3   | V <sub>IA</sub> | V <sub>OA</sub> | V <sub>OA</sub> |
| $V_{IB}/V_{OB}$                  | 4   | V <sub>IB</sub> | V <sub>IB</sub> | V <sub>OB</sub> |
| $V_{OA}/V_{IA}$                  | 18  | V <sub>OA</sub> | V <sub>IA</sub> | V <sub>IA</sub> |
| $V_{OB}/V_{IB}$                  | 17  | V <sub>OB</sub> | V <sub>OB</sub> | V <sub>IB</sub> |

Table 2. Power Levels

| Input Voltage (V) | Output Voltage (V) | Output Power (mW) |
|-------------------|--------------------|-------------------|
| 5                 | 5                  | 150               |
| 5                 | 3.3                | 100               |
| 3.3               | 3.3                | 66                |

Rev. F

<sup>&</sup>lt;sup>1</sup> Protected by U.S. Patents 5,952,849; 6,873,065; 6,903,578; and 7,075,329. Other patents are pending.

## **TABLE OF CONTENTS**

| eatures1                                               | Absolute Maximum Ratings                     | 11 |
|--------------------------------------------------------|----------------------------------------------|----|
| Applications1                                          | ESD Caution                                  | 11 |
| Functional Block Diagram1                              | Pin Configurations and Function Descriptions | 12 |
| General Description1                                   | Truth Table                                  | 14 |
| Specifications3                                        | Typical Performance Characteristics          | 15 |
| Electrical Characteristics—5 V Primary                 | Applications Information                     | 18 |
| Input Supply/5 V Secondary Isolated                    | PCB Layout                                   |    |
| Supply 3                                               | Thermal Analysis                             |    |
| Electrical Characteristics—3.3 V Primary               | Propagation Delay Parameters                 |    |
| Input Supply/3.3 V Secondary Isolated                  | EMI Considerations                           |    |
| Supply4                                                | DC Correctness and Magnetic Field            |    |
| Electrical Characteristics—5 V Primary                 | Immunity                                     | 19 |
| Input Supply/3.3 V Secondary Isolated                  | Power Consumption                            |    |
| Supply6                                                | Insulation Lifetime                          |    |
| Package Characteristics8                               | Outline Dimensions                           |    |
| Regulatory Information8                                | Ordering Guide                               |    |
| Insulation and Safety-Related Specifications8          | Number of Inputs, Maximum Data Rate,         |    |
| DIN EN IEC 60747-17 (VDE 0884-17)                      | Maximum Propagation Delay, and               |    |
| Insulation Characteristics9                            | Maximum Pulse Width Distortion Options       | 21 |
| Recommended Operating Conditions                       | Evaluation Boards                            |    |
| REVISION HISTORY<br>10/2025—Rev. E to Rev. F           |                                              |    |
| Changes to Features Section                            |                                              |    |
| Changes to Table 16                                    |                                              |    |
| Changes to Table 18                                    |                                              | 9  |
| Change to Table 21                                     |                                              | 11 |
| 11/2024 B B                                            |                                              |    |
| 11/2024—Rev. D to Rev. E                               |                                              |    |
| Changes to Features Section                            |                                              |    |
| Changed Regulatory Approvals Section to Regulatory     |                                              |    |
| Changes to Regulatory Information Section and Table    |                                              |    |
| Changes to Insulation and Safety-Related Specification |                                              | 8  |
| Changed DIN V VDE V 0884-10 (VDE V 0884-10) Insu       |                                              | ^  |
| 60747-17 (VDE 0884-17) Insulation Characteristics S    |                                              | 9  |
| Changes to DIN EN IEC 60747-17 (VDE 0884-17) Insu      |                                              | ^  |
| Figure 2 Caption                                       |                                              | 9  |
| Deleted Table 21; Renumbered Sequentially              |                                              |    |
| Changes to Insulation Lifetime Section                 |                                              | 20 |

analog.com Rev. F | 2 of 22

# ELECTRICAL CHARACTERISTICS—5 V PRIMARY INPUT SUPPLY/5 V SECONDARY ISOLATED SUPPLY

All typical specifications are at  $T_A$  = 25°C,  $V_{DD1}$  =  $V_{DD2}$  =  $V_{DDP}$  = 5 V,  $V_{SEL}$  resistor network: R1 = 10 k $\Omega$ , R2 = 30.9 k $\Omega$  between  $V_{ISO}$  and  $GND_{ISO}$ . Minimum/maximum specifications apply over the entire recommended operation range, which is 4.5 V  $\leq$   $V_{DD1}$ ,  $V_{DD2}$ ,  $V_{DDP} \leq$  5.5 V and  $-40^{\circ}$ C  $\leq$   $T_A \leq$  +105°C, unless otherwise noted. Switching specifications are tested with  $C_L$  = 15 pF and CMOS signal levels, unless otherwise noted.

Table 3. DC-to-DC Converter Static Specifications

| Parameter                                     | Symbol                   | Min   | Тур | Max   | Unit   | Test Conditions/Comments                                                |
|-----------------------------------------------|--------------------------|-------|-----|-------|--------|-------------------------------------------------------------------------|
| DC-TO-DC CONVERTER SUPPLY                     |                          |       |     |       |        |                                                                         |
| Setpoint                                      | V <sub>ISO</sub>         | 4.675 | 5.0 | 5.325 | V      | $I_{ISO}$ = 15 mA, R1 = 10 kΩ, R2 = 30.9 kΩ                             |
| Thermal Coefficient                           | V <sub>ISO (TC)</sub>    |       | -44 |       | μV/°C  |                                                                         |
| Line Regulation                               | V <sub>ISO (LINE)</sub>  |       | 20  |       | mV/V   | $I_{ISO}$ = 15 mA, $V_{DDP}$ = 4.5 V to 5.5 V                           |
| Load Regulation                               | V <sub>ISO (LOAD)</sub>  |       | 1.3 | 3     | %      | I <sub>ISO</sub> = 3 mA to 27 mA                                        |
| Output Ripple                                 | V <sub>ISO (RIP)</sub>   |       | 75  |       | mV p-p | 20 MHz bandwidth, $C_{BO}$ = 0.1 $\mu$ F  10 $\mu$ F, $I_{ISO}$ = 27 mA |
| Output Noise                                  | V <sub>ISO (NOISE)</sub> |       | 200 |       | mV p-p | $C_{BO} = 0.1 \mu\text{F}  10 \mu\text{F}, I_{ISO} = 27 \text{mA}$      |
| Switching Frequency                           | f <sub>OSC</sub>         |       | 125 |       | MHz    |                                                                         |
| Pulse-Width Modulation Frequency              | f <sub>PWM</sub>         |       | 600 |       | kHz    |                                                                         |
| Output Supply                                 | I <sub>ISO (MAX)</sub>   | 30    |     |       | mA     | 5.5 V > V <sub>ISO</sub> > 4.5 V                                        |
| Efficiency at I <sub>ISO (MAX)</sub>          |                          |       | 29  |       | %      | I <sub>ISO</sub> = 27 mA                                                |
| I <sub>DDP</sub> , No V <sub>ISO</sub> Load   | I <sub>DDP (Q)</sub>     |       | 6.8 | 12    | mA     |                                                                         |
| I <sub>DDP</sub> , Full V <sub>ISO</sub> Load | I <sub>DDP (MAX)</sub>   |       | 104 |       | mA     |                                                                         |
| Thermal Shutdown                              |                          |       |     |       |        |                                                                         |
| Shutdown Temperature                          |                          |       | 154 |       | °C     |                                                                         |
| Thermal Hysteresis                            |                          |       | 10  |       | °C     |                                                                         |

Table 4. Data Channel Supply Current

|                |                  | 1 Mb | ps—A, B, | C Grades | 25 I | Mbps—B, ( | C Grades | 10  | 0 Mbps—C | Grade |      | Test Conditions/      |
|----------------|------------------|------|----------|----------|------|-----------|----------|-----|----------|-------|------|-----------------------|
| Parameter      | Symbol           | Min  | Тур      | Max      | Min  | Тур       | Max      | Min | Тур      | Max   | Unit | Comments              |
| SUPPLY CURRENT |                  |      |          |          |      |           |          |     |          |       |      |                       |
| ADuM5210       | I <sub>DD1</sub> |      | 1.1      | 1.6      |      | 6.2       | 7.0      |     | 20       | 25    | mA   | C <sub>L</sub> = 0 pF |
|                | I <sub>DD2</sub> |      | 2.7      | 4.5      |      | 4.8       | 7.0      |     | 9.5      | 15    | mA   | C <sub>L</sub> = 0 pF |
| ADuM5211       | I <sub>DD1</sub> |      | 2.1      | 2.7      |      | 4.9       | 6.5      |     | 15       | 19    | mA   | C <sub>L</sub> = 0 pF |
|                | I <sub>DD2</sub> |      | 2.3      | 2.9      |      | 4.7       | 6.5      |     | 15.6     | 19    | mA   | C <sub>L</sub> = 0 pF |
| ADuM5212       | I <sub>DD1</sub> |      | 2.7      | 4.5      |      | 4.8       | 7.0      |     | 9.5      | 15    | mA   | C <sub>L</sub> = 0 pF |
|                | I <sub>DD2</sub> |      | 1.1      | 1.6      |      | 6.2       | 7.0      |     | 20       | 25    | mA   | C <sub>L</sub> = 0 pF |

Table 5. Switching Specifications

|                          |                                     |      | A Grad | le  |     | B Grad | le  |     | C Grad | de  |      |                                     |
|--------------------------|-------------------------------------|------|--------|-----|-----|--------|-----|-----|--------|-----|------|-------------------------------------|
| Parameter                | Symbol                              | Min  | Тур    | Max | Min | Тур    | Max | Min | Тур    | Max | Unit | Test Conditions/Comments            |
| SWITCHING SPECIFICATIONS |                                     |      |        |     |     |        |     |     |        |     |      |                                     |
| Data Rate                |                                     |      |        | 1   |     |        | 25  |     |        | 100 | Mbps | Within PWD limit                    |
| Propagation Delay        | t <sub>PHL</sub> , t <sub>PLH</sub> |      |        | 50  |     |        | 35  | 20  | 23     | 29  | ns   | 50% input to 50% output             |
| Pulse Width Distortion   | PWD                                 |      |        | 10  |     |        | 3   |     |        | 2   | ns   | t <sub>PLH</sub> - t <sub>PHL</sub> |
| Pulse Width              | PW                                  | 1000 |        |     | 40  |        |     | 10  |        |     | ns   | Within PWD limit                    |
| Propagation Delay Skew   | t <sub>PSK</sub>                    |      |        | 38  |     |        | 12  |     |        | 9   | ns   | Between any two units               |
| Channel Matching         |                                     |      |        |     |     |        |     |     |        |     |      |                                     |
| Codirectional            | t <sub>PSKCD</sub>                  |      |        | 5   |     |        | 3   |     |        | 2   | ns   |                                     |
| Opposing Direction       | t <sub>PSKOD</sub>                  |      |        | 10  |     |        | 6   |     |        | 5   | ns   |                                     |
| Jitter                   |                                     |      | 2      |     |     | 2      |     |     | 1      |     | ns   |                                     |

analog.com Rev. F | 3 of 22

Table 6. Input and Output Characteristics

| Parameter                                   | Symbol                         | Min                                            | Тур                                            | Max                                                      | Unit    | Test Conditions/Comments                                                         |
|---------------------------------------------|--------------------------------|------------------------------------------------|------------------------------------------------|----------------------------------------------------------|---------|----------------------------------------------------------------------------------|
| DC SPECIFICATIONS                           |                                |                                                |                                                |                                                          |         |                                                                                  |
| Logic High Input Threshold                  | V <sub>IH</sub>                | 0.7 V <sub>ISO</sub> , 0.7<br>V <sub>DD1</sub> |                                                |                                                          | V       |                                                                                  |
| Logic Low Input Threshold                   | V <sub>IL</sub>                |                                                |                                                | $\begin{array}{c} 0.3~V_{ISO},0.3\\ V_{DD1} \end{array}$ | V       |                                                                                  |
| Logic High Output Voltages                  | V <sub>OH</sub>                | V <sub>DD1</sub> - 0.1, V <sub>DD2</sub> - 0.1 | $V_{DD1}, V_{DD2}$                             |                                                          | V       | $I_{Ox} = -20 \mu A, V_{Ix} = V_{IxH}$                                           |
|                                             |                                | V <sub>DD1</sub> - 0.4, V <sub>DD2</sub> - 0.4 | V <sub>DD1</sub> - 0.2, V <sub>DD2</sub> - 0.2 |                                                          | V       | $I_{Ox} = -3.2 \text{ mA}, V_{Ix} = V_{IxH}$                                     |
| Logic Low Output Voltages                   | V <sub>OL</sub>                |                                                | 0.0                                            | 0.1                                                      | V       | $I_{Ox} = 20 \mu A, V_{Ix} = V_{IxL}$                                            |
|                                             |                                |                                                | 0.2                                            | 0.4                                                      | V       | $I_{Ox} = 3.2 \text{ mA}, V_{Ix} = V_{IxL}$                                      |
| Undervoltage Lockout                        |                                |                                                |                                                |                                                          |         | V <sub>DD1</sub> , V <sub>DD2</sub> ,V <sub>DDP</sub> supply                     |
| Positive Going Threshold                    | V <sub>UV+</sub>               |                                                | 2.6                                            |                                                          | V       |                                                                                  |
| Negative Going Threshold                    | V <sub>UV</sub> -              |                                                | 2.4                                            |                                                          | V       |                                                                                  |
| Hysteresis                                  | V <sub>UVH</sub>               |                                                | 0.2                                            |                                                          | V       |                                                                                  |
| Supply Current per Channel                  |                                |                                                |                                                |                                                          |         |                                                                                  |
| Quiescent Input Supply Current              | $I_{DDI(Q)}$                   |                                                | 0.54                                           | 0.8                                                      | mA      |                                                                                  |
| Quiescent Output Supply Current             | I <sub>DDO(Q)</sub>            |                                                | 1.6                                            | 2.0                                                      | mA      |                                                                                  |
| Dynamic Input Supply Current                | I <sub>DDI(D)</sub>            |                                                | 0.09                                           |                                                          | mA/Mbps |                                                                                  |
| Dynamic Output Supply Current               | I <sub>DDO(D)</sub>            |                                                | 0.04                                           |                                                          | mA/Mbps |                                                                                  |
| Input Currents per Channel                  | l <sub>l</sub>                 | -10                                            | +0.01                                          | +10                                                      | μA      | $0 \text{ V} \leq V_{Ix} \leq V_{DDx}$                                           |
| AC SPECIFICATIONS                           |                                |                                                |                                                |                                                          |         |                                                                                  |
| Output Rise/Fall Time                       | t <sub>R</sub> /t <sub>F</sub> |                                                | 2.5                                            |                                                          | ns      | 10% to 90%                                                                       |
| Common-Mode Transient Immunity <sup>1</sup> | CM                             | 25                                             | 35                                             |                                                          | kV/µs   | $V_{lx} = V_{DD1}$ or $V_{ISO}$ , $V_{CM} = 1000$ V, transient magnitude = 800 V |
| Refresh Rate                                | t <sub>r</sub>                 |                                                | 1.6                                            |                                                          | μs      |                                                                                  |

<sup>1 |</sup>CM| is the maximum common-mode voltage slew rate that can be sustained while maintaining  $V_{Ox} > 0.8 \times V_{DD1}$  or  $0.8 \times V_{ISO}$  for a high input or  $V_{Ox} < 0.8 \times V_{DD1}$  or  $0.8 \times V_{ISO}$  for a low input. The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges.

# ELECTRICAL CHARACTERISTICS—3.3 V PRIMARY INPUT SUPPLY/3.3 V SECONDARY ISOLATED SUPPLY

All typical specifications are at  $T_A$  = 25°C,  $V_{DD1}$  = $V_{DD2}$  =  $V_{DDP}$  = 3.3 V,  $V_{SEL}$  resistor network: R1 = 10 k $\Omega$ , R2 = 16.9 k $\Omega$  between  $V_{ISO}$  and GND $_{ISO}$ . Minimum/maximum specifications apply over the entire recommended operation range, which is 3.135 V  $\leq$   $V_{DD1}$ ,  $V_{DD2}$ ,  $V_{DDP}$   $\leq$  3.6 V, and -40°C  $\leq$   $T_A$   $\leq$  +105°C, unless otherwise noted. Switching specifications are tested with  $C_L$  = 15 pF and CMOS signal levels, unless otherwise noted.

The digital isolator channels and the power section work independently, and under the operating voltages in this section, there may not be sufficient current from the  $V_{ISO}$  to run both data channels at the maximum data rate. Verify that the application is within the power capability of  $V_{ISO}$  if that supply is providing power to  $V_{DD2}$ .

Table 7. DC-to-DC Converter Static Specifications

| Parameter                 | Symbol                   | Min   | Тур | Max  | Unit   | Test Conditions/Comments                                                |
|---------------------------|--------------------------|-------|-----|------|--------|-------------------------------------------------------------------------|
| DC-TO-DC CONVERTER SUPPLY |                          |       |     |      |        |                                                                         |
| Setpoint                  | V <sub>ISO</sub>         | 3.135 | 3.3 | 3.51 | V      | $I_{ISO}$ = 10 mA, R1 = 10 kΩ, R2 = 16.9 kΩ                             |
| Thermal Coefficient       | V <sub>ISO (TC)</sub>    |       | -26 |      | μV/°C  | I <sub>ISO</sub> = 20 mA                                                |
| Line Regulation           | V <sub>ISO (LINE)</sub>  |       | 20  |      | mV/V   | I <sub>ISO</sub> = 10 mA, V <sub>DDP</sub> = 3.135 V to 3.6 V           |
| Load Regulation           | V <sub>ISO (LOAD)</sub>  |       | 1.3 | 3    | %      | I <sub>ISO</sub> = 2 mA to 18 mA                                        |
| Output Ripple             | V <sub>ISO (RIP)</sub>   |       | 50  |      | mV p-p | 20 MHz bandwidth, $C_{BO}$ = 0.1 $\mu$ F  10 $\mu$ F, $I_{ISO}$ = 18 mA |
| Output Noise              | V <sub>ISO (NOISE)</sub> |       | 130 |      | mV p-p | $C_{BO} = 0.1 \ \mu F    10 \ \mu F, I_{ISO} = 18 \ mA$                 |

analog.com Rev. F | 4 of 22

Table 7. DC-to-DC Converter Static Specifications (Continued)

| Parameter                                     | Symbol                 | Min | Тур | Max  | Unit | Test Conditions/Comments           |
|-----------------------------------------------|------------------------|-----|-----|------|------|------------------------------------|
| Switching Frequency                           | f <sub>OSC</sub>       |     | 125 |      | MHz  |                                    |
| Pulse-Width Modulation Frequency              | f <sub>PWM</sub>       |     | 600 |      | kHz  |                                    |
| Output Supply                                 | I <sub>ISO (MAX)</sub> | 20  |     |      | mA   | 3.6 V > V <sub>ISO</sub> > 3.135 V |
| Efficiency at I <sub>ISO (MAX)</sub>          |                        |     | 27  |      | %    | I <sub>ISO</sub> = 18 mA           |
| $I_{DDP}$ , No $V_{ISO}$ Load                 | I <sub>DDP (Q)</sub>   |     | 3.3 | 10.5 | mA   |                                    |
| I <sub>DDP</sub> , Full V <sub>ISO</sub> Load | I <sub>DDP (MAX)</sub> |     | 77  |      | mA   |                                    |
| Thermal Shutdown                              |                        |     |     |      |      |                                    |
| Shutdown Temperature                          |                        |     | 154 |      | °C   |                                    |
| Thermal Hysteresis                            |                        |     | 10  |      | °C   |                                    |

Table 8. Data Channel Supply Current

|                |                  | 1 M | bps—A, B | , C Grades | 25  | Mbps—B, | C Grades | 100 | Mbps—C | Grade |      | Test Conditions/      |
|----------------|------------------|-----|----------|------------|-----|---------|----------|-----|--------|-------|------|-----------------------|
| Parameter      | Symbol           | Min | Тур      | Max        | Min | Тур     | Max      | Min | Тур    | Max   | Unit | Comments              |
| SUPPLY CURRENT |                  |     |          |            |     |         |          |     |        |       |      |                       |
| ADuM5210       | I <sub>DD1</sub> |     | 0.75     | 1.4        |     | 5.1     | 9.0      |     | 17     | 23    | mA   | C <sub>L</sub> = 0 pF |
|                | I <sub>DD2</sub> |     | 2.0      | 3.5        |     | 2.7     | 4.6      |     | 4.8    | 9     | mA   | C <sub>L</sub> = 0 pF |
| ADuM5211       | I <sub>DD1</sub> |     | 1.6      | 2.1        |     | 3.8     | 5.0      |     | 11     | 15    | mA   | C <sub>L</sub> = 0 pF |
|                | I <sub>DD2</sub> |     | 1.7      | 2.3        |     | 3.9     | 6.2      |     | 11     | 15    | mA   | C <sub>L</sub> = 0 pF |
| ADuM5212       | I <sub>DD1</sub> |     | 2.0      | 3.5        |     | 2.7     | 4.6      |     | 4.8    | 9     | mA   | C <sub>L</sub> = 0 pF |
|                | I <sub>DD2</sub> |     | 0.75     | 1.4        |     | 5.1     | 9.0      |     | 17     | 23    | mA   | C <sub>L</sub> = 0 pF |

Table 9. Switching Specifications

|                          |                                     |      | A Grad | le  |     | B Grade |     |     | C Grad | de  |      |                                     |
|--------------------------|-------------------------------------|------|--------|-----|-----|---------|-----|-----|--------|-----|------|-------------------------------------|
| Parameter                | Symbol                              | Min  | Тур    | Max | Min | Тур     | Max | Min | Тур    | Max | Unit | Test Conditions/Comments            |
| SWITCHING SPECIFICATIONS |                                     |      |        |     |     |         |     |     |        |     |      |                                     |
| Data Rate                |                                     |      |        | 1   |     |         | 25  |     |        | 100 | Mbps | Within PWD limit                    |
| Propagation Delay        | t <sub>PHL</sub> , t <sub>PLH</sub> |      |        | 50  |     |         | 35  | 22  | 27     | 35  | ns   | 50% input to 50% output             |
| Pulse Width Distortion   | PWD                                 |      |        | 10  |     |         | 3   |     |        | 2.5 | ns   | t <sub>PLH</sub> - t <sub>PHL</sub> |
| Pulse Width              | PW                                  | 1000 |        |     | 40  |         |     | 10  |        |     | ns   | Within PWD limit                    |
| Propagation Delay Skew   | t <sub>PSK</sub>                    |      |        | 38  |     |         | 16  |     |        | 12  | ns   | Between any two units               |
| Channel Matching         |                                     |      |        |     |     |         |     |     |        |     |      |                                     |
| Codirectional            | t <sub>PSKCD</sub>                  |      |        | 5   |     |         | 3   |     |        | 2.5 | ns   |                                     |
| Opposing Direction       | t <sub>PSKOD</sub>                  |      |        | 10  |     |         | 6   |     |        | 5   | ns   |                                     |
| Jitter                   |                                     |      | 2      |     |     | 2       |     |     | 1      |     | ns   |                                     |

Table 10. Input and Output Characteristics

| Parameter                  | Symbol          | Min                                               | Тур                                 | Max                         | Unit | Test Conditions/Comments                     |
|----------------------------|-----------------|---------------------------------------------------|-------------------------------------|-----------------------------|------|----------------------------------------------|
| DC SPECIFICATIONS          |                 |                                                   |                                     |                             |      |                                              |
| Logic High Input Threshold | V <sub>IH</sub> | 0.7 V <sub>ISO</sub> , 0.7 V <sub>DD1</sub>       |                                     |                             | V    |                                              |
| Logic Low Input Threshold  | V <sub>IL</sub> |                                                   |                                     | $0.3\ V_{ISO},0.3\ V_{DD1}$ | V    |                                              |
| Logic High Output Voltages | V <sub>OH</sub> | V <sub>DD1</sub> - 0.1,<br>V <sub>DD2</sub> - 0.1 | $V_{DD1}, V_{DD2}$                  |                             | V    | $I_{Ox} = -20 \mu A, V_{Ix} = V_{IxH}$       |
|                            |                 | V <sub>DD1</sub> - 0.4,<br>V <sub>DD2</sub> - 0.4 | $V_{DD1}$ – 0.2,<br>$V_{DD2}$ – 0.2 |                             | V    | $I_{Ox} = -3.2 \text{ mA}, V_{Ix} = V_{IxH}$ |
| Logic Low Output Voltages  | V <sub>OL</sub> |                                                   | 0.0                                 | 0.1                         | V    | $I_{Ox} = 20 \mu A, V_{Ix} = V_{IxL}$        |
|                            |                 |                                                   | 0.2                                 | 0.4                         | V    | $I_{Ox} = 3.2 \text{ mA}, V_{Ix} = V_{IxL}$  |
| Undervoltage Lockout       |                 |                                                   |                                     |                             |      | $V_{DD1}$ , $V_{DD2}$ , $V_{DDP}$ supply     |
| Positive Going Threshold   | $V_{UV+}$       |                                                   | 2.6                                 |                             | V    |                                              |

analog.com Rev. F | 5 of 22

Table 10. Input and Output Characteristics (Continued)

| Parameter                                   | Symbol                         | Min | Тур   | Max | Unit    | Test Conditions/Comments                                                         |
|---------------------------------------------|--------------------------------|-----|-------|-----|---------|----------------------------------------------------------------------------------|
| Negative Going Threshold                    | V <sub>UV</sub> -              |     | 2.4   |     | V       |                                                                                  |
| Hysteresis                                  | V <sub>UVH</sub>               |     | 0.2   |     | V       |                                                                                  |
| Supply Current per Channel                  |                                |     |       |     |         |                                                                                  |
| Quiescent Input Supply Current              | $I_{DDI(Q)}$                   |     | 0.4   | 0.6 | mA      |                                                                                  |
| Quiescent Output Supply Current             | $I_{DDO(Q)}$                   |     | 1.2   | 1.7 | mA      |                                                                                  |
| Dynamic Input Supply Current                | I <sub>DDI(D)</sub>            |     | 0.08  |     | mA/Mbps |                                                                                  |
| Dynamic Output Supply Current               | I <sub>DDO(D)</sub>            |     | 0.015 |     | mA/Mbps |                                                                                  |
| Input Currents per Channel                  | l <sub>l</sub>                 | -10 | +0.01 | +10 | μA      | $0 \text{ V} \leq V_{Ix} \leq V_{DDx}$                                           |
| AC SPECIFICATIONS                           |                                |     |       |     |         |                                                                                  |
| Output Rise/Fall Time                       | t <sub>R</sub> /t <sub>F</sub> |     | 3     |     | ns      | 10% to 90%                                                                       |
| Common-Mode Transient Immunity <sup>1</sup> | CM                             | 25  | 35    |     | kV/μs   | $V_{lx} = V_{DD1}$ or $V_{lSO}$ , $V_{CM} = 1000$ V, transient magnitude = 800 V |
| Refresh Rate                                | t <sub>r</sub>                 |     | 1.6   |     | μs      |                                                                                  |

<sup>1 |</sup>CM| is the maximum common-mode voltage slew rate that can be sustained while maintaining  $V_{Ox} > 0.8 \times V_{DD1}$  or  $0.8 \times V_{ISO}$  for a high input or  $V_{Ox} < 0.8 \times V_{DD1}$  or  $0.8 \times V_{ISO}$  for a low input. The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges.

## ELECTRICAL CHARACTERISTICS—5 V PRIMARY INPUT SUPPLY/3.3 V SECONDARY ISOLATED SUPPLY

All typical specifications are at  $T_A = 25^{\circ}C$ ,  $V_{DD1} = V_{DDP} = 5$  V,  $V_{DD2} = 3.3$  V,  $V_{SEL}$  resistor network: R1 = 10 k $\Omega$ , R2 = 16.9 k $\Omega$  between  $V_{ISO}$  and  $GND_{ISO}$ . Minimum/maximum specifications apply over the entire recommended operation range which is  $4.5 \text{ V} \le V_{DD1}$ ,  $V_{DDP} \le 5.5 \text{ V}$ ,  $3.135 \text{ V} \le V_{DD2} \le 3.6 \text{ V}$ , and  $-40^{\circ}C \le T_A \le +105^{\circ}C$ , unless otherwise noted. Switching specifications are tested with  $C_L = 15$  pF and CMOS signal levels, unless otherwise noted.

Table 11. DC-to-DC Converter Static Specifications

| Parameter                                     | Symbol                   | Min   | Тур | Max  | Unit   | Test Conditions/Comments                                                |
|-----------------------------------------------|--------------------------|-------|-----|------|--------|-------------------------------------------------------------------------|
| DC-TO-DC CONVERTER SUPPLY                     |                          |       |     |      |        |                                                                         |
| Setpoint                                      | V <sub>ISO</sub>         | 3.135 | 3.3 | 3.51 | V      | $I_{ISO}$ = 15 mA, R1 = 10 kΩ, R2 = 16.9 kΩ                             |
| Thermal Coefficient                           | V <sub>ISO (TC)</sub>    |       | -26 |      | μV/°C  |                                                                         |
| Line Regulation                               | V <sub>ISO (LINE)</sub>  |       | 20  |      | mV/V   | $I_{ISO}$ = 15 mA, $V_{DDP}$ = 4.5 V to 5.5 V                           |
| Load Regulation                               | V <sub>ISO (LOAD)</sub>  |       | 1.3 | 3    | %      | I <sub>ISO</sub> = 3 mA to 27 mA                                        |
| Output Ripple                                 | V <sub>ISO (RIP)</sub>   |       | 50  |      | mV p-p | 20 MHz bandwidth, $C_{BO}$ = 0.1 $\mu$ F  10 $\mu$ F, $I_{ISO}$ = 27 mA |
| Output Noise                                  | V <sub>ISO (NOISE)</sub> |       | 130 |      | mV p-p | $C_{BO} = 0.1 \mu F    10 \mu F, I_{ISO} = 27 \text{ mA}$               |
| Switching Frequency                           | fosc                     |       | 125 |      | MHz    |                                                                         |
| Pulse Width Modulation Frequency              | f <sub>PWM</sub>         |       | 600 |      | kHz    |                                                                         |
| Output Supply                                 | I <sub>ISO (MAX)</sub>   | 30    |     |      | mA     | 3.6 V > V <sub>ISO</sub> > 3.135 V                                      |
| Efficiency at I <sub>ISO (MAX)</sub>          | , ,                      |       | 24  |      | %      | I <sub>ISO</sub> = 27 mA                                                |
| I <sub>DDP</sub> , No V <sub>ISO</sub> Load   | I <sub>DDP (Q)</sub>     |       | 3.2 | 8    | mA     |                                                                         |
| I <sub>DDP</sub> , Full V <sub>ISO</sub> Load | I <sub>DDP (MAX)</sub>   |       | 85  |      | mA     |                                                                         |
| Thermal Shutdown                              |                          |       |     |      |        |                                                                         |
| Shutdown Temperature                          |                          |       | 154 |      | °C     |                                                                         |
| Thermal Hysteresis                            |                          |       | 10  |      | °C     |                                                                         |

Table 12. Data Channel Supply Current

|                |                  | 1 N | 1 Mbps—A, B, C Grades |     | 25  | 25 Mbps—B, C Grades 100 Mbps—C G |     |     | -C Grade |     | Test Conditions/ |                       |
|----------------|------------------|-----|-----------------------|-----|-----|----------------------------------|-----|-----|----------|-----|------------------|-----------------------|
| Parameter      | Symbol           | Min | Тур                   | Max | Min | Тур                              | Max | Min | Тур      | Max | Unit             | Comments              |
| SUPPLY CURRENT |                  |     |                       |     |     |                                  |     |     |          |     |                  |                       |
| ADuM5210       | I <sub>DD1</sub> |     | 1.1                   | 1.6 |     | 6.2                              | 7.0 |     | 20       | 25  | mA               | C <sub>L</sub> = 0 pF |
|                | I <sub>DD2</sub> |     | 2.0                   | 3.5 |     | 2.7                              | 4.6 |     | 4.8      | 9.0 | mA               | C <sub>L</sub> = 0 pF |

analog.com Rev. F | 6 of 22

Table 12. Data Channel Supply Current (Continued)

|           | '                | 11  | Mbps—A | , B, C Grades | 25 Mbps—B, C Grades |     | 100 Mbps—C Grade |     |     |     | Test Conditions/ |                       |
|-----------|------------------|-----|--------|---------------|---------------------|-----|------------------|-----|-----|-----|------------------|-----------------------|
| Parameter | Symbol           | Min | Тур    | Max           | Min                 | Тур | Max              | Min | Тур | Max | Unit             | Comments              |
| ADuM5211  | I <sub>DD1</sub> |     | 2.1    | 2.7           |                     | 4.9 | 6.5              |     | 15  | 19  | mA               | C <sub>L</sub> = 0 pF |
|           | I <sub>DD2</sub> |     | 1.7    | 2.3           |                     | 3.9 | 6.2              |     | 11  | 15  | mA               | C <sub>L</sub> = 0 pF |
| ADuM5212  | I <sub>DD1</sub> |     | 2.0    | 3.5           |                     | 2.7 | 4.6              |     | 4.8 | 9.0 | mA               | C <sub>L</sub> = 0 pF |
|           | I <sub>DD2</sub> |     | 1.1    | 1.6           |                     | 6.2 | 7.0              |     | 20  | 25  | mA               | C <sub>L</sub> = 0 pF |

Table 13. Switching Specifications

|                          |                                     |      | A Grad | le  |     | B Grad | de  |     | C Grad | de  |      |                                     |
|--------------------------|-------------------------------------|------|--------|-----|-----|--------|-----|-----|--------|-----|------|-------------------------------------|
| Parameter                | Symbol                              | Min  | Тур    | Max | Min | Тур    | Max | Min | Тур    | Max | Unit | <b>Test Conditions/ Comments</b>    |
| SWITCHING SPECIFICATIONS |                                     |      |        |     |     |        |     |     |        |     |      |                                     |
| Data Rate                |                                     |      |        | 1   |     |        | 25  |     |        | 100 | Mbps | Within PWD limit                    |
| Propagation Delay        | t <sub>PHL</sub> , t <sub>PLH</sub> |      |        | 50  |     |        | 35  | 20  | 25     | 31  | ns   | 50% input to 50% output             |
| Pulse Width Distortion   | PWD                                 |      |        | 10  |     |        | 3   |     |        | 2.5 | ns   | t <sub>PLH</sub> - t <sub>PHL</sub> |
| Pulse Width              | PW                                  | 1000 |        |     | 40  |        |     | 10  |        |     | ns   | Within PWD limit                    |
| Propagation Delay Skew   | t <sub>PSK</sub>                    |      |        | 38  |     |        | 16  |     |        | 12  | ns   | Between any two units               |
| Channel Matching         |                                     |      |        |     |     |        |     |     |        |     |      |                                     |
| Codirectional            | t <sub>PSKCD</sub>                  |      |        | 5   |     |        | 3   |     |        | 2   | ns   |                                     |
| Opposing Direction       | t <sub>PSKOD</sub>                  |      |        | 10  |     |        | 6   |     |        | 5   | ns   |                                     |
| Jitter                   |                                     |      | 2      |     |     | 2      |     |     | 1      |     | ns   |                                     |

## Table 14. Input and Output Characteristics

| Parameter                                   | Symbol                         | Min                                            | Тур                                            | Max                                                      | Unit    | <b>Test Conditions/Comments</b>                                                            |
|---------------------------------------------|--------------------------------|------------------------------------------------|------------------------------------------------|----------------------------------------------------------|---------|--------------------------------------------------------------------------------------------|
| DC SPECIFICATIONS                           |                                |                                                |                                                |                                                          |         |                                                                                            |
| Logic High Input Threshold                  | V <sub>IH</sub>                | 0.7 V <sub>ISO</sub> , 0.7 V <sub>DD1</sub>    |                                                |                                                          | V       |                                                                                            |
| Logic Low Input Threshold                   | V <sub>IL</sub>                |                                                |                                                | $\begin{array}{c} 0.3~V_{ISO},0.3\\ V_{DD1} \end{array}$ | V       |                                                                                            |
| Logic High Output Voltages                  | V <sub>OH</sub>                | V <sub>DD1</sub> - 0.1, V <sub>DD2</sub> - 0.1 | $V_{DD1}, V_{DD2}$                             |                                                          | V       | $I_{Ox} = -20 \mu A, V_{Ix} = V_{IxH}$                                                     |
|                                             |                                | V <sub>DD1</sub> - 0.4, V <sub>DD2</sub> - 0.4 | V <sub>DD1</sub> - 0.2, V <sub>DD2</sub> - 0.2 |                                                          | V       | $I_{Ox} = -3.2 \text{ mA}, V_{Ix} = V_{IxH}$                                               |
| Logic Low Output Voltages                   | V <sub>OL</sub>                |                                                | 0.0                                            | 0.1                                                      | V       | $I_{Ox} = 20 \mu A, V_{Ix} = V_{IxL}$                                                      |
|                                             |                                |                                                | 0.2                                            | 0.4                                                      | V       | $I_{Ox} = 3.2 \text{ mA}, V_{Ix} = V_{IxL}$                                                |
| Undervoltage Lockout                        |                                |                                                |                                                |                                                          |         | V <sub>DD1</sub> , V <sub>DD2</sub> ,V <sub>DDP</sub> supply                               |
| Positive Going Threshold                    | $V_{UV+}$                      |                                                | 2.6                                            |                                                          | V       |                                                                                            |
| Negative Going Threshold                    | V <sub>UV</sub> -              |                                                | 2.4                                            |                                                          | V       |                                                                                            |
| Hysteresis                                  | V <sub>UVH</sub>               |                                                | 0.2                                            |                                                          | V       |                                                                                            |
| Supply Current per Channel                  |                                |                                                |                                                |                                                          |         |                                                                                            |
| Quiescent Input Supply Current              | $I_{DDI(Q)}$                   |                                                | 0.54                                           | 0.75                                                     | mA      |                                                                                            |
| Quiescent Output Supply Current             | $I_{DDO(Q)}$                   |                                                | 1.2                                            | 2.0                                                      | mA      |                                                                                            |
| Dynamic Input Supply Current                | I <sub>DDI(D)</sub>            |                                                | 0.09                                           |                                                          | mA/Mbps |                                                                                            |
| Dynamic Output Supply Current               | I <sub>DDO(D)</sub>            |                                                | 0.02                                           |                                                          | mA/Mbps |                                                                                            |
| Input Currents per Channel                  | I <sub>I</sub>                 | -10                                            | +0.01                                          | +10                                                      | μA      | $0 \text{ V} \leq V_{Ix} \leq V_{DDx}$                                                     |
| AC SPECIFICATIONS                           |                                |                                                |                                                |                                                          |         |                                                                                            |
| Output Rise/Fall Time                       | t <sub>R</sub> /t <sub>F</sub> |                                                | 2.5                                            |                                                          | ns      | 10% to 90%                                                                                 |
| Common-Mode Transient Immunity <sup>1</sup> | CM                             | 25                                             | 35                                             |                                                          | kV/µs   | $V_{lx} = V_{DD1}$ or $V_{ISO}$ , $V_{CM} = 1000 \text{ V}$<br>transient magnitude = 800 V |
| Refresh Rate                                | t <sub>r</sub>                 |                                                | 1.6                                            |                                                          | μs      |                                                                                            |

analog.com Rev. F | 7 of 22

1 |CM| is the maximum common-mode voltage slew rate that can be sustained while maintaining V<sub>Ox</sub> > 0.8 × V<sub>DD1</sub> or 0.8 × V<sub>ISO</sub> for a high input or V<sub>Ox</sub> < 0.8 × V<sub>DD1</sub> or 0.8 × V<sub>ISO</sub> for a low input. The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges.

#### PACKAGE CHARACTERISTICS

Table 15. Thermal and Isolation Characteristics

| Parameter                                  | Symbol           | Min | Тур              | Max | Unit | Test Conditions/Comments                                                                                           |
|--------------------------------------------|------------------|-----|------------------|-----|------|--------------------------------------------------------------------------------------------------------------------|
| Resistance (Input to Output) <sup>1</sup>  | R <sub>I-O</sub> |     | 10 <sup>12</sup> |     | Ω    |                                                                                                                    |
| Capacitance (Input to Output) <sup>1</sup> | C <sub>I-O</sub> |     | 2.2              |     | pF   | f = 1 MHz                                                                                                          |
| Input Capacitance <sup>2</sup>             | C <sub>I</sub>   |     | 4.0              |     | pF   |                                                                                                                    |
| IC Junction-to-Ambient Thermal Resistance  | $\theta_{JA}$    |     | 50               |     | °C/W | Thermocouple located at center of package underside, test conducted on 4-layer board with thin traces <sup>3</sup> |

<sup>1</sup> The device is considered a 2-terminal device: Pin 1 through Pin 10 are shorted together, and Pin 11 through Pin 20 are shorted together.

#### REGULATORY INFORMATION

The ADuM5210/ADuM5211/ADuM5212 certification approvals are listed in Table 16.

Table 16.

| UL                            | CSA                                                  | VDE                                            | CQC                            |
|-------------------------------|------------------------------------------------------|------------------------------------------------|--------------------------------|
| UL 1577 <sup>1</sup>          | IEC/CSA 62368-1                                      | DIN EN IEC 60747-17 (VDE 0884-17) <sup>2</sup> | CQC GB 4943.1                  |
| Single Protection, 2500 V rms | Basic insulation, 530 V rms<br>IEC/CSA 61010-1       | Reinforced insulation, 600 V peak              | Basic insulation, 400 V rms    |
|                               | Basic Insulation, 300 V rms, overvoltage category II |                                                |                                |
| File E214100                  | File No. 205078                                      | Certificate No. 40051926                       | Certificate No. CQC18001192416 |

<sup>1</sup> In accordance with UL 1577, each ADuM5210/ADuM5211/ADuM5212 is proof tested by applying an insulation test voltage ≥ 3000 V rms for 1 second (current leakage detection limit = 10 μA).

#### INSULATION AND SAFETY-RELATED SPECIFICATIONS

Table 17. Critical Safety-Related Dimensions and Material Properties

| Parameter                                                     | Symbol | Value | Unit  | Test Conditions/Comments                                                             |
|---------------------------------------------------------------|--------|-------|-------|--------------------------------------------------------------------------------------|
| Rated Dielectric Insulation Voltage                           |        | 2500  | V rms | 1-minute duration                                                                    |
| Minimum External Air Gap (Clearance) <sup>1, 2</sup>          | L(I01) | 5.3   | mm    | Measured from input terminals to output terminals, shortest distance through air     |
| Minimum External Tracking (Creepage) <sup>1</sup>             | L(I02) | 5.3   | mm    | Measured from input terminals to output terminals, shortest distance path along body |
| Minimum Internal Gap (Internal Clearance)                     |        | 18    | μm    | Distance through insulation                                                          |
| Tracking Resistance (Comparative Tracking Index) <sup>3</sup> | CTI    | >600  | V     | DIN IEC 112/VDE 0303, Part 1                                                         |
| Material Group                                                |        | 1     |       | Material group (DIN VDE 0110, 1/89, Table 1)                                         |

<sup>1</sup> In accordance with IEC 62368-1 quidelines for the measurement of creepage and clearance distances for a pollution degree of 2 and altitudes ≤2000 m.

analog.com Rev. F | 8 of 22

<sup>&</sup>lt;sup>2</sup> Input capacitance is from any input data pin to ground.

<sup>&</sup>lt;sup>3</sup> See the Thermal Analysis section for thermal model definitions.

In accordance with DIN EN IEC 60747-17 (VDE 0884-17), each ADuM5210/ADuM5211/ADuM5212 is proof tested by applying an insulation test voltage ≥1590 V peak for 1 second (partial discharge detection limit = 5 pC). The \* marking branded on the component designates DIN EN IEC 60747-17 (VDE 0884-17) approval.

Consideration must be given to pad layout to ensure the minimum required distance for clearance is maintained.

<sup>&</sup>lt;sup>3</sup> CTI rating for the ADuM5210/ADuM5211/ADuM5212 is >600 V and a Material Group I isolation group.

## DIN EN IEC 60747-17 (VDE 0884-17) INSULATION CHARACTERISTICS

These isolators are suitable for reinforced electrical isolation only within the safety limit data. Maintenance of the safety data is ensured by the protective circuits. The asterisk (\*) marking on packages denotes DIN EN IEC 60747-17 (VDE 0884-17) approval.

#### Table 18. VDE Characteristics

| Description                                              | Test Conditions/Comments                                                                                          | Symbol             | Characteristic   | Unit   |
|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|--------------------|------------------|--------|
| Installation Classification per DIN VDE 0110             |                                                                                                                   |                    |                  |        |
| For Rated Mains Voltage ≤ 150 V rms                      |                                                                                                                   |                    | I to IV          |        |
| For Rated Mains Voltage ≤ 300 V rms                      |                                                                                                                   |                    | I to III         |        |
| For Rated Mains Voltage ≤ 400 V rms                      |                                                                                                                   |                    | I to II          |        |
| Climatic Classification                                  |                                                                                                                   |                    | 40/105/21        |        |
| Pollution Degree per DIN VDE 0110, Table 1               |                                                                                                                   |                    | 2                |        |
| Maximum Repetitive Isolation Voltage                     |                                                                                                                   | V <sub>IORM</sub>  | 600              | V peak |
| Maximum Working Insulation Voltage                       |                                                                                                                   | V <sub>IOWM</sub>  | 424              | V rms  |
| Input-to-Output Test Voltage, Method b1                  | $V_{IORM} \times 1.875 = V_{pd(m)}$ , 100% production test, $t_{ini} = t_m = 1$ sec, partial discharge < 5 pC     | $V_{pd(m)}$        | 1050             | V peak |
| Input-to-Output Test Voltage, Method a                   |                                                                                                                   |                    |                  |        |
| After Environmental Tests Subgroup 1                     | $V_{IORM} \times 1.6 = V_{pd(m)}$ , $t_{ini} = 60$ sec, $t_m = 10$ sec, partial discharge < 5 pC                  | $V_{pd(m)}$        | 896              | V peak |
| After Input and/or Safety Test Subgroup 2 and Subgroup 3 | $V_{IORM} \times 1.2 = V_{pd(m)}$ , $t_{ini} = 60$ sec, $t_m = 10$ sec, partial discharge < 5 pC                  | V <sub>pd(m)</sub> | 672              | V peak |
| Maximum Transient Isolation Voltage                      |                                                                                                                   | V <sub>IOTM</sub>  | 3535             | V peak |
| Maximum Impulse Voltage                                  | Tested in air, 1.2 µs/50 µs waveform per IEC 61000-4-5                                                            | V <sub>IMP</sub>   | 3535             | V peak |
| Maximum Surge Isolation Voltage                          | Tested in oil, 1.2 $\mu$ s/50 $\mu$ s waveform per IEC 61000-4-5, $V_{TEST} = V_{IMP} \times 1.3$ OR $\geq 10$ kV | V <sub>IOSM</sub>  | 10000            | V peak |
| Safety Limiting Values                                   | Maximum value allowed in the event of a failure (see Figure 2)                                                    |                    |                  |        |
| Case Temperature                                         | (======================================                                                                           | T <sub>S</sub>     | 150              | °C     |
| Safety Total Dissipated Power                            |                                                                                                                   | I <sub>S1</sub>    | 2.5              | W      |
| Insulation Resistance at T <sub>S</sub>                  | V <sub>IO</sub> = 500 V                                                                                           | R <sub>S</sub>     | >10 <sup>9</sup> | Ω      |



Figure 2. Thermal Derating Curve, Dependence of Safety Limiting Values on Case Temperature, per DIN EN IEC 60747-17 (VDE 0884-17)

analog.com Rev. F | 9 of 22

## **RECOMMENDED OPERATING CONDITIONS**

Table 19.

| Parameter                                 | Symbol             | Min   | Max  | Unit |
|-------------------------------------------|--------------------|-------|------|------|
| Operating Temperature <sup>1</sup>        | T <sub>A</sub>     | -40   | +105 | °C   |
| Supply Voltages <sup>2</sup>              |                    |       |      |      |
| $V_{DDP}$ at $V_{ISO}$ = 3.135 V to 3.6 V | V <sub>DDP</sub>   | 3.135 | 5.5  | V    |
| $V_{DDP}$ at $V_{ISO}$ = 4.5 V to 5.5 V   |                    | 4.5   | 5.5  | V    |
| $V_{DD1}, V_{DD2}$                        | $V_{DD1}, V_{DD2}$ | 3.135 | 5.5  | V    |

<sup>&</sup>lt;sup>1</sup> Operation at 105°C requires reduction of the maximum load current as specified in Table 20.

analog.com Rev. F | 10 of 22

 $<sup>^{2}\,\,</sup>$  Each voltage is relative to its respective ground.

#### **ABSOLUTE MAXIMUM RATINGS**

Ambient temperature = 25°C, unless otherwise noted.

Table 20.

| TUDIO EVI                                                                                                 |                                    |
|-----------------------------------------------------------------------------------------------------------|------------------------------------|
| Parameter                                                                                                 | Rating                             |
| Storage Temperature (T <sub>ST</sub> )                                                                    | -55°C to +150°C                    |
| Ambient Operating Temperature (T <sub>A</sub> )                                                           | -40°C to +105°C                    |
| Supply Voltages (V <sub>DDP</sub> , V <sub>DD1</sub> , V <sub>DD2</sub> , V <sub>ISO</sub> ) <sup>1</sup> | -0.5 V to +7.0 V                   |
| V <sub>ISO</sub> Supply Current <sup>2</sup>                                                              |                                    |
| $T_A = -40^{\circ}\text{C to } +105^{\circ}\text{C}$                                                      | 30 mA                              |
| Input Voltage (V <sub>IA</sub> , V <sub>IB</sub> , PDIS, V <sub>SEL</sub> ) <sup>1, 3</sup>               | -0.5 V to V <sub>DDI</sub> + 0.5 V |
| Output Voltage (V <sub>OA</sub> , V <sub>OB</sub> ) <sup>1, 3</sup>                                       | -0.5 V to V <sub>DDO</sub> + 0.5 V |
| Average Output Current Per Data Output Pin <sup>4</sup>                                                   | -10 mA to +10 mA                   |
| Common-Mode Transients <sup>5</sup>                                                                       | -100 kV/µs to +100 kV/µs           |

- <sup>1</sup> All voltages are relative to their respective ground.
- The V<sub>ISO</sub> provides current for dc and dynamic loads on the V<sub>ISO</sub> I/O channels. This current must be included when determining the total V<sub>ISO</sub> supply current. For ambient temperatures between 85°C and 105°C, maximum allowed current is reduced.
- <sup>3</sup> V<sub>DDI</sub> and V<sub>DDO</sub> refer to the supply voltages on the input and output sides of a given channel, respectively. See the PCB Layout section.
- <sup>4</sup> See Figure 2 for the maximum rated current values for various temperatures.
- Refers to common-mode transients across the insulation barrier. Common-mode transients exceeding the absolute maximum ratings may cause latch-up or permanent damage.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress

rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

Maximum Continuous Working Voltage<sup>1</sup>

Table 21.

| Parameter                      | Max | Unit   | Applicable Certification                                     |
|--------------------------------|-----|--------|--------------------------------------------------------------|
| AC Voltage<br>Bipolar Waveform | 600 | V peak | Reinforced insulation rating per IEC 60747-17 (VDE 0884-17). |

<sup>&</sup>lt;sup>1</sup> Refers to the continuous voltage magnitude imposed across the isolation barrier. See the Insulation Lifetime section for more information.

## **ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

analog.com Rev. F | 11 of 22

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 3. ADuM5210 Pin Configuration

Table 22. ADuM5210 Pin Function Descriptions

| Pin No.        | Mnemonic           | Description                                                                                                                                                                                                                                                                                                              |
|----------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1              | V <sub>DD1</sub>   | Power Supply for the Side 1 Logic Circuits of the Device. It is independent of V <sub>DDP</sub> and can operate between 3.135 V and 5.5 V.                                                                                                                                                                               |
| 2, 5, 6, 10    | GND <sub>P</sub>   | Ground Reference for Isolator Side 1. All of these pins are internally connected, and it is recommended that all GND <sub>P</sub> pins be connected to a common ground.                                                                                                                                                  |
| 3              | V <sub>IA</sub>    | Logic Input A.                                                                                                                                                                                                                                                                                                           |
| 4              | V <sub>IB</sub>    | Logic Input B.                                                                                                                                                                                                                                                                                                           |
| 7, 14          | NC                 | This pin is not connected internally (see Figure 3).                                                                                                                                                                                                                                                                     |
| 8              | PDIS               | Power Disable. When this pin is tied to a logic low, the power converter is active; when tied to a logic high, the power supply enters a low power standby mode.                                                                                                                                                         |
| 9              | V <sub>DDP</sub>   | Primary isoPower Supply Voltage, 3.135 V to 5.5 V.                                                                                                                                                                                                                                                                       |
| 11, 15, 16, 19 | GND <sub>ISO</sub> | Ground Reference for Isolator Side 2. All of these pins are internally connected, and it is recommended that all GND <sub>ISO</sub> pins be connected to a common ground.                                                                                                                                                |
| 12             | V <sub>ISO</sub>   | Secondary Supply Voltage Output for External Loads, 3.3 V (V <sub>SEL</sub> Low) or 5.0 V (V <sub>SEL</sub> High).                                                                                                                                                                                                       |
| 13             | V <sub>SEL</sub>   | Output Voltage Select. Provide a thermally matched resistor network between $V_{ISO}$ and $GND_{ISO}$ to divide the required output voltage to match the 1.25 V reference voltage. $V_{ISO}$ voltage can be programmed up to 20% higher or 75% lower than $V_{DDP}$ but must be within the allowed output voltage range. |
| 17             | V <sub>OB</sub>    | Logic Output B.                                                                                                                                                                                                                                                                                                          |
| 18             | V <sub>OA</sub>    | Logic Output A.                                                                                                                                                                                                                                                                                                          |
| 20             | V <sub>DD2</sub>   | Power Supply for the Side 2 Logic Circuits of the Device. It is independent of V <sub>ISO</sub> and can operate between 3.135 V and 5.5 V.                                                                                                                                                                               |



Figure 4. ADuM5211 Pin Configuration

Table 23. ADuM5211 Pin Function Descriptions

| Pin No.          | Mnemonic                             | Description                                                                                                                                                                                                                                                                                                        |
|------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1<br>2, 5, 6, 10 | V <sub>DD1</sub><br>GND <sub>P</sub> | Power Supply for the Side 1 Logic Circuits of the Device. It is independent of V <sub>DDP</sub> and can operate between 3.135 V and 5.5 V. Ground Reference for Isolator Side 1. All of these pins are internally connected, and it is recommended that all GND <sub>P</sub> pins be connected to a common ground. |

analog.com Rev. F | 12 of 22

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS

Table 23. ADuM5211 Pin Function Descriptions (Continued)

| Pin No.       | Mnemonic           | Description                                                                                                                                                                                                                                                                                                              |
|---------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3             | V <sub>OA</sub>    | Logic Output A.                                                                                                                                                                                                                                                                                                          |
| 4             | V <sub>IB</sub>    | Logic Input B.                                                                                                                                                                                                                                                                                                           |
| 7, 14         | NC                 | This pin is not connected internally (see Figure 4).                                                                                                                                                                                                                                                                     |
| 8             | PDIS               | Power Disable. When this pin is tied to a logic low, the power converter is active; when tied to a logic high, the power supply enters a low power standby mode.                                                                                                                                                         |
| 9             | $V_{DDP}$          | Primary isoPower Supply Voltage, 3.135 V to 5.5 V.                                                                                                                                                                                                                                                                       |
| 11, 15, 16,19 | GND <sub>ISO</sub> | Ground Reference for Isolator Side 2. All of these pins are internally connected, and it is recommended that all GND <sub>ISO</sub> pins be connected to a common ground.                                                                                                                                                |
| 12            | V <sub>ISO</sub>   | Secondary Supply Voltage Output for External Loads, 3.3 V (V <sub>SEL</sub> Low) or 5.0 V (V <sub>SEL</sub> High).                                                                                                                                                                                                       |
| 13            | V <sub>SEL</sub>   | Output Voltage Select. Provide a thermally matched resistor network between $V_{ISO}$ and $GND_{ISO}$ to divide the required output voltage to match the 1.25 V reference voltage. $V_{ISO}$ voltage can be programmed up to 20% higher or 75% lower than $V_{DDP}$ but must be within the allowed output voltage range. |
| 17            | V <sub>OB</sub>    | Logic Output B.                                                                                                                                                                                                                                                                                                          |
| 18            | VIA                | Logic Input A.                                                                                                                                                                                                                                                                                                           |
| 20            | $V_{DD2}$          | Power Supply for the Side 2 Logic Circuits of the Device. It is independent of V <sub>ISO</sub> and can operate between 3.135 V and 5.5 V.                                                                                                                                                                               |



Figure 5. ADuM5212 Pin Configuration

### Table 24. ADuM5212 Pin Function Descriptions

| Pin No.        | Mnemonic           | Description                                                                                                                                                                                                                                                                                                                                          |
|----------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1              | $V_{DD1}$          | Power Supply for the Side 1 Logic Circuits of the Device. It is independent of V <sub>DDP</sub> and can operate between 3.135 V and 5.5 V.                                                                                                                                                                                                           |
| 2, 5, 6, 10    | $GND_P$            | Ground Reference for Isolator Side 1. All of these pins are internally connected, and it is recommended that all GND <sub>P</sub> pins be connected to a common ground.                                                                                                                                                                              |
| 3              | V <sub>OA</sub>    | Logic Output A.                                                                                                                                                                                                                                                                                                                                      |
| 4              | V <sub>OB</sub>    | Logic Output B.                                                                                                                                                                                                                                                                                                                                      |
| 7, 14          | NC                 | This pin is not connected internally (see Figure 5).                                                                                                                                                                                                                                                                                                 |
| 8              | PDIS               | Power Disable. When this pin is tied to a logic low, the power converter is active; when tied to a logic high, the power supply enters a low power standby mode.                                                                                                                                                                                     |
| 9              | $V_{DDP}$          | Primary isoPower Supply Voltage, 3.135 V to 5.5 V.                                                                                                                                                                                                                                                                                                   |
| 11, 15, 16, 19 | GND <sub>ISO</sub> | Ground Reference for Isolator Side 2. All of these pins are internally connected, and it is recommended that all GND <sub>ISO</sub> pins be connected to a common ground.                                                                                                                                                                            |
| 12             | V <sub>ISO</sub>   | Secondary Supply Voltage Output for External Loads, 3.3 V (V <sub>SEL</sub> Low) or 5.0 V (V <sub>SEL</sub> High).                                                                                                                                                                                                                                   |
| 13             | V <sub>SEL</sub>   | Output Voltage Select. Provide a thermally matched resistor network between V <sub>ISO</sub> and GND <sub>ISO</sub> to divide the required output voltage to match the 1.25 V reference voltage. V <sub>ISO</sub> voltage can be programmed up to 20% higher or 75% lower than V <sub>DDP</sub> but must be within the allowed output voltage range. |
| 17             | V <sub>IB</sub>    | Logic Input B.                                                                                                                                                                                                                                                                                                                                       |
| 18             | V <sub>IA</sub>    | Logic Input A.                                                                                                                                                                                                                                                                                                                                       |
| 20             | $V_{DD2}$          | Power Supply for the Side 2 Logic Circuits of the Device. It is independent of V <sub>ISO</sub> and can operate between 3.135 V and 5.5 V.                                                                                                                                                                                                           |

analog.com Rev. F | 13 of 22

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS

## **TRUTH TABLE**

## Table 25. Power Section Truth Table (Positive Logic)

| V <sub>DDP</sub> (V) | V <sub>SEL</sub> Input   | PDIS Input | V <sub>ISO</sub> Output (V) | Notes                         |
|----------------------|--------------------------|------------|-----------------------------|-------------------------------|
| 5                    | R1 = 10 kΩ, R2 = 30.9 kΩ | Low        | 5                           |                               |
| 5                    | R1 = 10 kΩ, R2 = 30.9 kΩ | High       | 0                           |                               |
| 3.3                  | R1 = 10 kΩ, R2 = 16.9 kΩ | Low        | 3.3                         |                               |
| 3.3                  | R1 = 10 kΩ, R2 = 16.9 kΩ | High       | 0                           |                               |
| 5                    | R1 = 10 kΩ, R2 = 16.9 kΩ | Low        | 3.3                         |                               |
| 5                    | R1 = 10 kΩ, R2 = 16.9 kΩ | High       | 0                           |                               |
| 3.3                  | R1 = 10 kΩ, R2 = 30.9 kΩ | Low        | 5                           | Configuration not recommended |
| 3.3                  | R1 = 10 kΩ, R2 = 30.9 kΩ | High       | 0                           |                               |

## Table 26. Data Section Truth Table (Positive Logic)

| V <sub>DDI</sub> State <sup>1</sup> | V <sub>lx</sub> Input <sup>1</sup> | V <sub>DDO</sub> State <sup>1</sup> | V <sub>Ox</sub> Output <sup>1</sup> | Notes                                                                                                                                            |
|-------------------------------------|------------------------------------|-------------------------------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| Powered                             | High                               | Powered                             | High                                | Normal operation, data is high                                                                                                                   |
| Powered                             | Low                                | Powered                             | Low                                 | Normal operation, data is low                                                                                                                    |
| $X^2$                               | X <sup>2</sup>                     | Unpowered                           | Z <sup>3</sup>                      | Output is off                                                                                                                                    |
| Unpowered                           | Low                                | Powered                             | Low                                 | Output default low                                                                                                                               |
| Unpowered                           | High                               | Powered                             | Indeterminate                       | If a high level is applied to an input when no supply is present, then it can parasitically power the input side causing unpredictable operation |

<sup>&</sup>lt;sup>1</sup> The references to I and O in this table refer to the input side and output side of a given data path and the associated power supply.

analog.com Rev. F | 14 of 22

<sup>&</sup>lt;sup>2</sup> X = don't care.

<sup>&</sup>lt;sup>3</sup> Z = high impedance state.

#### TYPICAL PERFORMANCE CHARACTERISTICS



Figure 6. Typical Power Supply Efficiency at 5 V/5 V, 5 V/3.3 V, and 3.3 V/3.3 V



Figure 7. Typical Total Power Dissipation vs. I<sub>ISO</sub>



Figure 8. Typical Isolated Output Supply Current, I<sub>ISO</sub>, as a Function of External Load, at 5 V/5 V, 5 V/3.3 V, and 3.3 V/3.3 V



Figure 9. Typical Short-Circuit Input Current and Power vs. V<sub>DD1</sub> Supply Voltage



Figure 10. Typical V<sub>ISO</sub> Transient Load Response, 5 V Output, 10% to 90% Load Step



Figure 11. Typical Transient Load Response, 3 V Output, 10% to 90% Load Step

analog.com Rev. F | 15 of 22

### TYPICAL PERFORMANCE CHARACTERISTICS



Figure 12. Typical Transient Load Response, 5 V Input, 3.3 V Output, 10% to 90% Load Step



Figure 13. Typical V<sub>ISO</sub> = 5 V Output Voltage Ripple at 90% Load



Figure 14. Typical V<sub>ISO</sub> = 3.3 V Output Voltage Ripple at 90% Load



Figure 15. Relationship Between Output Voltage and Required Input Voltage, Under Load, to Maintain >80% Duty Factor in the PWM



Figure 16. Power Dissipation with a 30 mA Load vs. Temperature



Figure 17. Power Dissipation with a 20 mA Load vs. Temperature

analog.com Rev. F | 16 of 22

### TYPICAL PERFORMANCE CHARACTERISTICS



Figure 18. Typical Supply Current per Input Channel vs. Data Rate for 5 V and 3.3 V Operation



Figure 19. Typical Supply Current per Output Channel vs. Data Rate for 5 V and 3.3 V Operation (No Output Load)



Figure 20. Typical Supply Current per Output Channel vs. Data Rate for 5 V and 3.3 V Operation (15 pF Output Load)



Figure 21. Typical ADuM5210  $V_{DD1}$  or ADuM5212  $V_{DD2}$  Supply Current vs. Data Rate for 5 V and 3.3 V Operation



Figure 22. Typical ADuM5210  $V_{\rm DD2}$  or ADuM5212  $V_{\rm DD2}$  Supply Current vs. Data Rate for 5 V and 3.3 V Operation



Figure 23. Typical ADuM5211  $V_{DD1}$  or  $V_{DD2}$  Supply Current vs. Data Rate for 5 V and 3.3 V Operation

analog.com Rev. F | 17 of 22

#### **APPLICATIONS INFORMATION**

The dc-to-dc converter section of the ADuM5210/ADuM5211/ADuM5212 works on principles that are common to most modern power supplies. It has a split controller architecture with isolated pulse-width modulation (PWM) feedback. V<sub>DDP</sub> power is supplied to an oscillating circuit that switches current into a chip-scale air core transformer. Power transferred to the secondary side is rectified and regulated to a value between 3.135 V and 5.25 V, depending on the setpoint supplied by an external voltage divider (see Equation 1). The secondary (V<sub>ISO</sub>) side controller regulates the output by creating a PWM control signal that is sent to the primary (V<sub>DDP</sub>) side by a dedicated *i*Coupler data channel. The PWM modulates the oscillator circuit to control the power being sent to the secondary side. Feedback allows for significantly higher power and efficiency.

$$V_{ISO} = 1.25 V_{RI}^{(RI+R2)}$$
 (1)

where:

R1 is a resistor between  $V_{SEL}$  and  $GND_{ISO}$ . R2 is a resistor between  $V_{SEL}$  and  $V_{ISO}$ .

Because the output voltage can be adjusted continuously there are an infinite number of operating conditions. This data sheet addresses three discrete operating conditions in the Specifications tables. Many other combinations of input and output voltage are possible; Figure 15 depicts the supported voltage combinations at room temperature. Figure 15 was generated by fixing the  $V_{\rm ISO}$  load and decreasing the input voltage until the PWM was at 80% duty cycle. Each of the curves represents the minimum input voltage that is required for operation under this criterion. For example, if the application requires 30 mA of output current at 5 V, the minimum input voltage at  $V_{\rm DDP}$  is 4.25 V. Figure 15 also illustrates why the  $V_{\rm DDP}$  = 3.3 V input and  $V_{\rm ISO}$  = 5 V configuration is not recommended. Even at 10 mA of output current, the PWM cannot maintain less than 80% duty factor, leaving no margin to support load or temperature variations.

Typically, the ADuM5210/ADuM5211/ADuM5212 dissipate about 17% more power between room temperature and maximum temperature; therefore, the 20% PWM margin covers temperature variations.

The ADuM5210/ADuM5211/ADuM5212 implement undervoltage lockout (UVLO) with hysteresis on the primary and secondary side I/O pins as well as the  $V_{DDP}$  power input. This feature ensures that the converter does not go into oscillation due to noisy input power or slow power-on ramp rates.

#### **PCB LAYOUT**

The ADuM5210/ADuM5211/ADuM5212 digital isolators with 0.15 W *iso*Power integrated dc-to-dc converters require no external interface circuitry for the logic interfaces. Power supply bypassing with a low ESR capacitor is required, as close to the chip pads as possible. The *iso*Power inputs require several passive components to bypass the power effectively as well as set the output voltage

and bypass the core voltage regulator (see Figure 24 through Figure 26).



Figure 24. V<sub>DDP</sub> Bias and Bypass Components



Figure 25. V<sub>ISO</sub> Bias and Bypass Components

The power supply section of the ADuM5210/ADuM5211/ADuM5212 uses a 125 MHz oscillator frequency to efficiently pass power through its chip-scale transformers. Bypass capacitors are required for several operating frequencies. Noise suppression requires a low inductance, high frequency capacitor; ripple suppression and proper regulation require a large value bulk capacitor. These capacitors are most conveniently connected between Pin 9 and Pin 10 for  $V_{DDP}$  and between Pin 11 and Pin 12 for  $V_{ISO}$ . To suppress noise and reduce ripple, a parallel combination of at least two capacitors is required. The recommended capacitor values are 0.1  $\mu F$  and 10  $\mu F$  for  $V_{DD1}$ . The smaller capacitor must have a low ESR; for example, use of an NPO or X5R ceramic capacitor is advised. Ceramic capacitors are also recommended for the 10  $\mu F$  bulk capacitance. An additional 10 nF capacitor can be added in parallel if further EMI reduction is required.

Note that the total lead length between the ends of the low ESR capacitor and the input power supply pin must not exceed 2 mm.



Figure 26. Recommended PCB Layout

In applications involving high common-mode transients, ensure that board coupling across the isolation barrier is minimized. Furthermore, design the board layout such that any coupling that does occur equally affects all pins on a given component side. Failure to ensure this can cause voltage differentials between pins, exceed-

analog.com Rev. F | 18 of 22

#### **APPLICATIONS INFORMATION**

ing the absolute maximum ratings specified in Table 20, thereby leading to latch-up and/or permanent damage.

#### THERMAL ANALYSIS

The ADuM5210/ADuM5211/ADuM5212 consist of four internal die attached to a split lead frame with two die attach paddles. For the purposes of thermal analysis, the chip is treated as a thermal unit, with the highest junction temperature reflected in the  $\theta_{JA}$  from Table 15. The value of  $\theta_{JA}$  is based on measurements taken with the parts mounted on a JEDEC standard, 4-layer board with fine width traces and still air. Under normal operating conditions, the ADuM5210/ADuM5211/ADuM5212 can operate at full load across the full temperature range without derating the output current.

#### PROPAGATION DELAY PARAMETERS

Propagation delay is a parameter that describes the time it takes a logic signal to propagate through a component (see Figure 27). The propagation delay to a logic low output may differ from the propagation delay to a logic high.



Figure 27. Propagation Delay Parameters

Pulse width distortion is the maximum difference between these two propagation delay values and is an indication of how accurately the input signal timing is preserved.

Channel-to-channel matching refers to the maximum amount the propagation delay differs between channels within a single AD-uM5210/ADuM5211/ADuM5212 component.

Propagation delay skew refers to the maximum amount the propagation delay differs between multiple ADuM5210/ADuM5211/ADuM5212 devices operating under the same conditions.

### **EMI CONSIDERATIONS**

The dc-to-dc converter section of the ADuM5210/ADuM5211/ADuM5212 components must, of necessity, operate at a very high frequency to allow efficient power transfer through the small transformers. This creates high frequency currents that can propagate in circuit board ground and power planes, causing edge and dipole radiation. Grounded enclosures are recommended for applications that use these devices. If grounded enclosures are not possible, follow good RF design practices in the layout of the PCB. See the AN-0971 Application Note for the most current PCB layout recommendations for the ADuM5210/ADuM5211/ADuM5212.

# DC CORRECTNESS AND MAGNETIC FIELD IMMUNITY

Positive and negative logic transitions at the isolator input cause narrow (~1 ns) pulses to be sent to the decoder via the transformer.

The decoder is bistable and is, therefore, either set or reset by the pulses, indicating input logic transitions. In the absence of logic transitions at the input for more than 1.6  $\mu$ s, periodic sets of refresh pulses indicative of the correct input state are sent to ensure dc correctness at the output. If the decoder receives no internal pulses of more than approximately 6.4  $\mu$ s, the input side is assumed to be unpowered or nonfunctional, in which case, the isolator output is forced to a default low state by the watchdog timer circuit. This situation should occur in the ADuM5210/ADuM5211/ADuM5212 only during power-up and power-down operations.

The limitation on the ADuM5210/ADuM5211/ADuM5212 magnetic field immunity is set by the condition in which induced voltage in the transformer receiving coil is sufficiently large to either falsely set or reset the decoder. The following analysis defines the conditions under which this can occur. The 3.3 V operating condition of the ADuM5210/ADuM5211/ADuM5212 is examined because it represents the most susceptible mode of operation.

The pulses at the transformer output have an amplitude of >1.5 V. The decoder has a sensing threshold of about 0.5 V, thus establishing a 0.5 V margin in which induced voltages can be tolerated. The voltage induced across the receiving coil is given by

$$V = (-d\beta/dt) \sum \pi r_n^2; n = 1, 2, ..., N$$
 (2)

where:

 $\beta$  is the magnetic flux density (gauss). N is the number of turns in the receiving coil.  $r_0$  is the radius of the n<sup>th</sup> turn in the receiving coil (cm).

Given the geometry of the receiving coil in the ADuM5210/AD-uM5211/ADuM5212 and an imposed requirement that the induced voltage be, at most, 50% of the 0.5 V margin at the decoder, a maximum allowable magnetic field is calculated as shown in Figure 28.



Figure 28. Maximum Allowable External Magnetic Flux Density

For example, at a magnetic field frequency of 1 MHz, the maximum allowable magnetic field of 0.2 kgauss induces a voltage of 0.25 V at the receiving coil. This is about 50% of the sensing threshold and does not cause a faulty output transition. Similarly, if such an event

analog.com Rev. F | 19 of 22

#### **APPLICATIONS INFORMATION**

occurs during a transmitted pulse (and is of the worst-case polarity), it reduces the received pulse from >1.0 V to 0.75 V, which is still well above the 0.5 V sensing threshold of the decoder.

The preceding magnetic flux density values correspond to specific current magnitudes at given distances from the ADuM5210/AD-uM5211/ADuM5212 transformers. Figure 29 expresses these allowable current magnitudes as a function of frequency for selected distances. As shown in Figure 29, the ADuM5210/ADuM5211/AD-uM5212 are extremely immune and can be affected only by extremely large currents operated at high frequency very close to the component. For the 1 MHz example, a 0.5 kA current, placed 5 mm away from the ADuM5210/ADuM5211/ADuM5212, is required to affect component operation.



Figure 29. Maximum Allowable Current for Various Current-to-ADuM521x Spacings

Note that, in combinations of strong magnetic field and high frequency, any loops formed by PCB traces can induce error voltages sufficiently large to trigger the thresholds of succeeding circuitry. Exercise care in the layout of such traces to avoid this possibility.

#### POWER CONSUMPTION

The  $V_{DDP}$  power supply input provides power only to the converter. Power for the data channels is provided through  $V_{DD1}$  and  $V_{DD2}$ . These power supplies can be connected to  $V_{DDP}$  and  $V_{ISO}$ , if desired, or the supplies can receive power from an independent source. The converter should be treated as a standalone supply to be utilized at the discretion of the designer.

The  $V_{DD1}$  or  $V_{DD2}$  supply current at a given channel of the AD-uM5210/ADuM5211/ADuM5212 isolator is a function of the supply voltage, the data rate of the channel, and the output load of the channel.

For each input channel, the supply current is given by

$$I_{DDI} = I_{DDI(Q)} f \le 0.5 f_r \tag{3}$$

$$I_{DDI} = I_{DDI(D)} \times (2f - f_r) + I_{DDI(Q)} f > 0.5 f_r$$
 (4)

For each output channel, the supply current is given by

$$I_{DDO} = I_{DDO(Q)} f \le 0.5 f_r \tag{5}$$

$$I_{DDO} = (I_{DDO(D)} + (0.5 \times 10^{-3}) \times C_L \times V_{DDO}) \times (2f - f_r) + I_{DDO}$$

$$O(f) = (0.5 \times 10^{-3}) \times C_L \times V_{DDO} \times (2f - f_r) + I_{DDO} \times (2f - f_r) \times$$

#### where:

 $I_{DDI(D)}$ ,  $I_{DDO(D)}$  are the input and output dynamic supply currents per channel (mA/Mbps).

 $I_{DDI(Q)}$ ,  $I_{DDO(Q)}$  are the specified input and output quiescent supply currents (mA).

f is the input logic signal frequency (MHz); it is half the input data rate, expressed in units of Mbps.

 $f_r$  is the input stage refresh rate (Mbps).

 $C_L$  is the output load capacitance (pF).

 $V_{DDO}$  is the output supply voltage (V).

To calculate the total  $V_{DD1}$  and  $V_{DD2}$  supply current, the supply currents for each input and output channel corresponding to  $V_{DD1}$  and  $V_{DD2}$  are calculated and totaled. Figure 18 and Figure 19 show perchannel supply currents as a function of data rate for an unloaded output condition. Figure 20 shows the per-channel supply current as a function of data rate for a 15 pF output condition. Figure 21 through Figure 23 show the total  $V_{DD1}$  and  $V_{DD2}$  supply current as a function of data rate for ADuM5210/ADuM5211/ADuM5212 channel configurations.

#### **INSULATION LIFETIME**

All insulation structures eventually break down when subjected to voltage stress over a sufficiently long period. The rate of insulation degradation is dependent on the characteristics of the voltage waveform applied across the insulation. Analog Devices conducts an extensive set of evaluations to determine the lifetime of the insulation structure within the ADuM5210/ADuM5211/ADuM5212.

Accelerated life testing is performed using voltage levels higher than the rated continuous working voltage. Acceleration factors for several operating conditions are determined, allowing calculation of the time to failure at the working voltage of interest. The values shown in Table 21 summarize the maximum continuous working voltages as per IEC 60747-17. Operation at working voltages higher than the service life voltage listed leads to premature insulation failure.

analog.com Rev. F | 20 of 22

#### **OUTLINE DIMENSIONS**

| Package Drawing (Option) | Package Type | Package Description                  |
|--------------------------|--------------|--------------------------------------|
| RS-20                    | SSOP         | 20-Lead Shrink Small Outline Package |

For the latest package outline information and land patterns (footprints), go to Package Index.

## **ORDERING GUIDE**

| Model <sup>1, 2</sup> | Temperature Range (°C) | Package Description | Package Option |
|-----------------------|------------------------|---------------------|----------------|
| ADuM5210ARSZ          | -40 to +105            | 20-Lead SSOP        | RS-20          |
| ADuM5210ARSZ-RL7      | -40 to +105            | 20-Lead SSOP        | RS-20          |
| ADuM5210BRSZ          | -40 to +105            | 20-Lead SSOP        | RS-20          |
| ADuM5210BRSZ-RL7      | -40 to +105            | 20-Lead SSOP        | RS-20          |
| ADuM5210CRSZ          | -40 to +105            | 20-Lead SSOP        | RS-20          |
| ADuM5210CRSZ-RL7      | -40 to +105            | 20-Lead SSOP        | RS-20          |
| ADuM5211ARSZ          | -40 to +105            | 20-Lead SSOP        | RS-20          |
| ADuM5211ARSZ-RL7      | -40 to +105            | 20-Lead SSOP        | RS-20          |
| ADuM5211BRSZ          | -40 to +105            | 20-Lead SSOP        | RS-20          |
| ADuM5211BRSZ-RL7      | -40 to +105            | 20-Lead SSOP        | RS-20          |
| ADuM5211CRSZ          | -40 to +105            | 20-Lead SSOP        | RS-20          |
| ADuM5211CRSZ-RL7      | -40 to +105            | 20-Lead SSOP        | RS-20          |
| ADuM5212ARSZ          | -40 to +105            | 20-Lead SSOP        | RS-20          |
| ADuM5212ARSZ-RL7      | -40 to +105            | 20-Lead SSOP        | RS-20          |
| ADuM5212BRSZ          | -40 to +105            | 20-Lead SSOP        | RS-20          |
| ADuM5212BRSZ-RL7      | -40 to +105            | 20-Lead SSOP        | RS-20          |
| ADuM5212CRSZ          | -40 to +105            | 20-Lead SSOP        | RS-20          |
| ADuM5212CRSZ-RL7      | -40 to +105            | 20-Lead SSOP        | RS-20          |

<sup>&</sup>lt;sup>1</sup> The addition of an RL7 suffix designates a 7" tape and reel option.

# NUMBER OF INPUTS, MAXIMUM DATA RATE, MAXIMUM PROPAGATION DELAY, AND MAXIMUM PULSE WIDTH DISTORTION OPTIONS

| Model <sup>1</sup> | Number of Inputs,<br>V <sub>DDP</sub> Side | Number of Inputs, V <sub>ISO</sub><br>Side | Maximum Data Rate<br>(Mbps) | Maximum Propagation Delay, 5 V (ns) | Maximum Pulse Width Distortion (ns) |
|--------------------|--------------------------------------------|--------------------------------------------|-----------------------------|-------------------------------------|-------------------------------------|
| ADuM5210ARSZ       | 2                                          | 0                                          | 1                           | 75                                  | 40                                  |
| ADuM5210ARSZ-RL7   | 2                                          | 0                                          | 1                           | 75                                  | 40                                  |
| ADuM5210BRSZ       | 2                                          | 0                                          | 25                          | 40                                  | 3                                   |
| ADuM5210BRSZ-RL7   | 2                                          | 0                                          | 25                          | 40                                  | 3                                   |
| ADuM5210CRSZ       | 2                                          | 0                                          | 100                         | 15                                  | 2                                   |
| ADuM5210CRSZ-RL7   | 2                                          | 0                                          | 100                         | 15                                  | 2                                   |
| ADuM5211ARSZ       | 1                                          | 1                                          | 1                           | 75                                  | 40                                  |
| ADuM5211ARSZ-RL7   | 1                                          | 1                                          | 1                           | 75                                  | 40                                  |
| ADuM5211BRSZ       | 1                                          | 1                                          | 25                          | 40                                  | 3                                   |
| ADuM5211BRSZ-RL7   | 1                                          | 1                                          | 25                          | 40                                  | 3                                   |
| ADuM5211CRSZ       | 1                                          | 1                                          | 100                         | 15                                  | 2                                   |
| ADuM5211CRSZ-RL7   | 1                                          | 1                                          | 100                         | 15                                  | 2                                   |
| ADuM5212ARSZ       | 0                                          | 2                                          | 1                           | 75                                  | 40                                  |
| ADuM5212ARSZ-RL7   | 0                                          | 2                                          | 1                           | 75                                  | 40                                  |
| ADuM5212BRSZ       | 0                                          | 2                                          | 25                          | 40                                  | 3                                   |
| ADuM5212BRSZ-RL7   | 0                                          | 2                                          | 25                          | 40                                  | 3                                   |

analog.com Rev. F | 21 of 22

<sup>&</sup>lt;sup>2</sup> Z = RoHS Compliant Part.

## **OUTLINE DIMENSIONS**

| Model <sup>1</sup> | Number of Inputs,<br>V <sub>DDP</sub> Side | Number of Inputs, V <sub>ISO</sub><br>Side | Maximum Data Rate<br>(Mbps) | Maximum Propagation<br>Delay, 5 V (ns) | Maximum Pulse Width Distortion (ns) |
|--------------------|--------------------------------------------|--------------------------------------------|-----------------------------|----------------------------------------|-------------------------------------|
| ADuM5212CRSZ       | 0                                          | 2                                          | 100                         | 15                                     | 2                                   |
| ADuM5212CRSZ-RL7   | 0                                          | 2                                          | 100                         | 15                                     | 2                                   |

<sup>&</sup>lt;sup>1</sup> Z=RoHS Compliant Part

## **EVALUATION BOARDS**

| Model <sup>1</sup> | Package Description |
|--------------------|---------------------|
| EVAL-ADuM5211EBZ   | Evaluation Board    |

<sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part.

