# CMOS, ±5 V/+5 V, 4 Ω Dual SPST Switches #### **FEATURES** - ▶ 6.6 Ω (maximum) on resistance - > 0.9 Ω (typical) on resistance flatness - ▶ 2.7 V to 5.5 V single supply - ▶ ±2.7 V to ±5.5 V dual supply - ► Rail-to-rail operation - ▶ 10-lead MSOP package - ► Typical power consumption: <0.01 μW - ▶ TTL-/CMOS-compatible inputs #### **APPLICATIONS** - Automatic test equipment - Power routing - ▶ Communication systems - Data acquisition systems - Sample-and-hold systems - Avionics - Relay replacements - Battery-powered systems ## **GENERAL DESCRIPTION** The ADG621 is a monolithic, CMOS, single-pole, single-throw (SPST) switch. The ADG621 conducts equally well in both directions when on. The ADG621 contains two independent switches. The ADG621 is a normally open switch. The ADG621 offers low on resistance of 4 $\Omega$ , which is matched to within 0.25 $\Omega$ between channels. The ADG621 also provides low power dissipation yet offers high switching speeds. All digital inputs have 0.8 V to 2.4 V logic thresholds, ensuring TTL/CMOS compatibility when using single +5 V or dual ±5 V supplies. The ADG621 is available in a 10-lead MSOP package. ### **FUNCTIONAL BLOCK DIAGRAM** Figure 1. # **PRODUCT HIGHLIGHTS** - **1.** Low on resistance, $R_{ON}$ (4 $\Omega$ typical). - 2. Dual ±2.7 V to ±5.5 V or single +2.7 V to +5.5 V. - Low power dissipation; CMOS construction ensures low power dissipation. - 4. Tiny 10-lead MSOP package. # **TABLE OF CONTENTS** | Features | 1 | Absolute Maximum Ratings | 5 | |-----------------------------------------|-------------------------|--------------------------------------------|------| | Applications | 1 | ESD Caution | | | Functional Block Diagram | | Pin Configuration and Function Description | ıs 6 | | General Description | 1 | Typical Performance Characteristics | 7 | | Product Highlights | 1 | Test Circuits | 9 | | Specifications | | Terminology | 11 | | Dual Supply | | Outline Dimensions | | | Single Supply | 4 | Ordering Guide | 12 | | REVISION HISTORY | | | | | 4/2025—Rev. C to Rev. D | | | | | Change to Features Section | | | 1 | | Changes to On Resistance, RON Parameter | | | | | Parameter, and On-Resistance Flatness, | R <sub>FLAT(ON)</sub> P | Parameter, Table 1 | 3 | | Changes to On Resistance, RON Parameter | | | | | Parameter, and On-Resistance Flatness, | R <sub>FLAT(ON)</sub> P | Parameter, Table 2 | 4 | analog.com Rev. D | 2 of 12 ### **SPECIFICATIONS** ## **DUAL SUPPLY** $V_{DD}$ = 5 V ± 10%, $V_{SS}$ = -5 V ± 10%, GND = 0 V, unless otherwise noted. Table 1. | Parameter | +25°C | -40°C to +85°C | Unit | Test Conditions/Comments | |----------------------------------------------------------|-------|------------------------------------|---------|---------------------------------------------------------------------------| | ANALOG SWITCH | | | | | | Analog Signal Range | | V <sub>SS</sub> to V <sub>DD</sub> | V | $V_{DD} = +4.5 \text{ V}, V_{SS} = -4.5 \text{ V}$ | | On Resistance, R <sub>ON</sub> | 4 | | Ω typ | $V_S = \pm 4.5 \text{ V}$ , $I_S = -10 \text{ mA}$ , see Figure 14 | | | 6.6 | 8.6 | Ω max | | | On Resistance Match Between Channels, $\Delta R_{ON}$ | 0.25 | | Ω typ | $V_S = \pm 4.5 \text{ V}, I_S = -10 \text{ mA}$ | | | 0.55 | 0.6 | Ω max | | | On Resistance Flatness, R <sub>FLAT(ON)</sub> | 0.9 | 0.9 | Ω typ | $V_S = \pm 3.3 \text{ V, } I_S = -10 \text{ mA}$ | | | | 1.6 | Ω max | | | EAKAGE CURRENTS | | | | $V_{DD} = +5.5 \text{ V}, V_{SS} = -5.5 \text{ V}$ | | Source Off Leakage, I <sub>S</sub> (Off) | ±0.01 | | nA typ | $V_S = \pm 4.5 \text{ V}, V_D = \mp 4.5 \text{ V}, \text{ see Figure 15}$ | | | ±0.25 | ±1 | nA max | | | Drain Off Leakage, I <sub>D</sub> (Off) | ±0.01 | | nA typ | $V_S = \pm 4.5 \text{ V}, V_D = \mp 4.5 \text{ V}, \text{ see Figure 15}$ | | | ±0.25 | ±1 | nA max | | | Channel On Leakage, I <sub>D</sub> , I <sub>S</sub> (On) | ±0.01 | | nA typ | $V_S = V_D = \pm 4.5 \text{ V}$ , see Figure 16 | | | ±0.25 | ±1 | nA max | | | DIGITAL INPUTS | | | | | | Input High Voltage, V <sub>INH</sub> | | 2.4 | V min | | | Input Low Voltage, V <sub>INL</sub> | | 0.8 | V max | | | Input Current, I <sub>INL</sub> or I <sub>INH</sub> | 0.005 | | μA typ | $V_{IN} = V_{INL}$ or $V_{INH}$ | | | | ±0.1 | μA max | | | Digital Input Capacitance, C <sub>IN</sub> | 2 | | pF typ | | | DYNAMIC CHARACTERISTICS <sup>1</sup> | | | | | | t <sub>ON</sub> | 75 | | ns typ | $R_L = 300 \Omega$ , $C_L = 35 pF$ ; $V_S = 3.3 V$ , see Figure 17 | | | 120 | 155 | ns max | | | toff | 45 | | ns typ | $R_L = 300 \Omega$ , $C_L = 35 pF$ ; $V_S = 3.3 V$ , see Figure 17 | | | 70 | 85 | ns max | | | Charge Injection, Q <sub>IN,I</sub> | 110 | | pC typ | $V_S = 0 \text{ V}, R_S = 0 \Omega, C_L = 1 \text{ nF, see Figure 18}$ | | Off Isolation | -65 | | dB typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ , see Figure 19 | | Channel to Channel Crosstalk | -90 | | dB typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ , see Figure 20 | | −3 dB Bandwidth | 230 | | MHz typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ , see Figure 21 | | C <sub>S</sub> (Off) | 20 | | pF typ | f = 1 MHz | | C <sub>D</sub> (Off) | 20 | | pF typ | f = 1 MHz | | C <sub>D</sub> , C <sub>S</sub> (On) | 70 | | pF typ | f = 1 MHz | | POWER REQUIREMENTS <sup>2</sup> | | | | V <sub>DD</sub> = 5.5 V, V <sub>SS</sub> = -5.5 V | | I <sub>DD</sub> | 0.001 | | μA typ | Digital inputs = 0 V or 5.5 V | | | | 1.0 | µA max | | | Iss | 0.001 | | μA typ | Digital inputs = 0 V or 5.5 V | | | | 1.0 | µA max | | <sup>&</sup>lt;sup>1</sup> Guaranteed by design; not subject to production test. analog.com Rev. D | 3 of 12 The device is fully specified at ±5 V dual supply and at +5 V single supply only. It is possible to operate the ADG621 with unbalanced supplies or at other voltage supplies (±2.7 V to ±5.5 V dual supply, and +2.7 V to +5.5 V single supply); however, the switch characteristics change. These changes include, but are not limited to, analog signal range, on resistance, leakage, V<sub>INL</sub>, V<sub>INH</sub>, and switching times. The optimal power-up sequence for the device is ground, V<sub>DD</sub>, V<sub>SS</sub>, and then the digital inputs, before applying the analog input signal. ### **SPECIFICATIONS** # **SINGLE SUPPLY** $V_{DD}$ = 5 V ± 10%, $V_{SS}$ = 0 V, GND = 0 V, unless otherwise noted. Table 2. | Parameter | +25°C | -40°C to +85°C | Unit | Test Conditions/Comments | |----------------------------------------------------------|-------|----------------------|---------|-------------------------------------------------------------------------------------| | ANALOG SWITCH | | | | | | Analog Signal Range | | 0 to V <sub>DD</sub> | V | $V_{DD} = 4.5 \text{ V}, V_{SS} = 0 \text{ V}$ | | On Resistance, R <sub>ON</sub> | 7 | | Ω typ | $V_S = 0 \text{ V to } 4.5 \text{ V}, I_S = -10 \text{ mA}, \text{ see Figure } 14$ | | | 11 | 13.5 | Ω max | | | On Resistance Match Between Channels, $\Delta R_{ON}$ | 0.5 | | Ω typ | $V_S = 0 \text{ V to } 4.5 \text{ V, } I_S = -10 \text{ mA}$ | | | 0.85 | 1.1 | Ω max | | | On Resistance Flatness, R <sub>FLAT(ON)</sub> | 0.5 | 0.5 | Ω typ | $V_S = 1.5 \text{ V to } 3.3 \text{ V, } I_S = -10 \text{ mA}$ | | V- 7 | | 1.5 | Ω max | | | LEAKAGE CURRENTS | | | | V <sub>DD</sub> = 5.5 V | | Source Off Leakage I <sub>S</sub> (Off) | ±0.01 | | nA typ | $V_S = 1 \text{ V/4.5 V}, V_D = 4.5 \text{ V/1 V}, \text{ see Figure 15}$ | | | ±0.25 | ±1 | nA max | _ | | Drain Off Leakage I <sub>D</sub> (Off) | ±0.01 | | nA typ | V <sub>S</sub> = 1 V/4.5 V, V <sub>D</sub> = 4.5 V/1 V, see Figure 15 | | <b>5 5</b> , , | ±0.25 | ±1 | nA max | | | Channel On Leakage, I <sub>D</sub> , I <sub>S</sub> (On) | ±0.01 | | nA typ | $V_S = V_D = 1 \text{ V/4.5 V}$ , see Figure 16 | | - ' | ±0.25 | ±1 | nA max | | | DIGITAL INPUTS | | | | | | Input High Voltage, V <sub>INH</sub> | | 2.4 | V min | | | Input Low Voltage, V <sub>INL</sub> | | 0.8 | V max | | | Input Current, I <sub>INL</sub> or I <sub>INH</sub> | 0.005 | | μA typ | $V_{IN} = V_{INL}$ or $V_{INH}$ | | | | ±0.1 | μA max | | | Digital Input Capacitance, C <sub>IN</sub> | 2 | | pF typ | | | DYNAMIC CHARACTERISTICS <sup>1</sup> | | | | | | t <sub>ON</sub> | 120 | | ns typ | $R_L = 300 \Omega$ , $C_L = 35 pF$ ; $V_S = 3.3 V$ , see Figure 17 | | | 210 | 260 | ns max | | | t <sub>OFF</sub> | 50 | | ns typ | $R_L = 300 \Omega$ , $C_L = 35 pF$ ; $V_S = 3.3 V$ , see Figure 17 | | | 75 | 100 | ns max | | | Charge Injection, Q <sub>INJ</sub> | 6 | | pC typ | $V_S = 0 \text{ V}$ ; $R_S = 0 \Omega$ , $C_L = 1 \text{ nF}$ , see Figure 18 | | Off Isolation | -65 | | dB typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ , see Figure 19 | | Channel-to-Channel Crosstalk | -90 | | dB typ | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF, f = 1 MHz, see Figure 20 | | −3 dB Bandwidth | 230 | | MHz typ | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF, see Figure 21 | | C <sub>S</sub> (Off) | 20 | | pF typ | f = 1 MHz | | C <sub>D</sub> (Off) | 20 | | pF typ | f = 1 MHz | | $C_D, C_S$ (On) | 70 | | pF typ | f = 1 MHz | | POWER REQUIREMENTS <sup>2</sup> | | | | V <sub>DD</sub> = 5.5 V | | I <sub>DD</sub> | 0.001 | | μA typ | Digital Inputs = 0 V or 5.5 V | | | | 1.0 | μA max | | <sup>&</sup>lt;sup>1</sup> Guaranteed by design; not subject to production test. analog.com Rev. D | 4 of 12 The device is fully specified at ±5 V dual supply and at +5 V single supply only. It is possible to operate the ADG621 with unbalanced supplies or at other voltage supplies (±2.7 V to ±5.5 V dual supply, and +2.7 V to +5.5 V single supply); however, the switch characteristics change. These changes include, but are not limited to, analog signal range, on resistance, leakage, V<sub>INL</sub>, V<sub>INH</sub>, and switching times. The optimal power-up sequence for the device is ground, V<sub>DD</sub>, V<sub>SS</sub>, and then the digital inputs, before applying the analog input signal. # **ABSOLUTE MAXIMUM RATINGS** $T_A = 25$ °C, unless otherwise noted. Table 3 | Parameter | Rating | |-------------------------------------------------|--------------------------------------------------------------------| | V <sub>DD</sub> to V <sub>SS</sub> <sup>1</sup> | 13 V | | V <sub>DD</sub> to GND | -0.3 V to +6.5 V | | V <sub>SS</sub> to GND | +0.3 V to -6.5 V | | Analog Inputs <sup>2</sup> | $V_{SS} - 0.3 \text{ V to } V_{DD} + 0.3 \text{ V}$ | | Digital Inputs <sup>2</sup> | -0.3 V to V <sub>DD</sub> + 0.3 V or 30 mA, whichever occurs first | | Peak Current, Sx or Dx | 100 mA (pulsed at 1 ms,10% duty cycle maximum) | | Continuous Current, S or D | 50 mA | | Operating Temperature Range Industrial | -40°C to +85°C | | Storage Temperature Range | -65°C to +150°C | | Junction Temperature | 150°C | | MSOP Package | | | $\theta_{JA}$ Thermal Impedance | 206°C/W | | $\theta_{\text{JC}}$ Thermal Impedance | 44°C/W | | Lead Soldering | | | Lead Temperature, Soldering (10 sec) | 300°C | | Infrared (IR) Reflow, Peak<br>Temperature | 220°C | | Pb-Free Soldering | | | Reflow, Peak Temperature | 260 (+0/-5)°C | | Time at Peak Temperature | 20 sec to 40 sec | - The device is fully specified at ±5 V dual supply and at +5 V single supply only. It is possible to operate the ADG621 with unbalanced supplies or at other voltage supplies (±2.7 V to ±5.5 V, and 2.7 V to 5.5 V); however, the switch characteristics change. These changes include, but are not limited to, analog signal range, on resistance, leakage, V<sub>INL</sub>, V<sub>INH</sub>, and switching times. The optimal power-up sequence for the device is ground, V<sub>DD</sub>, V<sub>SS</sub>, and then the digital inputs, before applying the analog input signal. - Overvoltages at INx, S, or D must be clamped by internal diodes. Limit currents to the maximum ratings given. Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability. Only one absolute maximum rating can be applied at any one time. #### **ESD CAUTION** ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. analog.com Rev. D | 5 of 12 # PIN CONFIGURATION AND FUNCTION DESCRIPTIONS Figure 2. Pin Configuration ## Table 4. Pin Function Descriptions | Pin No. | Mnemonic | Description | |---------|-----------------|-------------------------------------------------------------------------------------------------------------------------------| | 1, 7 | S1, S2 | Source Terminals. S1 and S2 can be inputs or outputs. | | 2, 8 | D1, D2 | Drain Terminals. D1 and D2 can be inputs or outputs. | | 3, 9 | IN2, IN1 | Control Inputs. | | 4 | GND | Ground (0 V) Reference. | | 5 | $V_{SS}$ | Most Negative Power Supply in a Dual-Supply Application. In single-supply applications, tie this pin to ground at the device. | | 6 | NIC | Not Internally Connected. | | 10 | V <sub>DD</sub> | Most Positive Power Supply Potential. | # Table 5. Truth Table | INx | Switch Sx Condition | | |-----|---------------------|--| | 0 | Off | | | 1 | On | | analog.com Rev. D | 6 of 12 ### **TYPICAL PERFORMANCE CHARACTERISTICS** Figure 3. On Resistance vs. V<sub>D</sub>, V<sub>S</sub> (Dual Supply) Figure 4. On Resistance vs. V<sub>D</sub>, V<sub>S</sub> (Single Supply) Figure 5. On Resistance vs. V<sub>D</sub>, V<sub>S</sub> for Different Temperatures (Dual Supply) Figure 6. On Resistance vs. V<sub>D</sub>, V<sub>S</sub> for Different Temperature (Single Supply) Figure 7. Leakage Current vs. Temperature (Dual Supply) Figure 8. Leakage Current vs. Temperature (Single Supply) analog.com Rev. D | 7 of 12 ## TYPICAL PERFORMANCE CHARACTERISTICS Figure 9. Charge Injection vs. Source Voltage (V<sub>S</sub>) Figure 10. $t_{ON}/t_{OFF}$ Times vs. Temperature Figure 11. Off Isolation vs. Frequency Figure 12. Crosstalk vs. Frequency Figure 13. Bandwidth vs. Frequency analog.com Rev. D | 8 of 12 # **TEST CIRCUITS** Figure 14. On Resistance Figure 15. Off Leakage Figure 16. On Leakage Figure 17. Switching Times ( $t_{ON}$ , $t_{OFF}$ ) Figure 18. Charge Injection analog.com Rev. D | 9 of 12 # **TEST CIRCUITS** Figure 19. Off Isolation Figure 20. Channel to Channel Crosstalk Figure 21. Bandwidth analog.com Rev. D | 10 of 12 #### **TERMINOLOGY** #### $I_{DD}$ I<sub>DD</sub> is the positive supply current. #### ISS I<sub>SS</sub> is the negative supply current. ### $V_D(V_S)$ $\mbox{\ensuremath{V_D}}$ and $\mbox{\ensuremath{V_S}}$ are the analog voltages on Terminal D and Terminal S, respectively. ### RON R<sub>ON</sub> is the ohmic resistance between Terminal D and Terminal S. # R<sub>FLAT (ON)</sub> On resistance flatness is defined as the difference between the maximum and minimum value of on resistance as measured over the specified analog signal range. # $\Delta R_{ON}$ $\Delta R_{ON}$ is the on resistance match between any two channels. ## Is (Off) I<sub>S</sub> (Off) is the source leakage current with the switch off. # ID (Off) I<sub>D</sub> (Off) is the drain leakage current with the switch off. # ID, IS (On) $I_D$ (On) and $I_S$ (On) are the channel leakage currents with the switch on. ### $V_{INI}$ V<sub>INI</sub> is the maximum input voltage for Logic 0. # $V_{\text{INH}}$ V<sub>INH</sub> is the minimum input voltage for Logic 1. ### I<sub>INL</sub> (I<sub>INH</sub>) I<sub>INL</sub> and I<sub>INH</sub> are the input currents of the digital input. ### C<sub>S</sub> (Off) $C_{S}$ (Off) is the off switch source capacitance, measured with reference to ground. # C<sub>D</sub> (Off) $C_{\text{D}}$ (Off) is the off switch drain capacitance, measured with reference to ground. # C<sub>D</sub>, C<sub>S</sub> (On) $C_D$ (On) and $C_S$ (On) are the on switch capacitances, measured with reference to ground. ### CIN C<sub>IN</sub> is the digital input capacitance. #### ton $t_{ON}$ is the delay time between the 50% and the 90% points of the digital input and switch on condition. #### t<sub>OFF</sub> $t_{\text{OFF}}$ is the delay time between the 50% and the 90% points of the digital input and switch off condition. # **Charge Injection** Charge injection, $Q_{\text{INJ}}$ , is a measure of the glitch impulse transferred from the digital input to the analog output during on and off switching. #### Off Isolation Off isolation is a measure of an unwanted signal coupling through an off switch. #### Crosstalk Crosstalk is a measure of an unwanted signal that is coupled through from one channel to another as a result of parasitic capacitance. ### -3 dB Bandwidth -3 dB bandwidth is the frequency at which the output is attenuated by -3 dB. #### On Response On response is the frequency response of the on switch. #### **Insertion Loss** Insertion loss is the attenuation between the input and output ports of the switch when the switch is in the on condition and is due to the on resistance of the switch. analog.com Rev. D | 11 of 12 # **OUTLINE DIMENSIONS** | Package Drawing (Option) | Package Type | Package Description | |--------------------------|--------------|------------------------------------| | RM-10 | MSOP | 10-Lead Mini Small Outline Package | ## **ORDERING GUIDE** | Model <sup>1</sup> | Temperature Range | Package Description | Packing Quantity | Package Option | Marking Code <sup>2</sup> | |--------------------|-------------------|-------------------------------------------|------------------|----------------|---------------------------| | ADG621BRMZ | -40°C to +85°C | 10-Lead Mini Small Outline Package [MSOP] | Tube, 50 | RM-10 | SXB# | | ADG621BRMZ-REEL | -40°C to +85°C | 10-Lead Mini Small Outline Package [MSOP] | Reel, 3000 | RM-10 | SXB# | <sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part. $<sup>^{2}\,\,</sup>$ # denotes RoHS compliant product; may be top or bottom marked.