

−2 V to 70 V Wide Input Voltage Range, 2.7 MHz High Bandwidth, Current-Sense Amplifier with PWM Rejection and Gain 50 V/V

#### **FEATURES**

- ▶ 2.7 MHz small signal, -3 dB bandwidth
- ► In-package Trim Core (DigiTrim<sup>™</sup>)
  - ► Precision without chopping and/or auto-zero
  - ► Typical ±0.26 μV/°C offset drift
  - Maximum ±200 μV voltage-offset over temperature range
  - ► Typical DC CMRR: 142 dB
  - ► Typical AC CMRR at 50 kHz: 96 dB
- ► Wide common-mode input voltage range
  - ► -2 V to +70 V, continuous operation
  - ► -20 V to +85 V, continuous survival
- ► Initial gain: 50 V/V
- ► Wide operating temperature range: -40°C to +125°C
- ▶ Bidirectional operation
- ▶ 2.9 V to 5.5 V power-supply operating range
- ► Available in 8-lead SOIC\_N, 8-lead MSOP, and 10lead MSOP packages
- ► AEC-Q100 qualified for automotive applications

#### **APPLICATIONS**

- ► In-phase or High-side current sensing in
  - ▶ BLDC motors, Low-inductance motors
  - ▶ Bidirectional 48 V to 12 V DC-DC converters
  - Solenoid controls
  - Power rail monitoring
- Low-side current sensing
- ▶ Datacenter power supply unit (PSU) and battery backup unit (BBU)

#### TYPICAL APPLICATION CIRCUIT



Figure 1. AD8411A in BLDC Motor Control Application

#### **GENERAL DESCRIPTION**

The AD8411A<sup>1</sup> is a high-voltage, high-bandwidth current-sense amplifier. The device features an initial gain of 50 V/V, with a 2.7 MHz bandwidth with a maximum ±0.15% gain error over the entire temperature range. The buffered output voltage directly interfaces with any typical converter. The AD8411A has a minimum DC common-mode rejection ratio (CMRR) of 123 dB from -2 V to +70 V. The AD8411A performs bidirectional current measurements across a shunt resistor in various industrial and automotive applications.

The AD8411A offers breakthrough performance throughout the -40°C to +125°C temperature range. The device features an in-package trim core, which leads to a typical offset drift of ±0.26 μV/°C (based on Box Method, see *Figure 57*) throughout the operating temperature range and the common-mode voltage range without the need for chopping and auto-zero clocks (which could lead to intermodulation in the application). The device includes circuitry to achieve a wide input common-mode range and balanced input bias currents, regardless of input differential voltage or common-mode voltage, and circuitry to achieve ultralow CMRR drift. The device also includes circuitry to enable output accuracy in the presence of pulse-width modulation (PWM) type input common-mode voltages. The AD8411A is available in 8-lead SOIC\_N, 8-lead MSOP, and 10-lead MSOP packages.



Figure 2. Input Common-Mode Step Response (0 V to 60 V), VS = 5 V, Inputs Shorted

Protected by U.S. patent numbers 10,312,865 and 10,587,228



−2 V to 70 V Wide Input Voltage Range, 2.7 MHz High Bandwidth, Current-Sense Amplifier with PWM Rejection and Gain 50 V/V

## **FUNCTIONAL BLOCK DIAGRAM**



Figure 3. Functional Block Diagram

# **TABLE OF CONTENTS**

| Features                                     | 1  |
|----------------------------------------------|----|
| Applications                                 | 1  |
| TYPICAL APPLICATION CIRCUIT                  | 1  |
| General Description                          | 1  |
| FUNCTIONAL BLOCK DIAGRAM                     | 2  |
| Revision History                             | 5  |
| Specifications                               | 6  |
| Absolute Maximum Ratings                     |    |
| Thermal Resistance                           |    |
| Electrostatic Discharge (ESD) Ratings        | 10 |
| ESD Ratings for AD8411A                      | 10 |
| ESD Caution                                  | 10 |
| Pin Configurations and Function Descriptions | 11 |
| Pin Descriptions                             | 11 |
| Pin Descriptions                             | 12 |
| Typical Performance Characteristics          | 13 |
| Theory of Operation                          | 20 |
| Current Sense Layout Guidelines              | 21 |
| Choosing a Shunt Resistor                    | 21 |
| Shunt Resistor Connection                    | 21 |
| Output Offset Adjustment                     | 22 |
| Unidirectional Operation                     | 22 |
| Bidirectional Operation                      | 23 |
| External Referenced Output                   | 23 |
| Splitting the Supply                         | 24 |
| Splitting an External Reference              | 24 |
| Offset Voltage Terminology                   | 25 |
| Applications Information                     | 27 |
| Motor Control                                | 27 |
| Solenoid Control                             | 28 |
| Input Filter                                 | 30 |
| Overcurrent Detection                        | 31 |
| Pinout Option Engineered for FMEA            | 33 |
| OUTLINE DIMENSIONS                           | 35 |

## **Data Sheet**

| AUTOMOTIVE PRODUCTS | 36 |
|---------------------|----|
| Ordering Guide      | 37 |
| EVALUATION BOARDS   | 37 |

# **REVISION HISTORY**

| REVISION | DATE   | DESCRIPTION                                                                 | PAGES<br>CHANGED |
|----------|--------|-----------------------------------------------------------------------------|------------------|
| С        | 2/25   | Updated Electrical Characteristics table                                    | 4                |
|          |        | Updated Equation 2                                                          | 23               |
| В        | 10/24  | Updated General Description, Features, Applications                         | 1                |
|          |        | Updated Electrical Characteristics table                                    | 6–8              |
|          |        | Added Thermal Resistance (Table 3)                                          | 9                |
|          |        | Added ESD Ratings tables (Table 4, Table 5, and Table 6)                    | 10               |
|          |        | Added 10-Lead MSOP Pin Configuration (Figure 5), Pin Descriptions (Table 8) | 12               |
|          |        | Added Note 2                                                                | 12               |
|          |        | Rearranged Typical Performance Characteristics 6-47                         | 13–19            |
|          |        | Updated Figure 58                                                           | 26               |
|          |        | Added Pinout Option Engineered for FMEA section                             | 33               |
|          |        | Updated Outline Dimensions (Figure 69)                                      | 36               |
|          |        | Updated Ordering Guide, Evaluation Boards                                   | 37               |
| Α        | 7/2023 | Changes to Data Sheet Title                                                 | 1                |
|          |        | Changes to Features Section                                                 | 1                |
|          |        | Changes to General Description Section                                      | 1                |
|          |        | Changes to Table 3                                                          | 6                |
|          |        | Added Table 4, Renumbered Sequentially                                      | 6                |
|          |        | Changes to Typical Performance Characteristics Section                      | 8                |
|          |        | Added Figure 11, Renumbered Sequentially                                    | 9                |
|          |        | Added Current Sense Layout Guidelines Section                               | 16               |
|          |        | Added Choosing a Shunt Resistor Section                                     | 16               |
|          |        | Added Shunt Resistor Connection Section, Figure 48, and Figure 49           | 16               |
|          |        | Changes to Box Method Section                                               | 19               |
|          |        | Changes to Bowtie Method Section                                            | 19               |
|          |        | Updated Outline Dimensions                                                  | 24               |
|          |        | Changes to Ordering Guide                                                   | 24               |
|          |        | Changes to Evaluation Boards                                                | 24               |
|          |        | Added Automotive Products Section                                           | 24               |
| 0        | 4/23   | Initial release                                                             |                  |

analog.com Rev B 5 of 38

## **SPECIFICATIONS**

### **Table 1. Electrical Characteristics**

 $(T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C (operating temperature range)}$ , supply voltage  $(V_S) = 5 \text{ V}$ , ground (GND) = 0 V, Input Common-Mode Voltage (VCM) = -IN, +IN = 12 V, and  $V_{REF}1 = V_{REF}2 = 2.5 \text{ V}$ , unless otherwise noted.)

| PARAMETER                                | SYMBOL                                                                               | CONDITIONS                                                                                        | MIN   | TYP   | MAX   | UNITS  |
|------------------------------------------|--------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-------|-------|-------|--------|
| GAIN                                     |                                                                                      |                                                                                                   |       |       |       |        |
| Initial                                  | Av                                                                                   |                                                                                                   |       | 50    |       | V/V    |
| Initial Error Over<br>Temperature        | A <sub>V_ERROR</sub>                                                                 | Specified temperature range                                                                       |       |       | 0.15  | %      |
| Initial Gain vs.<br>Temperature          |                                                                                      |                                                                                                   |       |       | ±6    | ppm/°C |
| VOLTAGE-OFFSET (Refer                    | red to input (                                                                       | RTI))                                                                                             |       |       |       |        |
| Over Temperature                         | Vos                                                                                  | Specified temperature range¹                                                                      |       |       | ±200  | μV     |
|                                          |                                                                                      | Box method (See Figure 58)                                                                        |       | ±0.26 | ±0.75 | μV/°C  |
| Offset Drift                             | V <sub>os_TC</sub>                                                                   | Bowtie method (-40°C to<br>25°C) (see Figure 59)                                                  |       |       | ±2.03 | μV/°C  |
|                                          |                                                                                      | Bowtie method (25°C to<br>125°C) (see Figure 59)                                                  |       |       | ±1.65 | μV/°C  |
| INPUT                                    |                                                                                      |                                                                                                   |       |       |       |        |
|                                          |                                                                                      | +IN = -IN = 0 V,<br>$V_S = V_{REF}1 = 5 V, V_{REF}2 = 0 V$                                        | -11.0 |       |       | μΑ     |
|                                          |                                                                                      | $+IN = -IN = 12 V,$ $V_S = V_{REF}1 = V_{REF}2 = 0 V,$ $T_A = 25^{\circ}C$                        |       | 44    |       | μΑ     |
| Total Input-Bias<br>Current <sup>2</sup> | I <sub>B</sub>                                                                       | +IN = -IN = 12 V,<br>$V_S = V_{REF}1 = 5 V, V_{REF}2 = 0 V$                                       |       |       | 350   | μА     |
| Current                                  |                                                                                      | $+IN = -IN = 48 \text{ V},$ $V_S = V_{REF}1 = V_{REF}2 = 0 \text{ V},$ $T_A = 25^{\circ}\text{C}$ |       | 178   |       | μΑ     |
|                                          | $+IN = -IN = 48 \text{ V},$ $V_S = V_{REF}1 = 5 \text{ V},$ $V_{REF}2 = 0 \text{ V}$ |                                                                                                   |       | 484   | μΑ    |        |
|                                          |                                                                                      | +IN = -IN = 0 V                                                                                   |       |       | 1.0   | μΑ     |
| Input Offset Current                     | los                                                                                  | +IN = -IN = 12 V                                                                                  |       |       | 2.5   | μΑ     |
|                                          |                                                                                      | +IN = -IN = 48 V                                                                                  |       |       | 2.7   | μΑ     |
| Input Voltage Range                      | IVR                                                                                  | Common mode, continuous                                                                           | -2    |       | +70   | V      |

analog.com Rev B | 6 of 38

 $(T_A = -40 ^{\circ}\text{C to } +125 ^{\circ}\text{C (operating temperature range)}$ , supply voltage  $(V_S) = 5 \text{ V}$ , ground (GND) = 0 V, Input Common-Mode Voltage (VCM) = -IN, +IN = 12 V, and  $V_{REF}1 = V_{REF}2 = 2.5 \text{ V}$ , unless otherwise noted.)

| PARAMETER                                              | SYMBOL            | CONDITIONS                                                                                                                        | MIN   | TYP | MAX            | UNITS  |
|--------------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------|-------|-----|----------------|--------|
| Common-Mode                                            |                   | Specified temperature range, DC, $V_{CM} = -2 \text{ V to } +70 \text{ V}$                                                        | 123   | 142 |                | dB     |
| Rejection Ratio                                        | CMRR              | T <sub>A</sub> = 25°C, frequency = 10 kHz                                                                                         |       | 110 |                | dB     |
|                                                        |                   | T <sub>A</sub> = 25°C, frequency = 50 kHz                                                                                         |       | 96  |                | dB     |
| OUTPUT                                                 |                   |                                                                                                                                   |       |     |                |        |
| Voltage Swing to GND<br>(OUT - GND)                    |                   | Load resistance ( $R_L$ ) = 10 k $\Omega$                                                                                         |       |     | 5              | mV     |
| Voltage Swing to V <sub>s</sub> (V <sub>s</sub> - OUT) |                   | Load resistance ( $R_L$ ) = 10 k $\Omega$                                                                                         |       |     | 16             | mV     |
| Output Resistance                                      | R <sub>out</sub>  | T <sub>A</sub> = 25°C                                                                                                             |       | 0.2 |                | Ω      |
| Maximum Capacitive-<br>Load                            | $C_Load$          | No continuous oscillation,<br>T <sub>A</sub> = 25°C                                                                               |       | 4.7 |                | nF     |
| DYNAMIC RESPONSE                                       |                   |                                                                                                                                   |       | •   |                |        |
| Small Signal, –3 dB<br>Bandwidth                       | f <sub>-3dB</sub> | T <sub>A</sub> = 25°C                                                                                                             |       | 2.7 |                | MHz    |
| Slew Rate                                              | SR                | T <sub>A</sub> = 25°C                                                                                                             |       | 10  |                | V/µs   |
| NOISE                                                  |                   |                                                                                                                                   |       |     |                |        |
| 0.1 Hz to 10 Hz (RTI)                                  | $V_{N, p-p}$      | T <sub>A</sub> = 25°C                                                                                                             |       | 7.5 |                | μV p-p |
| Spectral Density, 1 kHz<br>(RTI)                       | V <sub>N</sub>    | T <sub>A</sub> = 25°C                                                                                                             |       | 40  |                | nV/√Hz |
| Spectral Density, 10<br>kHz (RTI)                      | V <sub>N</sub>    | T <sub>A</sub> = 25°C                                                                                                             |       | 30  |                | nV/√Hz |
| OFFSET ADJUSTMENT                                      |                   |                                                                                                                                   |       |     |                |        |
| Ratiometric Accuracy <sup>3</sup>                      |                   | V <sub>REF</sub> pins divider to supply                                                                                           | 0.499 |     | 0.501          | V/V    |
| Accuracy, Referred to the Output (RTO)                 |                   | V <sub>REF</sub> error when using an external reference of 2.5 V applied to V <sub>REF</sub> 1 and V <sub>REF</sub> 2 in parallel |       |     | ±1             | mV/V   |
| V <sub>REF</sub> 1,2 Input Voltage<br>Range            |                   |                                                                                                                                   | GND   |     | V <sub>s</sub> | V      |
| V <sub>REF</sub> 1,2 Divider Resistor<br>Values        |                   |                                                                                                                                   |       | 60  |                | kΩ     |
| POWER SUPPLY                                           | •                 |                                                                                                                                   |       |     | •              |        |
| Operating Voltage<br>Range                             | Vs                |                                                                                                                                   | 2.9   |     | 5.5            | V      |

analog.com Rev B | 7 of 38

 $(T_A = -40$ °C to +125°C (operating temperature range), supply voltage  $(V_S) = 5$  V, ground (GND) = 0 V, Input Common-Mode Voltage (VCM) = -IN, +IN =12 V, and  $V_{REF}1 = V_{REF}2 = 2.5$  V, unless otherwise noted.)

| PARAMETER                       | SYMBOL         | CONDITIONS                                                                   | MIN | TYP | MAX  | UNITS |
|---------------------------------|----------------|------------------------------------------------------------------------------|-----|-----|------|-------|
| Quiescent Current               | l <sub>q</sub> | Output voltage $(V_{OUT}) = 2.5 \text{ V}$<br>DC, $T_A = 25^{\circ}\text{C}$ |     | 7.8 |      | mA    |
|                                 |                | V <sub>OUT</sub> = 2.5 V DC                                                  |     |     | 10.8 | mA    |
| Power Supply<br>Rejection Ratio | PSRR           | V <sub>s</sub> from 3 V to 5 V, Specified temperature range                  | 84  | 120 |      | dB    |
| TEMPERATURE RANGE               |                |                                                                              |     |     |      |       |
| For Specified<br>Performance    |                | Operating temperature range                                                  | -40 |     | +125 | °C    |

Guaranteed by test and characterization

analog.com Rev B 8 of 38

<sup>&</sup>lt;sup>2</sup> To see input bias current per pin, see *Figure 15* and *Figure 16*.

 $_{3}$  The offset adjustment is ratiometric to the power supply when  $V_{REF}1$  and  $V_{REF}2$  are used as dividers between the supplies.

## **ABSOLUTE MAXIMUM RATINGS**

 $T_A = 25$ °C, unless otherwise specified.

**Table 2. Absolute Maximum Ratings** 

| PARAMETER                                                | RATING                                |  |
|----------------------------------------------------------|---------------------------------------|--|
| Supply Voltage (V <sub>s</sub> to GND)                   | 6V                                    |  |
| Input Voltage Range, Continuous Common-Mode (+IN to GND) | -20V to +85V                          |  |
| Input Voltage Range, Continuous Common-Mode (–IN to GND) | -20V to +85V                          |  |
| Input Voltage Range, Differential (+IN to −IN)           | ± 20V                                 |  |
| V <sub>REF</sub> 1, V <sub>REF</sub> 2                   | GND - 0.3 V to V <sub>S</sub> + 0.3 V |  |
| Reverse Supply Voltage                                   | 0.3V                                  |  |
| Operating Temperature Range                              | -40°C to +125°C                       |  |
| Storage Temperature Range                                | -65°C to +150°C                       |  |
| Output Short-Circuit Duration                            | Indefinite                            |  |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

#### **Thermal Resistance**

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Careful attention to PCB thermal design is required.

 $\theta_{JA}$  is the natural convection, junction-to-ambient thermal resistance measured in a one cubic foot sealed enclosure.  $\theta_{JCT}$  is the junction-to-case thermal resistance.

**Table 3. Thermal Resistance** 

| Package Type <sup>1</sup> | θ <sub>JA</sub> | θ <sub>ЈВ</sub> | θ <sub>ЈСТ</sub> | Unit |
|---------------------------|-----------------|-----------------|------------------|------|
| R-8                       | 142.8           | 140.6           | 64.01            | °C/W |
| RM-8                      | 152             | 120.6           | 59.7             | °C/W |
| RM-10                     | 172.6           | 144.2           | 33.3             | °C/W |

<sup>&</sup>lt;sup>1</sup> Thermal impedance simulated values are based on a JEDEC 2S2P thermal test board for  $\theta_{JA}$ , JEDEC 2S2P thermal impedance with ring style cold plate attached to PCB for  $\theta_{JB}$ , and a JEDEC 1S0P thermal test board for  $\theta_{JCT}$ . See JEDEC JESD-51.

analog.com Rev B | 9 of 38

## **Electrostatic Discharge (ESD) Ratings**

The following ESD information is provided for handling of ESD-sensitive devices in an ESD protected area only.

Human body model (HBM) per ANSI/ESDA/JEDEC JS-001.

Field-induced robotic charged device model (FICDM) per ANSI/ESDA/JEDEC JS-002

## **ESD Ratings for AD8411A**

#### Table 4. AD8411A, 8-Lead SOIC\_N

| ESD Model | Withstand Threshold (V) | Class |
|-----------|-------------------------|-------|
| НВМ       | ±4000                   | 3A    |
| FICDM     | ±1000                   | C3    |

#### Table 5. AD8411A, 8-Lead MSOP

| ESD Model | Withstand Threshold (V) | Class |
|-----------|-------------------------|-------|
| НВМ       | ±4000                   | 3A    |
| FICDM     | ±1250                   | C3    |

#### Table 6. AD8411A, 10-Lead MSOP

| ESD Model | Withstand Threshold (V) | Class |
|-----------|-------------------------|-------|
| FICDM     | ±1000                   | C3    |

## **ESD Caution**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

analog.com Rev B | 10 of 38

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 4. 8-Lead MSOP and 8-Lead SOIC Pin Configuration

# **Pin Descriptions**

## **Table 7. Pin Descriptions**

| PIN | NAME               | DESCRIPTION              |
|-----|--------------------|--------------------------|
| 1   | -IN                | Negative Input.          |
| 2   | GND                | Ground.                  |
| 3   | V <sub>REF</sub> 2 | Reference Input 2.       |
| 4   | NC                 | No Connect. <sup>1</sup> |
| 5   | OUT                | Output.                  |
| 6   | Vs                 | Supply Voltage.          |
| 7   | V <sub>REF</sub> 1 | Reference Input 1.       |
| 8   | +IN                | Positive Input.          |

analog.com Rev B 11 of 38



Figure 5. 10-Lead MSOP Pin Configuration

## **Pin Descriptions**

## **Table 8. Pin Descriptions**

| PIN | NAME               | DESCRIPTION              |  |
|-----|--------------------|--------------------------|--|
| 1   | -IN                | Negative Input.          |  |
| 2   | NC                 | No Connect. <sup>2</sup> |  |
| 3   | GND                | Ground.                  |  |
| 4   | V <sub>REF</sub> 2 | Reference Input 2.       |  |
| 5   | NC                 | No Connect. <sup>1</sup> |  |
| 6   | OUT                | Output.                  |  |
| 7   | Vs                 | Supply Voltage.          |  |
| 8   | V <sub>REF</sub> 1 | Reference Input 1.       |  |
| 9   | NC                 | No Connect. <sup>2</sup> |  |
| 10  | +IN                | Positive Input.          |  |

This pin is connected internally to the die. It can be left floating or tied to GND.

analog.com Rev B | 12 of 38

This pin is not connected internally and is used for FMEA requirement to isolate the voltages at the input pins. It should be left floating.

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 6. Offset Voltage vs. Temperature



Figure 8. CMRR vs. Frequency



Figure 10. Input Common-Mode Step Response (0 V to 12 V),  $V_s = 5 V$ , Inputs Shorted



Figure 7. Offset Voltage vs. Temperature,



Figure 9. Typical Small Signal Bandwidth,



Figure 11. Input Common-Mode Step Response (0 V to 48 V),  $V_s = 5 V$ , Inputs Shorted

analog.com Rev B | 13 of 38



Figure 12. Offset Voltage vs. Common-Mode Voltage



Figure 14. Total Output Error vs. Differential Input Voltage



Figure 16. Bias Current Per Input Pin vs. VCM,  $V_S = 0 V$ ,  $R_L = 10 k \Omega$ 



Figure 13. Gain Error vs. Temperature



Figure 15. Bias Current Per Input Pin vs. VCM,  $V_s = 5 V$ 



Figure 17. Input Offset Current vs. VCM at Various Temperatures

analog.com Rev B | 14 of 38



Figure 18. Supply Current vs. Input VCM at Various Temperatures and Supply Voltages



Figure 20. Rise Time,  $V_S = 2.9 V$ 



Figure 22. Fall Time,  $V_S = 2.9 V$ 



Figure 19. Supply Current vs. Temperature at Various Supply Voltages



Figure 21. Rise Time,  $V_S = 5 V$ 



Figure 23. Fall Time,  $V_s = 5 V$ 

analog.com Rev B | 15 of 38



ZV/DIV INPUT

80mV/DIV

TIME (0.25µs/DIV)

Figure 24. Differential Overload Recovery, Rising,  $V_s = 2.9 \text{ V}$ 

Figure 25. Differential Overload Recovery, Rising,  $V_s = 5 V$ 





Figure 26. Differential Overload Recovery, Falling,  $V_s = 2.9 \text{ V}$ 

Figure 27. Differential Overload Recovery, Falling,  $V_s = 5 V$ 





Figure 28. Small Signal Response for Various Capacitive Loads

Figure 29. Large Signal Response, Rising,  $V_s = 5 V$ 

analog.com Rev B | 16 of 38



Figure 30. Large Signal Response, Falling,  $V_s = 5 V$ 



Figure 32. Maximum Output Source Current vs.
Temperature at Various Supply Voltages



Figure 34. Output Voltage Range from Ground vs. Output
Sink Current



Figure 31. Maximum Output Sink Current vs. Temperature at Various Supply Voltages



Figure 33. Output Voltage Range from Positive Rail vs.
Output Source Current



Figure 35. Start-Up Response

analog.com Rev B | 17 of 38



Figure 36. Gain Nonlinearity vs. Output Voltage,  $V_s = 5 V$ 



Figure 38. Spectral Density, RTI



Figure 40. Total Harmonic Distortion + Noise (THD + N) vs. Frequency



Figure 37. PSRR vs. Frequency



Figure 39. 0.1 Hz to 10 Hz Noise, RTI



Figure 41. Output Response for 100 kHz, 20% Duty-Cycle, Sawtooth Waveform, Input Voltage(V<sub>IN</sub>) = 4mVp-p

analog.com Rev B | 18 of 38



Figure 42. Output Response for 100 kHz, 80% Duty-Cycle, Sawtooth Waveform, Input Voltage( $V_{IN}$ ) = 4mVp-p



Figure 44. CMRR Distribution



Figure 46. Gain Error Distribution



Figure 43. CMRR vs. Temperature



Figure 45. Offset Voltage (VOS) Distribution, RTO



Figure 47. Gain Error Drift Distribution

analog.com Rev B | 19 of 38

#### THEORY OF OPERATION

The AD8411A is a wide input voltage range, high bandwidth current-sense amplifier with PWM rejection that uses a unique architecture to accurately amplify the small differential current shunt voltages in the presence of rapidly changing common-mode voltages.

In typical applications, the AD8411A measures the current by amplifying the voltage across a shunt resistor connected to the inputs by a gain of 50 V/V (see Figure 49).

The AD8411A design provides excellent common-mode rejection, even with PWM common-mode inputs that can change at fast rates, such as 1 V/ns. The AD8411A has internal deglitch circuitry that helps to reduce the negative effects (such as the amplitude and settling time) of the output response in the presence of common-mode PWM input signals typically found in the applications for current-sense amplifiers. When there is a large common-mode transient at the input of the AD8411A, the output of the AD8411A is held at the last value for about 1  $\mu$ s. This allows the change in the amplitude of the output of the AD8411A after a VCM step to remain low and undisturbed. After the typical 1  $\mu$ s deglitch time, the output begins to settle to the appropriate value based on the differential voltage across the shunt resistor at the inputs (see Figure 10 and Figure 11).



Figure 48. Typical Application

The AD8411A features an in-package trim core, which leads to a typical offset drift of  $\pm 0.26~\mu\text{V}/^{\circ}\text{C}$  throughout the operating temperature range and the common-mode voltage range without the need for chopping and autozero clocks (which can lead to intermodulation in the application). This architecture does not compromise bandwidth, which is typically rated at 2.7 MHz.

The reference input pins,  $V_{REF}1$  and  $V_{REF}2$ , are connected through 60 k $\Omega$  resistors to the positive input of the main amplifier, which allows the output offset to be adjusted anywhere in the output operating range. The gain is 1 V/V from the reference pins to the output when the reference pins are used in parallel. When the reference pins are used to divide the supply, the gain is 0.5 V/V.

The AD8411A offers breakthrough performance without compromising the robust application needs typical of solenoid control, motor control, or DC-DC converters. The ability to reject PWM input common-mode voltages, and the DigiTrim™ architecture providing low offset and offset drift, allows the AD8411A to deliver total accuracy for these demanding applications.

analog.com Rev B | 20 of 38

## **CURRENT SENSE LAYOUT GUIDELINES**

### **Choosing a Shunt Resistor**

There are different factors to consider in selecting the appropriate shunt resistor, including the resistor value, size, cost, tolerance, power dissipation, and thermal drift.

Commonly, the resistor value is selected based upon the desired maximum differential voltage generated at the highest expected current, while considering the power loss budget. Another consideration is to ensure the output is maximized at full-scale current, taking full advantage of the available system dynamic range. Choosing the shunt resistor, R<sub>SHIINT</sub>, value is often a compromise between these two considerations.

$$R_{SHUNT} = V_{DIFF, MAX}/I_{MAX}$$
 (1)

The shunt resistor tolerance directly affects the accuracy of the overall gain error of the current measurement. The AD8411A is specified to have a maximum gain error of 0.15% over the specified temperature range from −40°C to +125°C. For optimal performance, select a 0.1% shunt resistor (or with lower tolerance) that does not introduce more gain error than the AD8411A.

The power dissipation in the shunt resistor is calculated using the equation:  $P = I^2R$ . Thus, a higher resistance results in higher power dissipation. Power dissipation in the shunt resistor leads to self heating, resulting in an increase in the temperature of the shunt resistor. Any change in shunt resistor temperature due to self heating can result in a nonlinear error. Selecting a shunt resistor with a low temperature coefficient minimizes any self heating of the shunt and minimizes any thermal nonlinearities.

The thermal drift of the voltage developed across the shunt resistor varies in relationship to the power dissipated by the resistor.

#### **Shunt Resistor Connection**

The shunt resistor, R<sub>SHUNT</sub>, is connected between the input pins of the current sense amplifier, which is shown in Figure 50. Typically, the shunt resistor has very low resistance. Thus, it is recommended to use a Kelvin (4-wire) connection on the shunt to achieve high accuracy current sense measurement. A proper Kelvin connection avoids sensing across any parasitic PCB trace resistance.



Figure 49. Shunt Resistor Layout

There are different ways to make the Kelvin connection to the R<sub>SHUNT</sub> resistor. Figure 51 shows a test board of five different layouts to verify which is the best layout to optimize high-current sensing accuracy. Based on the Analog Dialogue article, "Optimize High-Current Sensing Accuracy by Improving Pad Layout of Low Value Shunt Resistors" (Volume 46, June 2012), the sense points must be considered by placing them at the outer extremity of the resistor. The article shows that it was experimentally determined that the layouts with the lowest errors are Style C and Style D. Layout Style C is preferred because component placement tolerance issues are less likely to arise.

analog.com Rev B | 21 of 38

Without a Kelvin connection, measuring across the top pad (i.e. across the main high current pad) of footprint E in Figure 51, there is about a 22.8% error. Therefore, it is better to use a Kelvin connection when using a low-value R<sub>SHUNT</sub> to obtain more accurate current sense measurements.



Figure 50. Sample R<sub>SHUNT</sub> Layout Board

### **OUTPUT OFFSET ADJUSTMENT**

The output of the AD8411A can be adjusted for unidirectional or bidirectional operation.

#### **Unidirectional Operation**

Unidirectional operation allows the AD8411A to measure currents through a resistive shunt in one direction. The basic modes for unidirectional operation are ground referenced output mode and  $V_S$  referenced output mode. For unidirectional operation, the output can be set at the negative rail (near ground) or at the positive rail (near  $V_S$ ) when the differential input is 0 V. The output moves to the opposite rail when a correct polarity differential input voltage is applied. The required polarity of the differential input depends on the output voltage setting. If the output is set at the positive rail, the input polarity must be negative to decrease the output. If the output is set at ground, the polarity must be positive to increase the output.

#### **Ground Referenced Output Mode**

When using the AD8411A in ground referenced output mode, both referenced inputs are connected to the GND pin, which causes the output to sit at the negative rail when there are zero differential volts at the input (see Figure 52).

analog.com Rev B | 22 of 38



Figure 51. Ground Referenced Output

#### V<sub>s</sub> Referenced Output Mode

V<sub>s</sub> referenced output mode is set when both reference pins are tied to the positive supply. This mode is typically used when the diagnostic scheme requires the detection of the amplifier and the wiring before power is applied to the load (see Figure 53).



Figure 52. V<sub>s</sub> Referenced Output

### **Bidirectional Operation**

The bidirectional operation allows the AD8411A to measure the currents through a resistive shunt in two directions.

In this case, the output is set anywhere within the output range. Typically, the output is set at half-scale for an equal range in both directions. In some cases, however, the output is set at a voltage other than half-scale when the bidirectional current is nonsymmetrical.

Adjusting the output is accomplished by applying DC voltage to the reference inputs.  $V_{REF}1$  and  $V_{REF}2$  are connected to internal resistors that connect to an internal node. There is no operational difference between the reference pins.

#### **External Referenced Output**

Tie  $V_{REF}1$  and  $V_{REF}2$  together and to a reference to produce an output equal to the reference voltage when there is no differential input (see Figure 54). The output decreases with respect to the reference voltage when the input is negative, relative to the –IN pin, and increases when the input is positive, relative to the –IN pin.

analog.com Rev B | 23 of 38



Figure 53.External Referenced Output

#### **Splitting the Supply**

By tying one reference pin to the  $V_S$  pin and the other reference pin to the GND pin, the output is set at half of the supply when there is no differential input (see Figure 55). The benefit of this configuration is that an external reference is not required to offset the output for bidirectional current measurement. Tying one reference pin to the  $V_S$  pin and the other reference pin to the GND pin creates a midscale offset that is ratiometric to the supply, which means that if the supply increases or decreases, the output remains at half the supply. For example, if the supply is 5.0 V, the output is at half-scale or 2.5 V. If the supply increases by 10% (to 5.5 V), the output increases to 2.75 V.



Figure 54. Split Supply

### **Splitting an External Reference**

Use the internal reference resistors to divide an external reference by 2 with an accuracy of approximately 0.5%. Split an external reference by connecting one  $V_{REF}X$  pin to the GND pin and the other  $V_{REF}X$  pin to the reference voltage (see Figure 56).

analog.com Rev B 24 of 38



Figure 55. Split External Reference

## **OFFSET VOLTAGE TERMINOLOGY**

#### **BOX METHOD**

The AD8411A features an in-package trim core, which leads to a typical offset drift of  $\pm 0.26~\mu\text{V}/^{\circ}\text{C}$  (using the Box Method) throughout the operating temperature range and the common-mode voltage range. This architecture does not compromise bandwidth, but the offset voltage drift signatures for the AD8411A vary part to part as shown in the Figure 57. After observing the minimum and maximum value for  $V_{OS}$  over the full temperature range from  $-40^{\circ}\text{C}$  to  $125^{\circ}\text{C}$ , the  $V_{OS}$  in  $\mu\text{V}/^{\circ}\text{C}$  is calculated for each part using the box method.



Figure 56. Offset Voltage vs. Temperature

A visual representation of this box method calculation and the mean value for the  $V_{os}$  drift using the box method is shown in Figure 58. Based on the mean (Typ) value of  $\pm 0.26~\mu\text{V/°C}$  and the standard deviation of the box method drift of the 120 parts from Figure 55, a user can calculate a value (see Equation 2) for a guarantee  $V_{os}$  drift by characterization,  $\pm 0.75~\mu\text{V/°C}$ .

 $\pm$  MAX(ABS(MEAN + 5 × (STANDARD DEVIATION))) (2)

This is valid from -40°C to 125°C temperature range

analog.com Rev B | 25 of 38



Figure 57. Box Method

#### **BOWTIE METHOD**

Typically, in the applications where the AD8411A is used, a calibration is done at 25°C. If a single point calibration at 25°C is done on the 120 parts as shown in Figure 55, this creates a plot shown in Figure 59. For each part, the slope of the line from 25°C to -40°C is calculated and the slope from 25°C to 125°C for each part is calculated. The mean and standard deviation for the slope of all the parts from 25°C to -40°C is then calculated. The  $V_{os}$  max drift of  $\pm 2.03 \,\mu\text{V}/^{\circ}\text{C}$  using the bowtie method is then calculated using Equation 2. The mean and standard deviation for the slope of all the parts from 25°C to 125°C is then calculated. The  $V_{os}$  max drift of  $\pm 1.65 \,\mu\text{V}/^{\circ}\text{C}$  using the bowtie method is then calculated using Equation 2. The red lines in Figure 59 represent the worst-case  $V_{os}$  drift slopes using the bowtie method that a user can guarantee through characterization. Calibrating at 25°C allows the max  $V_{os}$  over the full temp range to be reduced to  $\sim \pm 165 \,\mu\text{V}$ , as opposed to the  $\pm 200 \,\mu\text{V}$  listed in the Specifications section as the max  $V_{os}$  over temperature (with no calibration).



Figure 58. Bowtie Method

analog.com Rev B | 26 of 38

#### APPLICATIONS INFORMATION

#### **Motor Control**

#### **3-Phase Motor Control**

The AD8411A is ideally suited for monitoring current in 3-phase motor applications such as brushless DC motors.

The 2.7 MHz typical bandwidth of the AD8411A provides instantaneous current monitoring. Additionally, the typical low offset drift of  $\pm 0.26~\mu\text{V}/^{\circ}\text{C}$  means that the measurement error between the two motor phases is at a minimum over temperature. The AD8411A rejects PWM input common-mode voltages in the -2~V to +70~V range. Monitoring the current on the motor phase allows sampling of the current at any point and provides diagnostic information, such as a short to ground and battery. The DigiTrim<sup>TM</sup> architecture used in the AD8411A provides precision specifications without the need for chopping and/or auto-zeroing. The DigiTrim<sup>TM</sup> architecture of the AD8411A avoids the potential for intermodulation distortion, which is observed when using amplifiers with chopping/auto-zero architectures. For the typical phase current measurement setup with the AD8411A, see Figure 60.



Figure 59. 3-Phase Motor Control

#### **H-Bridge Motor Control**

Another typical application for the AD8411A is to form part of the control loop in H-bridge motor control. In this case, place the shunt resistor in the middle of the H-bridge to accurately measure current in both directions by using the shunt available at the motor (see Figure 61). Using an amplifier and shunt in this location is a more accurate solution than a ground-referenced op amp because ground is not typically a stable reference voltage in this type of application. The instability of the ground reference causes inaccuracies in the measurements that can be made with a simple ground referenced op amp. The AD8411A measures current in both directions as the H-bridge switches and the motor changes direction. The output of the AD8411A is configured in an external referenced bidirectional mode (see the Bidirectional Operation section).

analog.com Rev B 27 of 38



Figure 60. H-Bridge Motor Control

### **Solenoid Control**

#### High-Side Current Sense with a Low-Side Switch

In the case of a high-side current sense with a low-side switch, the PWM control switch is ground referenced. Connect an inductive load (solenoid) to a power supply and place a resistive shunt between the switch and the load (see Figure 62). An advantage of placing the shunt on the high side is that the entire current, including the recirculation current, is measurable because the shunt remains in the loop when the switch is off. In addition, diagnostics are enhanced because shorts to ground are detected with the shunt on the high side.

In this circuit configuration, when the switch is closed, the commonmode voltage decreases to near the negative rail. When the switch is open, the voltage reversal across the inductive load causes the common-mode voltage to be held one diode drop above the battery by the clamp diode.



Figure 61. Low-Side Switch

#### High-Side Current Sense with a High-Side Switch

The high-side current sense with a high-side switch configuration minimizes the possibility of unexpected solenoid activation and excessive corrosion due to constant battery draw (see Figure 63). In this case, both the switch and the shunt are on the high side. When the switch is off, the battery is removed from the load, which prevents damage from potential shorts to ground while still allowing the recirculating current to be measured and to provide diagnostics. Removing the power supply from the load for the majority of the time that the switch is open minimizes the corrosive effects that can be caused by the differential voltage between the load and ground.

analog.com Rev B 28 of 38

When using a high-side switch, the battery voltage is connected to the load when the switch is closed, causing the common-mode voltage to increase to the same value as the battery voltage. In this case, when the switch is open, the voltage reversal across the inductive load causes the common-mode voltage to be held one diode drop below ground by the clamp diode.



Figure 62. High-Side Switch

#### **High Rail Current Sensing**

In the high rail current sensing configuration, the shunt resistor is referenced to the battery. High voltage is present at the inputs of the current-sense amplifier. When the shunt is battery referenced, the AD8411A produces a linear ground-referenced analog output. Additionally, the AD8214 provides an overcurrent detection signal in <100 ns (see Figure 64). This feature is useful in high-current systems where fast shutdown in overcurrent conditions is essential.



Figure 63. High Rail Current Sensing

analog.com Rev B | 29 of 38

## **Input Filter**

In typical applications, such as motor control and solenoid current sensing, filtering at the input of the AD8411A can be beneficial in reducing differential noise, as well as transients and current ripples flowing through the input shunt resistor. Also, it is recommended to filter at the input of the AD8411A to further reduce the electromagnetic interference (EMI). The EMI specifications vary depending on the application. Filter at the input if the output cannot be filtered because filtering at the output changes the low output impedance seen by the components attached to the output of the AD8411A. The +IN and -IN pins of the AD8411A have balanced input-bias currents. The input series resistors, R1 and R2 in Figure 65, must be the same measured value not to add large offset voltage on the output of the device as a result of R1 and R2. It is recommended to keep R1 and R2 at or below 100  $\Omega$ . In Figure 65, C1 and C3 must be the same value.

For example, at 48 V common-mode, when using a 10  $\Omega$  resistor for R1 and R2, the estimated maximum error that is seen on the input of the AD8411A ( $V_{ErrorRTI}$ ) due to the R1 and R2resistors in the input filter is:

$$V_{Error^{RTI}} = 10 \Omega \times 2.7 \mu A = 27 \mu V$$
 (3)

Where 2.7 µA is the maximum input offset current at 48 V input common mode, as listed in Table 1.

The EMI filter has two different bandwidths, common-mode and differential. The differential bandwidth defines the frequency response of the filter with a differential input signal applied between the two inputs of the amplifier, +IN and -IN.

The -3 dB differential bandwidth for the filter is:

$$BW_{DIFF} = \frac{1}{2\pi \times R1 \times ((2 \times C2) + C1)}$$
 (4)

The common-mode bandwidth defines what a common-mode RF signal sees between GND and the +IN and −IN of the amplifier tied together.

The -3 dB common-mode bandwidth for the filter is:

$$BW_{CM} = \frac{1}{2\pi \times R1 \times C1} \quad (5)$$

Keep the resistor values to a 1% tolerance and the filter capacitors to a 5% tolerance to assist with reducing AC common-mode rejection (CMR) errors. Choose C2 to be at least 10× larger than C1 or C3 to reduce AC CMR errors, which are caused by component mismatching.



Figure 64.Input Filter

analog.com Rev B | 30 of 38

#### **Overcurrent Detection**

In several current sensing applications, it is required to quickly detect when the current exceeds a certain threshold in the presence of a fault condition for safety concerns. As mentioned in the High Rail Current Sensing section, the AD8214 can be used for overcurrent detection in high current systems where fast shutdown in overcurrent conditions is essential.

Another common practice for overcurrent detection in current-sense applications is to use a comparator on the output of the currentsense amplifier. Figure 66 and Figure 67 show typical configurations for monitoring current and using a comparator for overcurrent detection in unidirectional current and bidirectional currents, respectively.

Choose the values of R1 and R2 in Figure 66 and Figure 67 to set the threshold voltage at which the overcurrent detection trips. For example, for the bidirectional overcurrent detection configuration shown in Figure 67, if the shunt resistance ( $R_{SHUNT}$ ) is 10 m $\Omega$ , and it is required to trip the overcurrent detection at ±3 A, use Equation 6, Equation 7, and Equation 8 to find the R1 value after choosing an arbitrary value for R2. Choose, R2 = 4800  $\Omega$ , and  $V_S$  = 5 V.

Threshold voltage ( $V_{THR}$ ) is the voltage that the output of the AD8411A must reach to trip the overcurrent detection. If it is required that the overcurrent detection trips at 3 A, then:

$$V_{THR} = 3 A \times R_{SHUNT} \times 50 V/V + 2.5 V$$
 (6)

The 2.5 V is added because the references are set up in split supply mode, then:

$$V_{THR} = 3 \text{ A} \times 10 \text{ m}\Omega \times 50 \text{ V/V} + 2.5 \text{ V} = 4 \text{ V}$$
 (7)

After V<sub>THR</sub> is known, use the following Equation 8 to find R1:

$$R1 = \frac{R2(V_S - V_{THR})}{V_{THR}} = \frac{4800\Omega \times (5V - 4V)}{4V}$$
 (8)

For the second ADCMP601, keep the same values for R1 and R2. Attach the  $V_N$  pin to the output of the AD8411A, attach R2 to the 5 V supply, attach R1 to ground, and attach the  $V_P$  pin to the connection between R2 and R1 to allow negative overcurrent detection (as shown in Figure 67).

Therefore, when the output of the AD8411A reaches as shown in Equation 9, then the output of the ADCMP601 used for negative overcurrent detection trips high.

$$(2.5 \text{ V}-3 \text{ A} \times 10 \text{ m}\Omega \times 50 \text{ V/V}) = 1 \text{ V}$$
 (9)

analog.com Rev B | 31 of 38



Figure 65. Unidirectional Overcurrent Detection



Figure 66. Bidirectional Overcurrent Detection

analog.com Rev B | 32 of 38

## **Pinout Option Engineered for FMEA**

The AD8411A is available in a 10-lead MSOP pinout option engineered for FMEA. This FMEA tolerant pinout is designed to meet stringent requirements and to conditionally survive single faults that are a result of common printed circuit board (PCB) defects, as described in Table 9 and Table 10. NC pins are inserted between -IN and GND, as well as between +IN and VREF1. These NC pins effectively isolate the voltages at the input pins, which may range from -2 V to +70 V, from adjacent pins that prevent the occurrence of unrecoverable faults.

Table 9. Behavior as a Result of Adjacent Pin to Pin Shorts

| Pin Number | Adjacent Pins Shorted                 | Behavior                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
|------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1, 2       | −IN and NC                            | The circuit behaves normally.                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| 2,3        | NC and GND                            | The circuit behaves normally.                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| 3,4        | GND and VREF2                         | The operating range of $V_{REF2}$ is from GND to $V_S$ . Therefore, shorting $V_{REF2}$ to GND does not represent a fault. For example, if the 10-lead MSOP AD8411A reference pins are configured to split the supply with $V_{REF2}$ tied to GND, the circuit behaves normally. A system error occurs, however, if $V_{REF2}$ is tied either to $V_S$ or to a different external reference because GND is shorted to $V_S$ or to the external reference voltage on the PCB. |  |  |
| 4,5        | VREF2 and NC                          | The circuit behaves normally.                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| 5, 6       | OUT and VS                            | OUT approaches Vs voltage.                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| 6, 7       | V <sub>S</sub> and V <sub>REF</sub> 1 | The operating range of VREF1 is from GND to Vs. Therefore, shorting VREF1 to Vs does not represent a fault. For example, if the 10-lead MSOP AD8411A reference pins are configured to split the supply with VREF1 tied to Vs, the circuit behaves normally. A system error occurs, however, if VREF1 is tied either to GND or to a different external reference because Vs is shorted to GND or to the external reference voltage on the PCB.                                |  |  |
| 8,9        | VREF1 and NC                          | The circuit behaves normally.                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| 9, 10      | NC and +IN                            | The circuit behaves normally.                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |

Table 10.Behavior as a Result of Open Pin, Split Supply Setup ( $V_{REF}1$  to  $V_{S}$  and  $V_{REF}2$  to GND),  $V_{S}=5$  V, -IN=+IN=12 V

| Pin Number | Pin Opened         | Behavior                                                                                                             |  |
|------------|--------------------|----------------------------------------------------------------------------------------------------------------------|--|
| 1          | -IN                | OUT is undetermined, but is limited between GND and V <sub>s</sub> .                                                 |  |
| 2          | NC                 | The circuit behaves normally.                                                                                        |  |
| 3          | GND                | The output voltage range is limited to 0.7 V to Vs and the device receives the ground through an ESD diode on VREF2. |  |
| 4          | V <sub>REF</sub> 2 | OUT approaches V <sub>s</sub> .                                                                                      |  |
| 5          | NC                 | The circuit behaves normally.                                                                                        |  |
| 6          | OUT                | No OUT signal.                                                                                                       |  |

analog.com Rev B | 33 of 38

| 7  | Vs                 | The device is powered through an ESD diode between the $V_{\text{REF}}1$ pin and $V_{\text{S}}$ pin. The output voltage range is limited to GND to $V_{\text{S}}-0.7$ V. |
|----|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8  | V <sub>REF</sub> 1 | OUT approaches GND.                                                                                                                                                      |
| 9  | NC                 | The circuit behaves normally.                                                                                                                                            |
| 10 | +IN                | OUT is undetermined, but is limited between GND and V <sub>s</sub> .                                                                                                     |

analog.com Rev B 34 of 38

## **OUTLINE DIMENSIONS**



Figure 67. 8-Lead Standard Small Outline Package [SOIC\_N] Narrow Body (R-8) Dimensions Shown in millimeters and (inches)



Figure 68. 8-Lead Mini Small Outline Package [MSOP] Narrow Body (RM-8) Dimensions Shown in millimeters and (inches)

analog.com Rev B | 35 of 38



**COMPLIANT TO JEDEC STANDARDS MO-187-BA** 

Figure 69. 10-Lead Mini Small Outline Package [MSOP] Narrow Body (RM-10) Dimensions Shown in millimeters and (inches)

#### **AUTOMOTIVE PRODUCTS**

The AD8411A models are available with controlled manufacturing to support the quality and reliability requirements of automotive applications. Note that these automotive models may have specifications that differ from the commercial models; therefore, designers should review the Specifications section of this data sheet carefully. Only the automotive grade products shown are available for use in automotive applications. Contact your local Analog Devices account representative for specific product ordering information and to obtain the specific Automotive Reliability reports for these models.

analog.com Rev B | 36 of 38

# **ORDERING GUIDE**

| Model <sup>1,2</sup> | Temperature<br>Range | Package<br>Description | Package<br>Quantity | Package<br>Option | Marking<br>Code |
|----------------------|----------------------|------------------------|---------------------|-------------------|-----------------|
| AD8411AWBRZ          | -40°C to +125°C      | 8-Lead SOIC_N          |                     | R-8               |                 |
| AD8411AWBRZ-RL       | -40°C to +125°C      | 8-Lead SOIC_N          | Reel, 2500          | R-8               |                 |
| AD8411AWBRMZ         | -40°C to +125°C      | 8-Lead MSOP            |                     | RM-8              | A55             |
| AD8411AWBRMZ-RL      | -40°C to +125°C      | 8-Lead MSOP            | Reel, 3000          | RM-8              | A55             |
| AD8411AWBRMZ-10      | -40°C to +125°C      | 10-Lead MSOP           |                     | RM-10             | A5P             |
| AD8411AWBRMZ-10RL    | -40°C to +125°C      | 10-Lead MSOP           | Reel, 3000          | RM-10             | A5P             |

<sup>&</sup>lt;sup>1</sup> Z = RoHS-compliant part.

## **EVALUATION BOARDS**

| Model1             | Description                                                         |
|--------------------|---------------------------------------------------------------------|
| AD8411AR-EVALZ     | Evaluation Board for 8-Lead Standard Small Outline Package [SOIC_N] |
| AD8411ARM-EVALZ    | Evaluation Board for 8-Lead Mini Small Outline Package [MSOP]       |
| AD8411ARM-10-EVALZ | Evaluation Board for 10-Lead Mini Small Outline Package [MSOP]      |

<sup>&</sup>lt;sup>1</sup> Z = RoHS-compliant part.

analog.com Rev B 37 of 38

 $<sup>^{2}</sup>$  W = Qualified for automotive applications.

ALL INFORMATION CONTAINED HEREIN IS PROVIDED "AS IS" WITHOUT REPRESENTATION OR WARRANTY. NO RESPONSIBILITY IS ASSUMED BY ANALOG DEVICES FOR ITS USE, NOR FOR ANY INFRINGEMENTS OF PATENTS OR OTHER RIGHTS OF THIRD PARTIES THAT MAY RESULT FROM ITS USE. SPECIFICATIONS ARE SUBJECT TO CHANGE WITHOUT NOTICE. NO LICENCE, EITHER EXPRESSED OR IMPLIED, IS GRANTED UNDER ANY ADI PATENT RIGHT, COPYRIGHT, MASK WORK RIGHT, OR ANY OTHER ADI INTELLECTUAL PROPERTY RIGHT RELATING TO ANY COMBINATION, MACHINE, OR PROCESS, IN WHICH ADI PRODUCTS OR SERVICES ARE USED. TRADEMARKS AND REGISTERED TRADEMARKS ARE THE PROPERTY OF THEIR RESPECTIVE OWNERS. ALL ANALOG DEVICES PRODUCTS CONTAINED HEREIN ARE SUBJECT TO RELEASE AND AVAILABILITY.

analog.com Rev B | 38 of 38