FEATURES
RF output frequency range: 53.125 MHz to 6800 MHz
  Integer channel: −227 dBc/Hz
  Fractional channel: −225 dBc/Hz
Integrated RMS jitter (1 kHz to 20 MHz): 97 fs for 6 GHz output
Fractional-N synthesizer and integer-N synthesizer
Pin compatible to the ADF4355
High resolution, 52-bit modulus
Phase frequency detector (PFD) operation to 125 MHz
Reference input frequency operation to 600 MHz
Maintains frequency lock over −40°C to +85°C
Low phase noise, voltage controlled oscillator (VCO)
Programmable divide by 1, 2, 4, 8, 16, 32, or 64 output
Analog and digital power supplies: 3.3 V
Charge pump and VCO power supplies: 5.0 V typical
Logic compatibility: 1.8 V
Programmable output power level
RF output mute function
Supported in the ADIsimPLL design tool

APPLICATIONS
Wireless infrastructure (LTE, W-CDMA, TD-SCDMA,
WiMAX, GSM, PCS, DCS)
Point to point/point to multipoint microwave links
Satellites/VSATs
Test equipment/instrumentation
Clock generation

GENERAL DESCRIPTION
The ADF4356 allows implementation of fractional-N or integer-N
clock generation
phase-locked loop (PLL) frequency synthesizers when used with
an external loop filter and an external reference frequency. A series
of frequency dividers at another frequency output permits
operation from 53.125 MHz to 6800 MHz.

The ADF4356 has an integrated VCO with a fundamental
output frequency ranging from 3400 MHz to 6800 MHz. In
addition, the VCO frequency is connected to divide by 1, 2, 4, 8,
16, 32, or 64 circuits that allow the user to generate RF output
frequencies as low as 53.125 MHz. For applications that require
isolation, the RF output stage can be muted. The mute function
is both pin- and software-controllable.

Control of all on-chip registers is through a simple 3-wire interface.
The ADF4356 operates with analog and digital power supplies
ranging from 3.15 V to 3.45 V, with charge pump and VCO
supplies from 4.75 V to 5.25 V. The ADF4356 also contains
hardware and software power-down modes.
ADF4356* PRODUCT PAGE QUICK LINKS
Last Content Update: 10/03/2017

COMPARABLE PARTS
View a parametric search of comparable parts.

EVALUATION KITS
• ADF4356 Evaluation Board

DOCUMENTATION
Application Notes
• AN-1445: Upgrading from the ADF4355 to the ADF4356
Data Sheet
• ADF4356: 6.8 GHz Wideband Synthesizer with Integrated VCO Data Sheet
User Guides
• UG-1062: Evaluating the ADF4356 Microwave Wideband Synthesizer with Integrated VCO

TOOLS AND SIMULATIONS
• ADIsimPLL™

REFERENCE MATERIALS
Press
• Analog Devices’ Wideband RF Synthesizers Feature System Size Reduction, Design Versatility, and Excellent Performance to 13.6 GHz

DESIGN RESOURCES
• ADF4356 Material Declaration
• PCN-PDN Information
• Quality And Reliability
• Symbols and Footprints

DISCUSSIONS
View all ADF4356 EngineerZone Discussions.

SAMPLE AND BUY
Visit the product page to see pricing options.

TECHNICAL SUPPORT
Submit a technical question or find your regional support number.

DOCUMENT FEEDBACK
Submit feedback for this data sheet.

This page is dynamically generated by Analog Devices, Inc., and inserted into this data sheet. A dynamic change to the content on this page will not trigger a change to either the revision number or the content of the product data sheet. This dynamic page may be frequently modified.
# TABLE OF CONTENTS

<table>
<thead>
<tr>
<th>Section</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>Features</td>
<td>1</td>
</tr>
<tr>
<td>Applications</td>
<td>1</td>
</tr>
<tr>
<td>General Description</td>
<td>1</td>
</tr>
<tr>
<td>Functional Block Diagram</td>
<td>1</td>
</tr>
<tr>
<td>Revision History</td>
<td>2</td>
</tr>
<tr>
<td>Specifications</td>
<td>3</td>
</tr>
<tr>
<td><strong>Timing Characteristics</strong></td>
<td>5</td>
</tr>
<tr>
<td>Absolute Maximum Ratings</td>
<td>6</td>
</tr>
<tr>
<td>Transistor Count</td>
<td>6</td>
</tr>
<tr>
<td>ESD Caution</td>
<td>6</td>
</tr>
<tr>
<td>Pin Configuration and Function Descriptions</td>
<td>7</td>
</tr>
<tr>
<td>Typical Performance Characteristics</td>
<td>9</td>
</tr>
<tr>
<td>Theory of Operation</td>
<td>12</td>
</tr>
<tr>
<td><strong>Reference Input Section</strong></td>
<td>12</td>
</tr>
<tr>
<td>RF N Divider</td>
<td>12</td>
</tr>
<tr>
<td>Phase Frequency Detector (PFD) and Charge Pump</td>
<td>13</td>
</tr>
<tr>
<td>MUXOUT and Lock Detect</td>
<td>13</td>
</tr>
<tr>
<td>Input Shift Registers</td>
<td>13</td>
</tr>
<tr>
<td>Program Modes</td>
<td>14</td>
</tr>
<tr>
<td><strong>VCO</strong></td>
<td>14</td>
</tr>
<tr>
<td>Output Stage</td>
<td>14</td>
</tr>
<tr>
<td>Register Maps</td>
<td>16</td>
</tr>
<tr>
<td>Register 0</td>
<td>18</td>
</tr>
<tr>
<td>Register 1</td>
<td>19</td>
</tr>
<tr>
<td>Register 2</td>
<td>19</td>
</tr>
<tr>
<td>Register 3</td>
<td>20</td>
</tr>
<tr>
<td>Register Initialization Sequence</td>
<td>21</td>
</tr>
<tr>
<td>Frequency Update Sequence</td>
<td>29</td>
</tr>
<tr>
<td>RF Synthesizer—A Worked Example</td>
<td>30</td>
</tr>
<tr>
<td>Reference Doubler and Reference Divider</td>
<td>31</td>
</tr>
<tr>
<td>Spurious Optimization and Fast Lock</td>
<td>31</td>
</tr>
<tr>
<td>Optimizing Jitter</td>
<td>31</td>
</tr>
<tr>
<td>Spur Mechanisms</td>
<td>31</td>
</tr>
<tr>
<td>Lock Time</td>
<td>31</td>
</tr>
<tr>
<td>Applications Information</td>
<td>33</td>
</tr>
<tr>
<td><strong>Power Supplies</strong></td>
<td>33</td>
</tr>
<tr>
<td>Printed Circuit Board (PCB) Design Guidelines for a Chip-Scale Package</td>
<td>33</td>
</tr>
<tr>
<td>Output Matching</td>
<td>34</td>
</tr>
<tr>
<td>Outline Dimensions</td>
<td>35</td>
</tr>
<tr>
<td>Ordering Guide</td>
<td>35</td>
</tr>
</tbody>
</table>

## REVISION HISTORY

**6/2017—Rev. 0 to Rev. A**
Changes to Frequency Update Sequence .................................. 30

**10/2016—Revision 0—Initial Version**
**SPECIFICATIONS**

$AV_{DD} = DV_{DD} = V_{RF} = 3.3 \, V \pm 5\%$, $4.75 \, V \leq V_{P} = V_{VCO} \leq 5.25 \, V$, $A_{GND} = CP_{GND} = A_{GNDVCO} = SD_{GND} = A_{GNDRF} = 0 \, V$, $R_{SET} = 5.1 \, k\Omega$, dBm referred to $50 \, \Omega$, $T_{A} = T_{MIN} \text{ to } T_{MAX}$, unless otherwise noted.

### Table 1.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
<th>Test Conditions/Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>REFIN/A/REFIN/B CHARACTERISTICS</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input Frequency Range</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>For $f &lt; 10 , MHz$, ensure slew rate &gt; 21 V/µs</td>
</tr>
<tr>
<td>Single-Ended Mode</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>MHz</td>
<td></td>
</tr>
<tr>
<td>Differential Mode</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>MHz</td>
<td></td>
</tr>
<tr>
<td>Input Sensitivity</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Single-Ended Mode</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>V-p-p</td>
<td>REFN/A biased at AVCC/2; ac coupling ensures AVCC/2 bias</td>
</tr>
<tr>
<td>Differential Mode</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>V-p-p</td>
<td>LVDS and LVPECL compatible, REFN/A, REFN/B biased at 2.1 V; ac coupling ensures 2.1 V bias</td>
</tr>
<tr>
<td>Input Capacitance</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>pF</td>
<td></td>
</tr>
<tr>
<td>Single-Ended Mode</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>pF</td>
<td></td>
</tr>
<tr>
<td>Differential Mode</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>pF</td>
<td></td>
</tr>
<tr>
<td>Input Current</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>µA</td>
<td>Single-ended reference programmed</td>
</tr>
<tr>
<td>Phase Frequency Detector</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>µA</td>
<td>Differential reference programmed</td>
</tr>
<tr>
<td><strong>CHARGE PUMP (CP)</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>MHz</td>
<td></td>
</tr>
<tr>
<td>CP Current, Sink/Source</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>mA</td>
<td>RSET = 5.1 kΩ, this resistor is internal in the ADF4356</td>
</tr>
<tr>
<td>High Value</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>Low Value</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>RSET Range</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>kΩ</td>
<td>Fixed</td>
</tr>
<tr>
<td>Current Matching</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>%</td>
<td>0.5 V ≤ VCP^1 ≤ VP − 0.5 V</td>
</tr>
<tr>
<td>ICP vs. VCP</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>%</td>
<td>0.5 V ≤ VCP^1 ≤ VP − 0.5 V</td>
</tr>
<tr>
<td>ICP vs. Temperature</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>%</td>
<td>VCP^1 = 2.5 V</td>
</tr>
<tr>
<td><strong>LOGIC INPUTS</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input Voltage</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>High</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>V</td>
<td>DVDD − 0.4</td>
</tr>
<tr>
<td>Low</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>V</td>
<td>DVDD − 0.4</td>
</tr>
<tr>
<td>Input Current</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>µA</td>
<td>±1</td>
</tr>
<tr>
<td>Input Capacitance</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>pF</td>
<td>3.0</td>
</tr>
<tr>
<td><strong>LOGIC OUTPUTS</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output High Voltage</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>V</td>
<td>DVDD − 0.4</td>
</tr>
<tr>
<td>Output High Current</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>µA</td>
<td>500</td>
</tr>
<tr>
<td>Output Low Voltage</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>V</td>
<td>0.4</td>
</tr>
<tr>
<td><strong>POWER SUPPLIES</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Analog Power</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>See Table 7 and Table 8</td>
</tr>
<tr>
<td>Digital Power and RF Supply Voltage</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Voltages must equal AVDD</td>
</tr>
<tr>
<td>CP and VCO Supply Voltage</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>V</td>
<td>Vp must equal VVCO</td>
</tr>
<tr>
<td>CP Supply Power Current</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>mA</td>
<td>8</td>
</tr>
<tr>
<td>DilD + Aldo^3 Content</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>mA</td>
<td>82</td>
</tr>
<tr>
<td>Output Dividers</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>mA</td>
<td>6 to 36</td>
</tr>
<tr>
<td>Supply Current</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>mA</td>
<td>70 to 90</td>
</tr>
<tr>
<td>Parameter</td>
<td>Symbol</td>
<td>Min</td>
<td>Typ</td>
<td>Max</td>
<td>Unit</td>
<td>Test Conditions/Comments</td>
</tr>
<tr>
<td>-----------</td>
<td>--------</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>------</td>
<td>--------------------------</td>
</tr>
<tr>
<td>RF\textsubscript{OUTA+}/RF\textsubscript{OUTA−} Supply Current</td>
<td>\textit{IRFOUTx±}</td>
<td>22 27</td>
<td>mA</td>
<td>−4 dBm setting</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>33 38</td>
<td>mA</td>
<td>−1 dBm setting</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>44 49</td>
<td>mA</td>
<td>2 dBm setting</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>55 60</td>
<td>mA</td>
<td>5 dBm setting</td>
<td></td>
<td></td>
</tr>
<tr>
<td>RF\textsubscript{OUTA+}/RF\textsubscript{OUTA−} Plus RF\textsubscript{OUTB+}/RF\textsubscript{OUTB−} Supply Current</td>
<td>\textit{IRFOUTx±}</td>
<td>48 56</td>
<td>mA</td>
<td>−4 dBm setting</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>65 74</td>
<td>mA</td>
<td>−1 dBm setting</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>82 91</td>
<td>mA</td>
<td>2 dBm setting</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>99 108</td>
<td>mA</td>
<td>5 dBm setting</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Low Power Sleep Mode</td>
<td></td>
<td>5</td>
<td>mA</td>
<td>Hardware power-down selected</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>20</td>
<td>mA</td>
<td>Software power-down selected</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### RF Output Characteristics

- **VCO Frequency Range**
  - Min: 3400 MHz
  - Max: 6800 MHz
- **RF Output Frequency**
  - Min: 53.125 MHz
  - Max: 6800 MHz
- **VCO Sensitivity**
  - \( K_v \): 25 MHz/V
- **Frequency Pushing (Open-Loop)**
  - Min: 12 MHz/V
- **Frequency Pulling (Open-Loop)**
  - Min: 0.5 MHz

### Harmonic Content

<table>
<thead>
<tr>
<th>Harmonic</th>
<th>Min</th>
<th>dBc</th>
<th>Test Conditions/Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>Second</td>
<td>−26</td>
<td>dBc</td>
<td>Fundamental VCO output (RF\textsubscript{OUTA+})</td>
</tr>
<tr>
<td></td>
<td>−29</td>
<td>dBc</td>
<td>Divided VCO output (RF\textsubscript{OUTA+})</td>
</tr>
<tr>
<td>Third</td>
<td>−32</td>
<td>dBc</td>
<td>Fundamental VCO output (RF\textsubscript{OUTA+})</td>
</tr>
<tr>
<td></td>
<td>−14</td>
<td>dBc</td>
<td>Divided VCO output (RF\textsubscript{OUTA+})</td>
</tr>
<tr>
<td>RF Output A Power(^4)</td>
<td>7</td>
<td>dBm</td>
<td>RF\textsubscript{OUTA+} = 1 GHz; 7.4 nH inductor to ( V_{RF} )</td>
</tr>
<tr>
<td></td>
<td>−2</td>
<td>dBm</td>
<td>RF\textsubscript{OUTA+} = 6.8 GHz; 7.4 nH inductor to ( V_{RF} )</td>
</tr>
<tr>
<td>Power Variation</td>
<td>±1</td>
<td>dB</td>
<td>RF\textsubscript{OUTA+} = 5 GHz</td>
</tr>
<tr>
<td>Power Variation over Frequency</td>
<td>±5</td>
<td>dB</td>
<td>RF\textsubscript{OUTA+} = 1 GHz to 6.8 GHz</td>
</tr>
<tr>
<td>RF Output B Power(^4)</td>
<td>4</td>
<td>dBm</td>
<td>RF\textsubscript{OUTB+} = 1 GHz; 7.4 nH inductor to ( V_{RF} )</td>
</tr>
<tr>
<td></td>
<td>−2</td>
<td>dBm</td>
<td>RF\textsubscript{OUTB+} = 6.8 GHz; 7.4 nH inductor to ( V_{RF} )</td>
</tr>
<tr>
<td>Power Variation</td>
<td>±1</td>
<td>dB</td>
<td>RF\textsubscript{OUTB+} = 5 GHz</td>
</tr>
<tr>
<td>Power Variation over Frequency</td>
<td>±5</td>
<td>dB</td>
<td>RF\textsubscript{OUTB+} = 1 GHz to 6.8 GHz</td>
</tr>
<tr>
<td>Level of Signal with RF Output Disabled</td>
<td>−53</td>
<td>dBm</td>
<td>RF\textsubscript{OUTA+} = 1 GHz</td>
</tr>
<tr>
<td></td>
<td>−20</td>
<td>dBm</td>
<td>RF\textsubscript{OUTA+} = 6.8 GHz</td>
</tr>
</tbody>
</table>

### Noise Characteristics

- **Fundamental VCO Phase Noise Performance**
  - Min: −115 dBc/Hz
  - Test Conditions/Comments: 100 kHz offset from 3.4 GHz carrier
  - Min: −135 dBc/Hz
  - Test Conditions/Comments: 800 kHz offset from 3.4 GHz carrier
  - Min: −137 dBc/Hz
  - Test Conditions/Comments: 1 MHz offset from 3.4 GHz carrier
  - Min: −155 dBc/Hz
  - Test Conditions/Comments: 10 MHz offset from 3.4 GHz carrier
  - Min: −113 dBc/Hz
  - Test Conditions/Comments: 100 kHz offset from 5.0 GHz carrier
  - Min: −133 dBc/Hz
  - Test Conditions/Comments: 800 kHz offset from 5.0 GHz carrier
  - Min: −135 dBc/Hz
  - Test Conditions/Comments: 1 MHz offset from 5.0 GHz carrier
  - Min: −153 dBc/Hz
  - Test Conditions/Comments: 10 MHz offset from 5.0 GHz carrier
  - Min: −110 dBc/Hz
  - Test Conditions/Comments: 100 kHz offset from 6.8 GHz carrier
  - Min: −130 dBc/Hz
  - Test Conditions/Comments: 800 kHz offset from 6.8 GHz carrier
  - Min: −132 dBc/Hz
  - Test Conditions/Comments: 1 MHz offset from 6.8 GHz carrier
  - Min: −150 dBc/Hz
  - Test Conditions/Comments: 10 MHz offset from 6.8 GHz carrier
<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
<th>Test Conditions/Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>Normalized In-Band Phase Noise Floor</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Fractional Channel</td>
<td></td>
<td>−225</td>
<td>dBC/Hz</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Integer Channel</td>
<td></td>
<td>−227</td>
<td>dBC/Hz</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Normalized 1/f Noise, PN&lt;sub&gt;1,f&lt;/sub&gt;</td>
<td></td>
<td>−121</td>
<td>dBC/Hz</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Integrated RMS Jitter (1 kHz to 20 MHz)&lt;sup&gt;2&lt;/sup&gt;</td>
<td></td>
<td>97</td>
<td>fs</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Spurious Signals Due to PFD Frequency</td>
<td></td>
<td>−85</td>
<td>dBC</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

1. \( V_{CP} \) is the voltage at the \( CP_{out} \) pin.
2. \( I_{OL} \) is the output low current.
3. \( T_A = 25^\circ C, AVDD = DVDD = V_{RF} = 3.3 \) V; \( V_{VCO} = V_P = 5.0 \) V; prescaler = 4/5; \( f_{PRF} = 122.88 \) MHz; \( f_{IO} = 61.44 \) MHz; and \( f_P = 1650 \) MHz.
4. RF output power using the EV-ADF4356SD1Z evaluation board is measured into a spectrum analyzer. Unused RF output pins are terminated in 50 Ω.
5. Use this value to calculate the phase noise for any application. To calculate in-band phase noise performance as seen at the VCO output, use the following formula:

\[
-225 + 10\log(f_{PFD}) + 20\log(N)
\]

The value given is the lowest noise mode for the fractional channel.
6. Use this value to calculate the phase noise for any application. To calculate in-band phase noise performance as seen at the VCO output, use the following formula:

\[
-227 + 10\log(f_{PFD}) + 20\log(N)
\]

The value given is the lowest noise mode for the integer channel.
7. The PLL phase noise is composed of 1/f (flicker) noise plus the normalized PLL noise floor. The formula for calculating the 1/f noise contribution at an RF frequency \( f_{RF} \) and at a frequency offset \( f \) is given by

\[
PN = PN_{1/f} + 10\log(10 kHz/f) + 20\log(f_{RF}/1 GHz)
\]

Both the normalized phase noise floor and flicker noise are modeled in the ADIsimPLL design tool.
8. Integrated RMS Jitter using the EV-ADF4356SD1Z evaluation board is measured into a spectrum analyzer. The EV-ADF4356SD1Z evaluation board is configured to accept a single ended \( R_{EFIN} \) (SMA 100) = 160 MHz, VCO frequency = 6 GHz, PFD frequency = 80 MHz, charge pump current = 0.9 mA, and bleed current is off. The loop filter is configured for an 80 kHz loop filter bandwidth. Unused RF output pins are terminated in 50 Ω.

**TIMING CHARACTERISTICS**

\[ AV_{DD} = DV_{DD} = V_{RF} = 3.3 \) V ± 5%, 4.75 V ≤ \( V_P = V_{VCO} ≤ 5.25 \) V, \( A_{GND} = CP_{GND} = A_{GND_{VCO}} = SD_{GND} = A_{GND_{RF}} = 0 \) V, \( R_{SET} = 5.1 \) kΩ, dBm referred to 50 Ω, \( T_A = T_{MIN} \) to \( T_{MAX} \), unless otherwise noted.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Limit</th>
<th>Unit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>( f_{CLK} )</td>
<td>50 MHz max</td>
<td>MHz max</td>
<td>Serial peripheral interface CLK frequency</td>
</tr>
<tr>
<td>( t_1 )</td>
<td>10 ns min</td>
<td>ns min</td>
<td>LE setup time</td>
</tr>
<tr>
<td>( t_2 )</td>
<td>5 ns min</td>
<td>ns min</td>
<td>DATA to CLK setup time</td>
</tr>
<tr>
<td>( t_3 )</td>
<td>5 ns min</td>
<td>ns min</td>
<td>DATA to CLK hold time</td>
</tr>
<tr>
<td>( t_4 )</td>
<td>10 ns min</td>
<td>ns min</td>
<td>CLK high duration</td>
</tr>
<tr>
<td>( t_5 )</td>
<td>10 ns min</td>
<td>ns min</td>
<td>CLK low duration</td>
</tr>
<tr>
<td>( t_6 )</td>
<td>10 ns min</td>
<td>ns min</td>
<td>CLK to LE setup time</td>
</tr>
<tr>
<td>( t_7 )</td>
<td>20 or ((2/f_{PFD})), whichever is longer</td>
<td>ns min</td>
<td>LE pulse width</td>
</tr>
</tbody>
</table>

**Write Timing Diagram**

![Write Timing Diagram](image)
ABSOLUTE MAXIMUM RATINGS

$T_A = 25^\circ C$, unless otherwise noted.

Table 3.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Rating</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{RF}$, $DV_{DD}$, $AV_{DD}$ to GND$^1$</td>
<td>$-0.3 , V$ to $+3.6 , V$</td>
</tr>
<tr>
<td>$AV_{DD}$ to $DV_{DD}$</td>
<td>$-0.3 , V$ to $+0.3 , V$</td>
</tr>
<tr>
<td>$VP$, $VVCO$ to GND$^1$</td>
<td>$-0.3 , V$ to $+5.8 , V$</td>
</tr>
<tr>
<td>$C_{POUT}$ to GND$^1$</td>
<td>$-0.3 , V$ to $VP + 0.3 , V$</td>
</tr>
<tr>
<td>Digital Input/Output Voltage to GND$^1$</td>
<td>$-0.3 , V$ to $DV_{DD} + 0.3 , V$</td>
</tr>
<tr>
<td>Analog Input/Output Voltage to GND$^1$</td>
<td>$-0.3 , V$ to $AV_{DD} + 0.3 , V$</td>
</tr>
<tr>
<td>REF$<em>{IA}$, REF$</em>{IB}$ to GND$^1$</td>
<td>$-0.3 , V$ to $AV_{DD} + 0.3 , V$</td>
</tr>
<tr>
<td>REF$<em>{IA}$ to REF$</em>{IB}$</td>
<td>$\pm 2.1 , V$</td>
</tr>
<tr>
<td>Operating Temperature Range</td>
<td>$-40^\circ C$ to $+85^\circ C$</td>
</tr>
<tr>
<td>Storage Temperature Range</td>
<td>$-65^\circ C$ to $+125^\circ C$</td>
</tr>
<tr>
<td>Maximum Junction Temperature</td>
<td>$150^\circ C$</td>
</tr>
<tr>
<td>Reflow Soldering</td>
<td></td>
</tr>
<tr>
<td>Peak Temperature</td>
<td>$260^\circ C$</td>
</tr>
<tr>
<td>Time at Peak Temperature</td>
<td>40 sec</td>
</tr>
<tr>
<td>Electrostatic Discharge (ESD)</td>
<td></td>
</tr>
<tr>
<td>Charged Device Model</td>
<td>$1000 , V$</td>
</tr>
<tr>
<td>Human Body Model</td>
<td>$2000 , V$</td>
</tr>
</tbody>
</table>

$^1$ GND = AGND = SDGND = AGND$_{RF}$ = AGND$_{VCO}$ = $CP_{GND} = 0 \, V$.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

The ADF4356 is a high performance RF integrated circuit with an ESD rating of 2 kV and is ESD sensitive. Take proper precautions for handling and assembly.

THERMAL RESISTANCE

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Careful attention to PCB thermal design is required.

Table 4. Thermal Resistance

<table>
<thead>
<tr>
<th>Package Type</th>
<th>$\theta_{JA}$</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>CP-32-12$^1$</td>
<td>27.3</td>
<td>°C/W</td>
</tr>
</tbody>
</table>

$^1$ Test Condition 1: thermal impedance simulated values are based on use of a PCB with the thermal impedance paddle soldered to GND$^1$.

TRANSISTOR COUNT

The transistor count for the ADF4356 is 134,486 (CMOS) and 3874 (bipolar).

ESD CAUTION

ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.
### PIN CONFIGURATION AND FUNCTION DESCRIPTIONS

#### Table 5. Pin Function Descriptions

<table>
<thead>
<tr>
<th>Pin No.</th>
<th>Mnemonic</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>CLK</td>
<td>Serial Clock Input. Data is clocked into the 32-bit shift register on the CLK rising edge. This input is a high impedance CMOS input.</td>
</tr>
<tr>
<td>2</td>
<td>DATA</td>
<td>Serial Data Input. The serial data is loaded most significant bit (MSB) first with the four LSBs as the control bits. This input is a high impedance CMOS input.</td>
</tr>
<tr>
<td>3</td>
<td>LE</td>
<td>Load Enable, CMOS Input. When LE goes high, the data stored in the shift register is loaded into the register that is selected by the four LSBs.</td>
</tr>
<tr>
<td>4</td>
<td>CE</td>
<td>Chip Enable. A logic low on this pin powers down the device and puts the charge pump into three-state mode. A logic high on this pin powers up the device, depending on the status of the power-down bits.</td>
</tr>
<tr>
<td>5, 16</td>
<td>AVDD</td>
<td>Analog Power Supplies. These pins range from 3.15 V to 3.45 V. Connect decoupling capacitors to the analog ground plane as close to these pins as possible. AVDD must have the same value as DVDD.</td>
</tr>
<tr>
<td>6</td>
<td>VP</td>
<td>Charge Pump Power Supply. VP must have the same value as VVCO. Connect decoupling capacitors to the ground plane as close to this pin as possible.</td>
</tr>
<tr>
<td>7</td>
<td>CPOUT</td>
<td>Charge Pump Output. When enabled, this output provides ±ICP to the external loop filter. The output of the loop filter is connected to VTUNE to drive the internal VCO.</td>
</tr>
<tr>
<td>8</td>
<td>CPGND</td>
<td>Charge Pump Ground. This output is the ground return pin for CPOUT.</td>
</tr>
<tr>
<td>9</td>
<td>AGND</td>
<td>Analog Ground. This pin is the ground return pin for AVDD.</td>
</tr>
<tr>
<td>10</td>
<td>VRF</td>
<td>Power Supply for the RF Output. Connect decoupling capacitors to the analog ground plane as close to this pin as possible. VRF must have the same value as AVDD.</td>
</tr>
<tr>
<td>11</td>
<td>RFOUTA+</td>
<td>VCO Output. The output level is programmable. The VCO fundamental output or a divided down version is available.</td>
</tr>
<tr>
<td>12</td>
<td>RFOUTA−</td>
<td>Complementary VCO Output. The output level is programmable. The VCO fundamental output or a divided down version is available.</td>
</tr>
<tr>
<td>13</td>
<td>AGNDRF</td>
<td>RF Output Stage Ground. This pin is the ground return pin for the RF output stage.</td>
</tr>
<tr>
<td>14</td>
<td>RFOUTB+</td>
<td>Auxiliary VCO Output. The output level is programmable. The VCO fundamental output or a divided down version is available.</td>
</tr>
<tr>
<td>15</td>
<td>RFOUTB−</td>
<td>Complementary Auxiliary VCO Output. The output level is programmable. The VCO fundamental output or a divided down version is available.</td>
</tr>
<tr>
<td>17</td>
<td>VVCO</td>
<td>Power Supply for the VCO. The voltage on this pin ranges from 4.75 V to 5.25 V. Place decoupling capacitors to the analog ground plane as close to this pin as possible.</td>
</tr>
<tr>
<td>18, 21</td>
<td>AGNDVCO</td>
<td>VCO Ground. This pin is the ground return path for the VCO.</td>
</tr>
<tr>
<td>19</td>
<td>VREGVCO</td>
<td>VCO Compensation Node. Connect decoupling capacitors to the ground plane as close to this pin as possible. Connect VREGVCO directly to VVCO.</td>
</tr>
</tbody>
</table>
### Pin No. Mnemonic Description

<table>
<thead>
<tr>
<th>Pin No.</th>
<th>Mnemonic</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>20</td>
<td>VTUNE</td>
<td>Control Input to the VCO. This voltage determines the output frequency and is derived from filtering the ( C_{\text{OUT}} ) output voltage. The capacitance at this pin (( V_{\text{TUNE}} ) input capacitance) is 9 pF.</td>
</tr>
<tr>
<td>22</td>
<td>NIC</td>
<td>No Internal Connection. For existing designs that currently use the ADF4355, to upgrade to the ADF4356, the ( R_{\text{SET}} ) resistor can be left connected to this pin.</td>
</tr>
<tr>
<td>23</td>
<td>VREF</td>
<td>Internal Compensation Node. DC biased at half the tuning range. Connect decoupling capacitors to the ground plane as close to this pin as possible.</td>
</tr>
<tr>
<td>24</td>
<td>VBIAS</td>
<td>Internal Compensation Node. DC biased at half the tuning range. Connect decoupling capacitors to the ground plane as close to this pin as possible.</td>
</tr>
<tr>
<td>25, 32</td>
<td>CREG1, CREG2</td>
<td>Outputs from the LDO Regulator. CREG1 and CREG2 are the supply voltages to the digital circuits. Nominal voltage of 1.8 V. Decoupling capacitors of 100 nF connected to ( A_{\text{GND}} ) are required for these pins.</td>
</tr>
<tr>
<td>26</td>
<td>PDBRF</td>
<td>RF Power-Down. A logic low on this pin mutes the RF outputs. This mute function is also software-controllable. Do not leave this pin floating.</td>
</tr>
<tr>
<td>27</td>
<td>DVDD</td>
<td>Digital Power Supply. This pin must be at the same voltage as AVDD. Place decoupling capacitors to the ground plane as close to this pin as possible.</td>
</tr>
<tr>
<td>28</td>
<td>REFpB</td>
<td>Complementary Reference Input. If unused, ac couple this pin to ( A_{\text{GND}} ).</td>
</tr>
<tr>
<td>29</td>
<td>REFpA</td>
<td>Reference Input.</td>
</tr>
<tr>
<td>30</td>
<td>MUXOUT</td>
<td>Multiplexer Output. The multiplexer output allows the digital lock detect, the analog lock detect, scaled RF, or the scaled reference frequency to be externally accessible.</td>
</tr>
<tr>
<td>31</td>
<td>SDGND</td>
<td>Digital ( \Sigma\Delta ) Modulator Ground. SDGND is the ground return path for the ( \Sigma\Delta ) modulator.</td>
</tr>
<tr>
<td></td>
<td>EP</td>
<td>Exposed Pad. The exposed pad must be connected to ( A_{\text{GND}} ).</td>
</tr>
</tbody>
</table>
TYPICAL PERFORMANCE CHARACTERISTICS

Figure 4. Open-Loop VCO Phase Noise, 3.4 GHz

Figure 5. Open-Loop VCO Phase Noise, 5.0 GHz

Figure 6. Open-Loop VCO Phase Noise, 6.8 GHz

Figure 7. Closed-Loop Phase Noise, RFoutB+ (100 nH Inductors), Fundamental VCO and Dividers, VCO = 3.4 GHz, PFD = 61.44 MHz, Loop Bandwidth = 40 kHz

Figure 8. Closed-Loop Phase Noise, RFoutB+ (100 nH Inductors), Fundamental VCO and Dividers, VCO = 5.0 GHz, PFD = 61.44 MHz, Loop Bandwidth = 40 kHz

Figure 9. Closed-Loop Phase Noise, RFoutB+ (100 nH Inductors), Fundamental VCO and Dividers, VCO = 6.8 GHz, PFD = 61.44 MHz, Loop Bandwidth = 40 kHz
Figure 10. Output Power vs. Frequency, RFOUTA+/RFOUTA− (7.4 nH Inductors, 10 pF AC Coupling Capacitors, Board Measurement)

Figure 11. RFOUTA+/RFOUTA− Harmonics vs. Frequency (7.4 nH Inductors, 10 pF AC Coupling Capacitors, Board Measurement)

Figure 12. RFOUTB+/RFOUTB− Power vs. Frequency (100 nH Inductors, 10 pF AC Coupling Capacitors, Board Measurement)

Figure 13. RFOUTA+/RFOUTA− Power vs. RFOUTB+/RFOUTB− Power (7.4 nH Inductors, 10 pF AC Coupling Capacitors, Board Measurement)

Figure 14. RMS Jitter/Noise vs. Output Frequency, PFD Frequency = 61.44 MHz, Loop Filter = 40 kHz

Figure 15. PFD Spur Amplitude vs. RFOUTA+/RFOUTA− Output Frequency, PFD = 30.72 MHz, PFD = 61.44 MHz, PFD = 122.88 MHz, Loop Filter = 40 kHz
Figure 16. Fractional-N Spur Performance, GSM1800 Band, RFOUTA+ = 1550.2 MHz, REFIN = 122.88 MHz, PFD = 61.44 MHz, Output Divide by 4 Selected, Loop Filter Bandwidth = 40 kHz, Channel Spacing = 20 kHz

Figure 17. Fractional-N Spur Performance, W-CDMA Band, RFOUTA+ = 2113.5 MHz, REFIN = 122.88 MHz, PFD = 61.44 MHz, Output Divide by 2 Selected, Loop Filter Bandwidth = 40 kHz, Channel Spacing = 20 kHz

Figure 18. Fractional-N Spur Performance, RFOUTA+ = 2.591 GHz, REFIN = 122.88 MHz, PFD = 61.44 MHz, Output Divide by 2 Selected, Loop Filter Bandwidth = 40 kHz, Channel Spacing = 20 kHz

Figure 19. Lock Time for 250 MHz Jump from 4150 MHz to 4400 MHz, Loop Bandwidth = 23 kHz
THEORY OF OPERATION

REFERENCE INPUT SECTION

Figure 20 shows the reference input stage. The reference input can accept both single-ended and differential signals. Use the reference mode bit (Register 4, Bit DB9) to select the signal. To use a differential signal on the reference input, program this bit high. In this case, SW1 and SW2 are open, SW3 and SW4 are closed, and the current source that drives the differential pair of transistors switches on. The differential signal buffers and provides an emitter-coupled logic (ECL) to the CMOS converter. When a single-ended signal is used as the reference, program Bit DB9 in Register 4 to 0. Connect the single-ended reference signal to REFINA. In this case, SW1 and SW2 are closed, SW3 and SW4 are open, and the current source that drives the differential pair of transistors switches off.

RF N DIVIDER

The RF N divider allows a division ratio in the PLL feedback path. Determine the division ratio by the INT, FRAC1, FRAC2, MOD1, and MOD2 values, in conjunction with the R counter, make it possible to generate output frequencies spaced by fractions of the PFD frequency (fPFD). For more information, see the RF Synthesizer—A Worked Example section.

Calculate the RF VCO frequency (VCOout) by

\[ VCO_{out} = f_{PFD} \times N \]  

where:

- \( VCO_{out} \) is the output frequency of the VCO (without using the output divider).
- \( f_{PFD} \) is the frequency of the phase frequency detector.
- \( N \) is the desired value of the feedback counter, \( N \).

Calculate \( f_{PFD} \) by

\[ f_{PFD} = \frac{\text{REFIN} \times ((1 + D)/(R \times (1 + T)))}{GCD(f_{PFD}, f_{\text{CHSP}})} \]  

where:

- \( \text{REFIN} \) is the reference input frequency.
- \( D \) is the \( \text{REFIN} \) doubler bit.
- \( R \) is the preset divide ratio of the binary 10-bit programmable reference counter (1 to 1023).
- \( T \) is the \( \text{REFIN} \) divide by 2 bit (0 or 1).

\( N \) comprises

\[ N = INT + \frac{FRAC1 + FRAC2}{MOD2} \]  

where:

- \( INT \) is the 16-bit integer value (23 to 32,767 for the 4/5 prescaler, and 75 to 65,535 for the 8/9 prescaler).
- \( FRAC1 \) is the numerator of the primary modulus (0 to 16,777,215).
- \( FRAC2 \) is the numerator of the 28-bit auxiliary modulus (0 to 268,435,455).
- \( MOD2 \) is the programmable, 28-bit auxiliary fractional modulus (2 to 268,435,455).
- \( MOD1 \) is a 24-bit primary modulus with a fixed value of \( 2^{24} = 16,777,216 \).

Equation 3 results in a very fine frequency resolution with no residual frequency error. To apply this formula, take the following steps:

1. Calculate \( N \) by dividing \( VCO_{out}/f_{PFD} \).
2. The integer value of this number forms \( INT \).
3. Subtract the \( INT \) value from the full \( N \) value.
4. Multiply the remainder by \( 2^{24} \).
5. The integer value of this number forms \( FRAC1 \).
6. Calculate \( MOD2 \) based on the channel spacing (\( f_{\text{CHSP}} \)) by

\[ MOD2 = f_{PFD}/GCD(f_{PFD}, f_{\text{CHSP}}) \]  

where:

- \( GCD(f_{PFD}, f_{\text{CHSP}}) \) is the greatest common divider of the PFD frequency and the channel spacing frequency.
- \( f_{\text{CHSP}} \) is the desired channel spacing frequency.
7. Calculate \( FRAC2 \) by the following equation:

\[ FRAC2 = ((N - INT) \times 2^{24} - FRAC1) \times MOD2 \]  

\[ \text{REV A} \] | \text{Page 12 of 35}
The FRAC2 and MOD2 fraction results in outputs with zero frequency error for channel spacings when

\[ \frac{f_{PFD}}{\text{GCD}(f_{PFD}/f_{CHSP})} < 268,435,455 \]  

where:
- \( f_{PFD} \) is the frequency of the phase frequency detector.
- GCD is a greatest common denominator function.
- \( f_{CHSP} \) is the desired channel spacing frequency.

If zero frequency error is not required, the MOD1 and MOD2 denominators operate together to create a 52-bit resolution modulus.

**INT N Mode**

When FRAC1 and FRAC2 are 0, the synthesizer operates in integer-N mode.

**R Counter**

The 10-bit R counter allows the input reference frequency (REFIN) to be divided down to produce the reference clock to the PFD. Division ratios from 1 to 1023 are allowed.

**PHASE FREQUENCY DETECTOR (PFD) AND CHARGE PUMP**

The PFD takes inputs from the R counter and N counter and produces an output proportional to the phase and frequency difference between them. Figure 22 is a simplified schematic of the phase frequency detector. The PFD includes a fixed delay element that sets the width of the antibacklash pulse. This pulse ensures that there is no dead zone in the PFD transfer function and provides a consistent reference spur level. Set the phase detector polarity to positive on this device because of the positive tuning of the VCO.

\[ \text{MUXOUT AND LOCK DETECT} \]

The output multiplexer on the ADF4356 allows the user to access various internal points on the chip. The M3, M2, and M1 bits in Register 4 control the state of MUXOUT. Figure 23 shows the MUXOUT section in block diagram form.

**INPUT SHIFT REGISTERS**

The ADF4356 digital section includes a 10-bit R counter, a 16-bit RF integer-N counter, a 24-bit FRAC1 counter, a 28-bit auxiliary fractional counter, and a 28-bit auxiliary modulus counter. Data clocks into the 32-bit shift register on each rising edge of CLK. The data clocks in MSB first. Data transfers from the shift register to one of 13 latches on the rising edge of LE. The state of the four control bits (C4, C3, C2, and C1) in the shift register determines the destination latch. As shown in Figure 2, the four least significant bits (LSBs) are DB3, DB2, DB1, and DB0. The truth table for these bits is shown in Table 6. Figure 26 and Figure 27 summarize the programming of the latches.

<table>
<thead>
<tr>
<th>Control Bits</th>
<th>Register</th>
</tr>
</thead>
<tbody>
<tr>
<td>C4 C3 C2 C1</td>
<td></td>
</tr>
<tr>
<td>0 0 0 0</td>
<td>Register 0</td>
</tr>
<tr>
<td>0 0 0 1</td>
<td>Register 1</td>
</tr>
<tr>
<td>0 0 1 0</td>
<td>Register 2</td>
</tr>
<tr>
<td>0 0 1 1</td>
<td>Register 3</td>
</tr>
<tr>
<td>0 1 0 0</td>
<td>Register 4</td>
</tr>
<tr>
<td>0 1 0 1</td>
<td>Register 5</td>
</tr>
<tr>
<td>0 1 1 0</td>
<td>Register 6</td>
</tr>
<tr>
<td>0 1 1 1</td>
<td>Register 7</td>
</tr>
<tr>
<td>1 0 0 0</td>
<td>Register 8</td>
</tr>
<tr>
<td>1 0 0 1</td>
<td>Register 9</td>
</tr>
<tr>
<td>1 0 1 0</td>
<td>Register 10</td>
</tr>
<tr>
<td>1 0 1 1</td>
<td>Register 11</td>
</tr>
<tr>
<td>1 1 0 0</td>
<td>Register 12</td>
</tr>
<tr>
<td>1 1 0 1</td>
<td>Register 13</td>
</tr>
</tbody>
</table>
PROGRAM MODES

Table 6 and Figure 28 through Figure 41 show how the program modes must be set up for the ADF4356.

The following settings in the ADF4356 are double-buffered: main fractional value (FRAC1), auxiliary modulus value (MOD2), auxiliary fractional value (FRAC2), reference doubler, reference divide by 2 (RDIV2), R counter value, and charge pump current setting. Two events must occur before the ADF4356 uses a new value for any of the double-buffered settings. First, the new value must latch into the device by writing to the appropriate register, and second, a new write to Register 0 must be performed.

For example, to ensure that the modulus value loads correctly, every time that the modulus value updates, Register 0 must be written to. The RF divider select in Register 6 is also double buffered, but only if DB14 of Register 4 is high.

VCO

The VCO core in the ADF4356 consists of four separate VCOs, each of which uses 256 overlapping bands, which allows the device to cover a wide frequency range without large VCO sensitivity (KV) and without resulting poor phase noise and spurious performance.

The correct VCO and band are chosen automatically by the VCO and band select logic when Register 0 is updated and auto-calibration is enabled.

The R counter output is used as the clock for the band select logic. After band selection, normal PLL action resumes. The nominal value of KV is 25 MHz/V when the N divider is driven from the VCO output, or the KV value is divided by D. D is the output divider value if the N divider is driven from the RF output divider (chosen by programming Bits[DB23:DB21] in Register 6).

The VCO shows variation of KV as the tuning voltage, VTUNE, varies within the band and from band to band. For wideband applications covering a wide frequency range (and changing output dividers), a value of 25 MHz/V provides the most accurate KV, because this value is closest to the average value. Figure 24 shows how KV varies with fundamental VCO frequency along with an average value for the frequency band. Users may prefer this figure when using narrow-band designs.

OUTPUT STAGE

The RFOUTA+ and RFOUTA− pins of the ADF4356 connect to the collectors of an NPN differential pair driven by buffered outputs of the VCO, as shown in Figure 25. In this scheme, the ADF4356 contains internal 50 Ω resistors connected to the VRF pin. To optimize the power dissipation vs. the output power requirements, the tail current of the differential pair is programmable using Bits[DB2:DB1] in Register 6. Four current levels can be set. These levels give approximate output power levels of −4 dBm, −1 dBm, +2 dBm, and +5 dBm, respectively. Levels of −4 dBm, −1 dBm, and +2 dBm can be achieved using a 50 Ω resistor to VRF and ac coupling into a 50 Ω load. For accurate power levels, refer to the Typical Performance Characteristics section. An output power of 5 dBm requires an external shunt inductor to provide higher power levels; however, this addition results in less wideband performance using the internal bias only. Terminate the unused complementary output with a similar circuit to the used output.

Another feature of the ADF4356 is that the supply current to the RFOUTA+/RFOUTA− output stage can shut down until the ADF4356 achieves lock as measured by the digital lock detect circuitry. The mute till lock detect (MTLD) bit (Bit DB11) in Register 6 enables this function.

The RFOUTB+/RFOUTB− pins are duplicate outputs that can be used independently or in addition to the RFOUTA+/RFOUTA− pins.
### Table 7. Total IDD (RF Output A Enabled/RF Output B Disabled) ¹

<table>
<thead>
<tr>
<th>Divide By</th>
<th>RF&lt;sub&gt;out&lt;/sub&gt;A± Off</th>
<th>RF&lt;sub&gt;out&lt;/sub&gt;A± = −4 dBm</th>
<th>RF&lt;sub&gt;out&lt;/sub&gt;A± = −1 dBm</th>
<th>RF&lt;sub&gt;out&lt;/sub&gt;A± = 2 dBm</th>
<th>RF&lt;sub&gt;out&lt;/sub&gt;A± = 5 dBm</th>
</tr>
</thead>
<tbody>
<tr>
<td>5 V Supply (IVCO and IP)</td>
<td>78 mA</td>
<td>78 mA</td>
<td>78 mA</td>
<td>78 mA</td>
<td>78 mA</td>
</tr>
</tbody>
</table>

3.3 V Supply (AIDD, DIDD, and IRF)

<table>
<thead>
<tr>
<th>n</th>
<th>RF&lt;sub&gt;out&lt;/sub&gt;A± = −4 dBm</th>
<th>RF&lt;sub&gt;out&lt;/sub&gt;A± = −1 dBm</th>
<th>RF&lt;sub&gt;out&lt;/sub&gt;A± = 2 dBm</th>
<th>RF&lt;sub&gt;out&lt;/sub&gt;A± = 5 dBm</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>84.8</td>
<td>106.2</td>
<td>117.3</td>
<td>128.2</td>
</tr>
<tr>
<td>2</td>
<td>94.1</td>
<td>114.9</td>
<td>125.7</td>
<td>136.4</td>
</tr>
<tr>
<td>4</td>
<td>103.9</td>
<td>124.9</td>
<td>136.2</td>
<td>147.3</td>
</tr>
<tr>
<td>8</td>
<td>111.9</td>
<td>132.9</td>
<td>144.3</td>
<td>155.6</td>
</tr>
<tr>
<td>16</td>
<td>116.9</td>
<td>138.0</td>
<td>149.5</td>
<td>160.7</td>
</tr>
<tr>
<td>32</td>
<td>120.9</td>
<td>142.0</td>
<td>153.6</td>
<td>164.8</td>
</tr>
<tr>
<td>64</td>
<td>123.3</td>
<td>144.4</td>
<td>156.0</td>
<td>167.3</td>
</tr>
</tbody>
</table>

¹ RF<sub>out</sub>A± refers to RF<sub>out</sub>A+/RF<sub>out</sub>A−.

### Table 8. Total IDD (RF Output A Enabled/RF Output B Enabled) ¹

<table>
<thead>
<tr>
<th>Divide By</th>
<th>RF&lt;sub&gt;out&lt;/sub&gt;A±/RF&lt;sub&gt;out&lt;/sub&gt;B± Off</th>
<th>RF&lt;sub&gt;out&lt;/sub&gt;A±/RF&lt;sub&gt;out&lt;/sub&gt;B± = −4 dBm</th>
<th>RF&lt;sub&gt;out&lt;/sub&gt;A±/RF&lt;sub&gt;out&lt;/sub&gt;B± = −1 dBm</th>
<th>RF&lt;sub&gt;out&lt;/sub&gt;A±/RF&lt;sub&gt;out&lt;/sub&gt;B± = 2 dBm</th>
<th>RF&lt;sub&gt;out&lt;/sub&gt;A±/RF&lt;sub&gt;out&lt;/sub&gt;B± = 5 dBm</th>
</tr>
</thead>
<tbody>
<tr>
<td>5 V Supply (IVCO and IP)</td>
<td>78 mA</td>
<td>78 mA</td>
<td>78 mA</td>
<td>78 mA</td>
<td>78 mA</td>
</tr>
</tbody>
</table>

3.3 V Supply (AI<sub>co</sub>, DI<sub>co</sub>, and I<sub>e</sub>)

<table>
<thead>
<tr>
<th>n</th>
<th>RF&lt;sub&gt;out&lt;/sub&gt;A±/RF&lt;sub&gt;out&lt;/sub&gt;B± = −4 dBm</th>
<th>RF&lt;sub&gt;out&lt;/sub&gt;A±/RF&lt;sub&gt;out&lt;/sub&gt;B± = −1 dBm</th>
<th>RF&lt;sub&gt;out&lt;/sub&gt;A±/RF&lt;sub&gt;out&lt;/sub&gt;B± = 2 dBm</th>
<th>RF&lt;sub&gt;out&lt;/sub&gt;A±/RF&lt;sub&gt;out&lt;/sub&gt;B± = 5 dBm</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>84.9</td>
<td>133.5</td>
<td>150.0</td>
<td>166.3</td>
</tr>
<tr>
<td>2</td>
<td>94.2</td>
<td>142.4</td>
<td>159.8</td>
<td>177.2</td>
</tr>
<tr>
<td>4</td>
<td>104.0</td>
<td>151.9</td>
<td>169.5</td>
<td>187.0</td>
</tr>
<tr>
<td>8</td>
<td>112.0</td>
<td>159.7</td>
<td>177.3</td>
<td>194.7</td>
</tr>
<tr>
<td>16</td>
<td>117.0</td>
<td>164.5</td>
<td>182.2</td>
<td>199.5</td>
</tr>
<tr>
<td>32</td>
<td>121.0</td>
<td>168.4</td>
<td>186.1</td>
<td>203.5</td>
</tr>
<tr>
<td>64</td>
<td>123.4</td>
<td>170.8</td>
<td>188.6</td>
<td>205.8</td>
</tr>
</tbody>
</table>

¹ RF<sub>out</sub>A± refers to RF<sub>out</sub>A+/RF<sub>out</sub>A− and RF<sub>out</sub>B± refers to RF<sub>out</sub>B+/RF<sub>out</sub>B−.
### REGISTER MAPS

#### REGISTER 0

<table>
<thead>
<tr>
<th>Bit Address</th>
<th>Description</th>
<th>Control Bits</th>
</tr>
</thead>
<tbody>
<tr>
<td>DB31-0</td>
<td>16-BIT INTEGER VALUE (INT)</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

#### REGISTER 1

<table>
<thead>
<tr>
<th>Bit Address</th>
<th>Description</th>
<th>Control Bits</th>
</tr>
</thead>
<tbody>
<tr>
<td>DB31-0</td>
<td>24-BIT MAIN FRACTIONAL VALUE (FRAC1)</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

#### REGISTER 2

<table>
<thead>
<tr>
<th>Bit Address</th>
<th>Description</th>
<th>Control Bits</th>
</tr>
</thead>
<tbody>
<tr>
<td>DB31-0</td>
<td>14-BIT AUXILIARY FRACTIONAL LSB VALUE (FRAC2_LSB)</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

#### REGISTER 3

<table>
<thead>
<tr>
<th>Bit Address</th>
<th>Description</th>
<th>Control Bits</th>
</tr>
</thead>
<tbody>
<tr>
<td>DB31-0</td>
<td>24-BIT PHASE VALUE (PHASE)</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

#### REGISTER 4

<table>
<thead>
<tr>
<th>Bit Address</th>
<th>Description</th>
<th>Control Bits</th>
</tr>
</thead>
<tbody>
<tr>
<td>DB31-0</td>
<td>10-BIT R COUNTER</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

#### REGISTER 5

<table>
<thead>
<tr>
<th>Bit Address</th>
<th>Description</th>
<th>Control Bits</th>
</tr>
</thead>
<tbody>
<tr>
<td>DB31-0</td>
<td>CHARGE PUMP BLEED CURRENT</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

#### REGISTER 6

<table>
<thead>
<tr>
<th>Bit Address</th>
<th>Description</th>
<th>Control Bits</th>
</tr>
</thead>
<tbody>
<tr>
<td>DB31-0</td>
<td>RF OUTPUT B BIT</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

---

1. **DBR** = DOUBLE BUFFERED REGISTER—BUFFERED BY THE WRITE TO REGISTER 0.
2. **DBB** = DOUBLE BUFFERED BITS—BUFFERED BY A WRITE TO REGISTER 0 WHEN BIT DB14 OF REGISTER 4 IS HIGH.

---

Figure 26.
Figure 27. Register Summary (Register 7 to Register 13)
**REGISTER 0**

**Control Bits**

With Bits[C4:C1] set to 0000, Register 0 is programmed. Figure 28 shows the input data format for programming this register.

**Reserved**

Bits[DB31:DB22] are reserved and must be set to 0.

**Automatic Calibration (AUTOCAL)**

Write to Register 0 to enact (by default) the VCO automatic calibration, and to choose the appropriate VCO and VCO subband. Write 1 to the AC1 bit (Bit DB21) to enable the automatic calibration, which is the recommended mode of operation.

Set the AC1 bit (Bit DB21) to 0 to disable the automatic calibration, which leaves the ADF4356 in the same band it was already in when Register 0 is updated.

Disable the automatic calibration only for fixed frequency applications, phase adjust applications, or very small (<10 kHz) frequency jumps.

Toggling AUTOCAL is also required when changing frequency. See the Frequency Update Sequence section for more information.

**Prescaler Value**

The dual modulus prescaler (P/P + 1) along with the INT, FRACx, and MODx counters, determines the overall division ratio from the VCO output to the PFD input. The PR1 bit (Bit DB20) in Register 0 sets the prescaler value.

Operating at CML levels, the prescaler takes the clock from the VCO output and divides it down for the counters. It is based on a synchronous 4/5 core. When the prescaler is set to 4/5, the maximum RF frequency allowed is 7 GHz. The prescaler limits the INT value; therefore, if P is 4/5, NMIN is 23, and if P is 8/9, NMIN is 75.

**16-Bit Integer Value**

The 16 INT bits (Bits[DB19:DB4]) set the INT value, which determines the integer part of the feedback division factor. The INT value is used in Equation 3 (see the INT, FRACx, MODx, and R Counter Relationship section). All integer values from 23 to 32,767 are allowed for the 4/5 prescaler. For the 8/9 prescaler, the minimum integer value is 75, and the maximum value is 65,535.
**REGISTER 1**

**Control Bits**

With Bits[C4:C1] set to 0001, Register 1 is programmed. Figure 29 shows the input data format for programming this register.

**Reserved**

Bits[DB31:DB28] are reserved and must be set to 0.

**24-Bit Main Fractional Value**

The 24 FRAC1 bits (Bits[DB27:DB4]) set the numerator of the fraction that is input to the Σ-Δ modulator. This fraction, along with the INT value, specifies the new frequency channel that the synthesizer locks to, as shown in the RF Synthesizer—A Worked Example section. FRAC1 values from 0 to (MOD1 – 1) cover channels over a frequency range equal to the PFD reference frequency.

**REGISTER 2**

**Control Bits**

With Bits[C4:C1] set to 0010, Register 2 is programmed. Figure 30 shows the input data format for programming this register.

**14-Bit Auxiliary Fractional LSB Value (FRAC2_LSB)**

Use this value with the auxiliary fractional MSB value (Register 13, Bits[DB31:DB18]) to generate the total auxiliary fractional value.

\[ \text{FRAC2} = (\text{FRAC2_MSB} \times 2^{14}) + \text{FRAC2_LSB} \]

FRAC2 must be less than the MOD2 value programmed in Register 2.

**14-Bit Auxiliary Modulus LSB Value (MOD2_LSB)**

Use this value with the auxiliary modulus MSB value (Register 13, Bits[DB17:DB4]) to generate total auxiliary modulus value.

\[ \text{MOD2} = (\text{MOD2_MSB}) \times 2^{14} + \text{MOD2_LSB} \]

Use MOD2 to correct any residual error due to the main fractional modulus.
REGISTER 3

Control Bits

With Bits[C4:C1] set to 0011, Register 3 is programmed. Figure 31 shows the input data format for programming this register.

Reserved

Bit DB31 is reserved and must be set to 0.

SD Load Reset

When writing to Register 0, the Σ-Δ modulator resets. For applications in which the phase is continually adjusted, this may not be desirable; therefore, in these cases, the Σ-Δ reset can be disabled by writing a 1 to the SD1 bit (Bit DB30).

Phase Resync

To use the phase resynchronization feature, the PRI bit (Bit DB29) must be set to 1. If unused, the bit can be programmed to 0. The phase resync activation timeout value must also be used in Register 12 to ensure that the resynchronization feature is applied after the PLL settles to the final frequency. If the PLL has not settled to the final frequency, phase resync may not function correctly. Resynchronization is useful in phased array and beam forming applications. It ensures repeatability of output phase when programming the same frequency. In phase critical applications that use frequencies requiring the output divider (<3400 MHz), it is necessary to feed the N divider with the divided VCO frequency as distinct from the fundamental VCO frequency, which is achieved by programming the D13 bit (Bit DB24) in Register 6 to 0, which ensures divided feedback to the N divider.

For resync applications, enable the Σ-Δ modulator load reset (SD load reset) in Register 3 by setting DB30 to 0.

The phase of the RF output frequency can be adjusted in 24-bit steps from $0^\circ$ (0) to $360^\circ$ ($2^{24} - 1$) relative to the resync phase. For phase adjustment applications, the phase is set by Bits[P24:P1].

$(\text{Phase Value}/16,777,216) \times 360^\circ$

Practically, this means that repeatable adjustable phase values can be achieved by using the resync feature with different phase values.

Phase Adjustment

To adjust the relative output phase of the ADF4356 on each Register 0 update, set the PA1 bit (Bit DB28) to 1. This feature differs from the resynchronization feature in that it is useful when adjustments to phase are made continually in an application. For this function, disable the VCO automatic calibration by setting the AC1 bit (Bit DB21) in Register 0 to 1, and disable the SD load reset by setting the SD1 bit (Bit DB30) in Register 3 to 1.

24-Bit Phase Value

The phase of the RF output frequency can adjust in 24-bit steps, from $0^\circ$ (0) to $360^\circ$ ($2^{24} - 1$). For phase adjust applications, the phase is set by

$(\text{Phase Value}/16,777,216) \times 360^\circ$

When the phase value is programmed to Register 3, each subsequent adjustment of Register 0 increments the phase by the value in this equation.
### REGISTER 4

#### Control Bits

With Bits[C4:C1] set to 0100, Register 4 is programmed. Figure 32 shows the input data format for programming this register.

**Reserved**

Bits[DB31:DB30] are reserved and must be set to 0.

**MUXOUT**

The on-chip multiplexer (MUXOUT) is controlled by Bits[DB29:DB27]. For additional details, see Figure 32.

When changing frequency, that is, writing Register 0, MUXOUT must not be set to N divider output or R divider output. If needed, enable these functions after locking to the new frequency.

**Reference Doubler**

Setting the RD2 bit (Bit DB26) to 0 feeds the reference frequency signal directly to the 10-bit R counter, disabling the doubler. Setting this bit to 1 multiplies the reference frequency by a factor of 2 before feeding it into the 10-bit R counter. When the doubler is disabled, the REFIN falling edge is the active edge at the PFD input to the fractional synthesizer. When the doubler is enabled, both the rising and falling edges of the reference frequency become active edges at the PFD input.

The maximum allowable reference frequency when the doubler is enabled is 80 MHz.

**RDIV2**

Setting the RDIV2 bit (Bit DB25) to 1 inserts a divide by 2, toggle flip-flop between the R counter and PFD, which extends the maximum reference frequency input rate. This function provides a 50% duty cycle signal at the PFD input.

#### 10-Bit R Counter

The 10-bit R counter divides the input reference frequency (REFIN) to produce the reference clock to the PFD. Division ratios range from 1 to 1023.

**Double Buffer**

The D1 bit (Bit DB14) enables or disables double buffering of the RF divider select bits (Bits[DB23:DB21]) in Register 6. The Program Modes section explains how double buffering works.

**Charge Pump Current Setting**

The CP4 to CP1 bits (Bits[DB13:DB10]) set the charge pump current. Set this value to the charge pump current that the loop filter is designed with (see Figure 32). For the lowest spurs, the 0.9 mA setting is recommended.
**Reference Mode**

The ADF4356 permits use of either differential or single-ended reference sources.

For optimum integer boundary spur performance, it is recommended to use the single-ended setting for all references up to 250 MHz (even if using a differential reference signal). Use the differential setting for reference frequencies above 250 MHz.

**Level Select**

To assist with logic compatibility, MUXOUT is programmable to two logic levels. Set the U5 bit (Bit DB8) to 0 to select 1.8 V logic, and set it to 1 to select 3.3 V logic.

**Phase Detector Polarity**

The U4 bit (Bit DB7) sets the phase detector polarity. When a passive loop filter or a noninverting active loop filter is used, set DB7 to 1 (positive). If an active filter with an inverting characteristic is used, set this bit to 0 (negative).

**Power-Down**

The U3 bit (Bit DB6) sets the programmable power-down mode. Setting DB6 to 1 performs a power-down. Setting DB6 to 0 returns the synthesizer to normal operation. In software power-down mode, the ADF4356 retains all information in its registers. The register contents are only lost if the supply voltages are removed.

When power-down activates, the following events occur:

- The synthesizer counters are forced to their load state conditions.
- The VCO powers down.
- The charge pump is forced into three-state mode.
- The digital lock detect circuitry resets.
- The RFOUTA+/RFOUTA− and RFOUTB+/RFOUTB− output stages are disabled.
- The input registers remain active and capable of loading and latching data.

**Charge Pump Three-State**

Setting the U2 bit (Bit DB5) to 1 puts the charge pump into three-state mode. Set DB5 to 0 for normal operation.

**Counter Reset**

The U1 bit (Bit DB4) resets the R counter, N counter, and VCO band select of the ADF4356. When DB4 is set to 1, the RF synthesizer N counter, R counter, and VCO band select are reset. For normal operation, set DB4 to 0.

**REGISTER 5**

The bits in Register 5 are reserved and must be programmed as described in Figure 33, using a hexadecimal word of 0x00800025.

![Figure 33. Register 5 (0x00800025)](image-url)
REGISTER 6

Control Bits

With [C4:C1] set to 0110, Register 6 is programmed. Figure 34 shows the input data format for programming this register.

Bleed Polarity

DB31 sets the polarity of the charge pump bleed current.

Gated Bleed

Bleed currents can be used for improving phase noise and spurs; however, due to a potential impact on lock time, the gated bleed bit, BL10 (Bit DB30), if set to 1, ensures bleed currents are not switched on until the digital lock detect asserts logic high. Note that this function requires digital lock detect to be enabled.

Negative Bleed

Use of constant negative bleed is recommended for most fractional-N applications because it improves the linearity of the charge pump, leading to lower noise and spurious signals than leaving it off. To enable negative bleed, write 1 to BL9 (Bit DB29), and to disable negative bleed, write 0 to BL9 (Bit DB29).

Do not use negative bleed when operating in Integer-N mode, that is, FRAC1 = FRAC2 = 0. Do not use negative bleed for ffeed greater than 100 MHz.

Reserved

Bits[DB28:DB26] are reserved and must be set to 101. Bit DB12 is reserved and must be set to 0. Bit DB10 is reserved and must be set to 0.

RF Output B Select

D14 (Bit DB25) enables the RF output B (RFOUTB+/RFOUTB−) to selects the fundamental output from the VCO. When this bit is disabled, RFOUTB+/RFOUTB− is a duplicate of RFOUTA+/RFOUTA−.

Feedback Select

D13 (Bit DB24) selects the feedback from the output of the VCO to the N counter. When D13 is set to 1, the signal is taken directly from the VCO. When this bit is set to 0, the signal is taken from the output of the output dividers. The dividers enable coverage of the wide frequency band (54 MHz to 6800 MHz). When the divider is enabled and the feedback signal is taken from the output, the RF output signals of two separately configured PLLs are in phase. Divided feedback is useful in some applications where the positive interference of signals is required to increase the power.

Divider Select

D12 to D10 (Bits[DB23:DB21]) select the value of the RF output divider (see Figure 34).
Charge Pump Bleed Current

BL8 to BL1 (Bits[DB20:DB13]) control the level of the bleed current added to the charge pump output. This current optimizes the phase noise and spurious levels from the device. Calculate the optimal bleed setting using the following rule.

\[
\text{Bleed Value} = \text{floor}(24 \times (f_{\text{PFD}}/61.44 \text{ MHz}) \times (I_{CP}/0.9 \text{ mA}))
\]

If \( f_{\text{PFD}} > 100 \text{ MHz} \), disable bleed current using DB29.

where:

- **Bleed Value** is the value programmed to Bits[DB20:DB13].
- floor() is a function to round down to the nearest integer value.
- \( f_{\text{PFD}} \) is the PFD frequency.
- \( I_{CP} \) is the value of charge pump current setting, Bits[DB13:DB10] of Register 4.

Mute Till Lock Detect

When D8 (Bit DB11) is set to 1, the supply current to the RF output stage is shut down until the device achieves lock, as determined by the digital lock detect circuitry.

RF Output B Enable

D6 (Bit DB9) enables or disables RF Output B (RFOUTB+/RFOUTB−). If DB10 is set to 0, RF Output B is enabled. If DB10 is set to 1, the RF Output B is disabled.

RF Output B Power

D5 and D4 (Bits[DB8:DB7]) set the value of the RF Output B (RFOUTB+/RFOUTB−) power level (see Figure 34).

RF Output A Enable

D3 (Bit DB6) enables or disables RF Output A (RFOUTA+/RFOUTA−). If DB3 is set to 0, RF Output A is disabled. If DB6 is set to 1, RF Output A is enabled.

RF Output A Power

D2 and D1 (Bits[DB5:DB4]) set the value of the RF Output A (RFOUTA+/RFOUTA−) power level (see Figure 34).
**REGISTER 7**

**Control Bits**

With Bits[C4:C1] set to 0111, Register 7 is programmed. Figure 35 shows the input data format for programming this register.

**Reserved**

Bits[DB31:DB28] are reserved and must be set to 0. DB26 is reserved and must be set to 1. DB26 is reserved and must be set to 1. Bits[DB24:DB10] are reserved and must be set to 0.

**LE SEL Sync Edge**

Bit DB27 allows selection of the synchronization load enable (LE) edge to the falling or rising edge of the reference clock, which is useful for applications that require synchronization to a common reference edge (see Figure 35). To use this bit, LE sync (Bit DB25) must be set to 1.

**LE Sync**

When set to 1, Bit DB25 ensures that the load enable (LE) edge is synchronized internally with the rising edge of reference input frequency. This synchronization prevents the rare event of reference and RF dividers loading at the same time as a falling edge of the reference frequency, which can lead to longer lock times.

**Fractional-N Lock Detect (LD) Cycle Count**

LD5 and LD4 (Bits[DB9:DB8]) set the number of consecutive cycles counted by the lock detect circuitry before asserting lock detect high (see Figure 35 for details).

**Loss of Lock (LOL) Mode**

Set the LOL mode bit (Bit DB7) to 1 when the application is a fixed frequency application in which the reference (REFIN) is likely to be removed, such as a clocking application. The standard lock detect circuit assumes that REFIN is always present; however, this may not be the case with clocking applications. To enable this functionality, set DB7 to 1.

**Fractional-N Lock Detect (LD) Precision**

LD3 and LD2 (Bits[DB6:DB5]) set the precision of the lock detect circuitry in fractional-N mode. LDP is available at 5 ns, 6 ns, 8 ns, or 12 ns. If bleed currents are used, use 12 ns.

**Lock Detect (LD) Mode**

When set to 0, lock detect precision is set by fractional-N lock detect precision as described in the Fractional-N Lock Detect (LD) Precision section. If DB4 is set to 1, lock detect precision is 2.9 ns long, which is more appropriate for integer-N applications.
**REGISTER 8**

The bits in this register are reserved and must be programmed as shown in Figure 36, using a hexadecimal word of (0x15596568).

**REGISTER 9**

For a worked example and more information, see the Lock Time section.

**Control Bits**

With Bits[C4:C1] set to 1001, Register 9 is programmed. Figure 37 shows the input data format for programming this register.

**VCO Band Division**

VC8 to VC1 (Bits[DB31:DB24]) set the value of the VCO band division clock. Determine the value of this clock by

\[
VCO \text{ Band Division} = \text{Ceiling}(f_{\text{ref}}/1,600,000)
\]

**Timeout**

TL10 to TL1 (Bits[DB23:DB14]) set the timeout value for the VCO band select.

**Automatic Level Calibration (ALC) Timeout**

AL5 to AL1 (Bits[DB13:DB9]) set the timer value used for the automatic level calibration of the VCO. This function combines the PFD frequency, the timeout variable, and ALC wait variable. Choose the ALC such that the following equation is always greater than 50 µs.

\[
ALC \text{ Wait} > \left(\frac{50 \ \mu s \times f_{\text{ref}}}{\text{Timeout}}\right)
\]

**Synthesizer Lock Timeout**

SL5 to SL1 (Bits[DB8:DB4]) set the synthesizer lock timeout value. This value allows the V_TUNE force to settle on the V_TUNE pin. The value must be 20 µs. Calculate the value using the following equation:

\[
\text{Synthesizer Lock Timeout} > \left(20 \ \mu s \times f_{\text{ref}}\right)/\text{Timeout}
\]
### REGISTER 10

**Control Bits**

With Bits[B4:B1] set to 1010, Register 10 is programmed. Figure 38 shows the input data format for programming this register.

**Reserved**

Bits[DB31:DB14] are reserved. Bits[DB23:DB22] must be set to 11, and all other bits in this range must be set to 0.

**ADC Clock Divider (ADC_CLK_DIV)**

An on-board analog-to-digital converter (ADC) determines the VTUNE setpoint relative to the ambient temperature of the ADF4356 environment. The ADC ensures that the initial tuning voltage in any application is chosen correctly to avoid any temperature drift issues.

The ADC uses a clock that is equal to the output of the R counter (or the PFD frequency) divided by ADC_CLK_DIV.

AD8 to AD1 (Bits[DB13:DB6]) set the value of this divider. On power-up, the R counter is not programmed; however, in these power-up cases, it defaults to R = 1.

Choose the value such that

\[ ADC_{\text{CLK DIV}} = \text{ceiling}((f_{\text{PFD}}/100,000) - 2)/4 \]

where ceiling() is a function that rounds up to the nearest integer.

For example, for \( f_{\text{PFD}} = 61.44 \text{ MHz} \), set ALC_CLK_DIV = 154 so that the ADC clock frequency is 99.417 kHz.

If ADC_CLK_DIV is greater than 255, set it to 255.

**ADC Conversion Enable**

AE2 (Bit DB5) ensures that the ADC performs a conversion when a write to Register 10 is performed. It is recommended to enable this mode.

**ADC Enable**

AE1 (Bit DB4), when set to 1, powers up the ADC for the temperature dependent VTUNE calibration. It is recommended to always use this function.
REGISTRER 11

Control Bits

With Bits[C4:C1] set to 1011, Register 11 is programmed. Figure 39 shows the input data format for programming this register.

Reserved

Bits[DB31:DB25] are reserved and must be set to 0. Bit DB22, Bit DB21, Bit DB16, and Bit DB13 must be set to 1, and all other bits in this range (Bits[DB23:DB4]) must be set to 0.

VCO Band Hold

VH (Bit DB24), when set to 1, prevents a reset of the VCO core, band, and bias during a counter reset. VCO band hold is required for applications that use external PLLs.

REGISTRER 12

Control Bits

With Bits[C4:C1] set to 1100, Register 12 is programmed. Figure 40 shows the input data format for programming this register.

Phase Resync Clock Value

P20 to P1 (Bits[DB31:DB12]) set the timeout counter for activation of phase resync. This value must be set such that a resync happens immediately after (and not before) the PLL has achieved lock after reprogramming.

Calculate the timeout value using the following equation:

\[
\text{Time Out Value} = \frac{\text{Phase Resync Clock Value}}{f_{PFD}}
\]

When not using phase resync, set these bits to 1 for normal operation.

Reserved

Bits [DB11:DB4] are reserved. Bit DB10 and Bits[DB8:DB4] must be set to 1, and all other bits in this range must be set to 0.
REGISTER 13

Control Bits

With [C4:C1] set to 1101, Register 13 is programmed. Figure 41 shows the input data format for programming this register.

14-Bit Auxiliary Fractional MSB Value (FRAC2_MSB)

This value is used with the auxiliary fractional LSB value (Register 2, Bits[DB31:DB18]) to generate the total auxiliary fractional FRAC2 value.

\[
FRAC2 = (FRAC2_{MSB} \times 2^{14}) + FRAC2_{LSB}
\]

These bits can be set to all zeros to ensure software compatibility with the ADF4355.

14-Bit Auxiliary Modulus MSB Value (MOD2_MSB)

This value is used with the auxiliary fractional MSB value (Register 2, Bits[DB17:DB4]) to generate the total auxiliary modulus MOD2 value.

\[
MOD2 = (MOD2_{MSB} \times 2^{14}) + MOD2_{LSB}
\]

REGISTER INITIALIZATION SEQUENCE

At initial power-up, after the correct application of voltages to the supply pins, the ADF4356 registers must be programmed in sequence. For \( f \leq 75 \text{ MHz} \), use the following sequence:

1. Register 13.
2. Register 12.
3. Register 11.
4. Register 10.
5. Register 9.
6. Register 8.
7. Register 7.
8. Register 6.
9. Register 5.
11. Register 3.
12. Register 2.
13. Register 1.
14. Ensure that >16 ADC_CLK cycles have elapsed between the write of Register 10 and Register 0. For example, if ADC_CLK = 99.417 kHz, wait 16/99,417 sec = 161 μs. See the Register 10 section for more information.
15. Register 0.

For \( f_{PFD} > 75 \text{ MHz} \) (initially lock with halved \( f_{PFD} \)), use the following sequence:

1. Register 13 (for halved \( f_{PFD} \)).
2. Register 12.
3. Register 11.
4. Register 10.
5. Register 4 (with the R divider doubled to halve \( f_{PFD} \)).
7. Register 8.
8. Register 7.
9. Register 6 (for the desired \( f_{PFD} \)).
10. Register 5.
11. Register 4 (with the R divider doubled to halve \( f_{PFD} \)).
12. Register 3.
13. Register 2 (for halved \( f_{PFD} \)).
14. Register 1 (for halved \( f_{PFD} \)).
15. Ensure that >16 ADC_CLK cycles have elapsed between the write of Register 10 and Register 0. For example, if ADC_CLK = 99.417 kHz, wait 16/99,417 sec = 161 μs. See the Register 10 section for more information.
16. Register 0 (for halved \( f_{PFD} \); autocalibration enabled).
17. Register 13 (for the desired \( f_{PFD} \)).
18. Register 4 (with the R divider set for the desired \( f_{PFD} \)).
19. Register 2 (for the desired \( f_{PFD} \)).
20. Register 1 (for the desired \( f_{PFD} \)).
21. Register 0 (for the desired \( f_{PFD} \); autocalibration disabled).
FREQUENCY UPDATE SEQUENCE

Frequency updates require updating the auxiliary modulator (MOD2) in Register 2, the fractional value (FRAC1) in Register 1, and the integer value (INT) in Register 0. It is recommended to perform a temperature dependent $V_{\text{TUNE}}$ calibration by updating Register 10 first. Therefore, for $f_{\text{PFD}} \leq 75$ MHz, the sequence must be as follows:

1. Register 13.
2. Register 10.
3. Register 2.
4. Register 1.
5. Ensure that >16 ADC_CLK cycles have elapsed between the write of Register 10 and Register 0. For example, if ADC_CLK = 99.417 kHz, wait 16/99,417 sec = 161 μs. See the Register 10 section for more information.
6. Register 0.

For $f_{\text{PFD}} > 75$ MHz (initially lock with halved $f_{\text{PFD}}$), the sequence must be as follows:

1. Register 13 (for halved $f_{\text{PFD}}$).
2. Register 10.
3. Register 4 (With the R divider doubled to halved $f_{\text{PFD}}$).
4. Register 2 (for halved $f_{\text{PFD}}$).
5. Register 1 (for halved $f_{\text{PFD}}$).
6. Ensure that >16 ADC_CLK cycles have elapsed between the write of Register 10 and Register 0. For example, if ADC_CLK = 99.417 kHz, wait 16/99,417 sec = 161 μs. See the Register 10 section for more information.
7. Register 0 (for halved $f_{\text{PFD}}$; autocalibration enabled).
8. Register 13 (for the desired $f_{\text{PFD}}$).
9. Register 4 (With the R divider set for the desired $f_{\text{PFD}}$).
10. Register 2 (for the desired $f_{\text{PFD}}$).
11. Register 1 (for the desired $f_{\text{PFD}}$).
12. Register 0 (for desired $f_{\text{PFD}}$; autocalibration disabled).

The frequency change occurs on the write to Register 0.

RF SYNTHESIZER—A WORKED EXAMPLE

Use the following equations to program the ADF4356 synthesizer:

$$ RF_{OUT} = INT + \frac{FRAC1 + \frac{FRAC2}{MOD2} \times (f_{PFD})}{MOD1} \times RF \text{ Divider} \quad (7) $$

where:

- $RF_{OUT}$ is the RF output frequency.
- $INT$ is the integer division factor.
- $FRAC1$ is the fractionality.
- $FRAC2$ is the auxiliary fractionality ($FRAC2 = (FRAC2_{MSB} \times 2^{24}) + FRAC2_{LSB}$).
- $MOD2$ is the auxiliary modulus ($MOD2 = (MOD2_{MSB} \times 2^{24}) + MOD2_{LSB}$).
- $MOD1$ is the fixed 24-bit modulus.
- $RF \text{ Divider}$ is the output divider that divides down the VCO frequency.

$$ f_{PFD} = \frac{REFIN \times ((1 + D)/(R \times (1 + T)))}{2} \quad (8) $$

where:

- $REFIN$ is the reference frequency input.
- $D$ is the $REFIN$ doubler bit.
- $R$ is the $REFIN$ reference division factor.
- $T$ is the reference divide by 2 bit (0 or 1).

For example, in a universal mobile telecommunication system (UMTS) where a 2112.8 MHz RF frequency output ($RF_{OUT}$) is required, a 122.88 MHz reference frequency input ($REFIN$) is available. Note that the ADF4356 VCO operates in the frequency range of 3400 MHz to 6800 MHz. Therefore, the RF divider of 2 must be used (VCO frequency = 4225.6 MHz, $RF_{OUT} = VCO \text{ frequency}/RF \text{ divider} = 4225.6 \text{ MHz}/2 = 2112.8$ MHz).

The feedback path is also important. In this example, the VCO output is fed back before the output divider (see Figure 42). In this example, the 122.88 MHz reference signal is divided by 2 to generate $f_{PFD}$ of 61.44 MHz. The desired channel spacing is 200 kHz.

$$ f_{PFD} = \frac{122.88 \text{ MHz} \times (1 + 0)/2}{2} = 61.44 \text{ MHz} \quad (9) $$

$2112.8 \text{ MHz} = 61.44 \text{ MHz} \times ((INT + (FRAC1 + FRAC2\div MOD2)/2^{24)})/2 \quad (10)$

where:

- $INT = 68$
- $FRAC1 = 13,019,818$
- $FRAC2 = 1024$
- $MOD2 = 1536$
- $RF \text{ Divider} = 2$

The worked example is as follows:

$$ N = VCO_{\text{OUT}}/f_{PFD} = 4225.6 \text{ MHz}/61.44 \text{ MHz} = 68.7760416666666667 $$

$$ INT = \text{int}(VCO \text{ frequency}/f_{PFD}) = 68 $$

$$ FRAC = 0.7760416666666667 $$

$$ MOD1 = 16,777,216 $$

$$ FRAC1 = \text{int}(MOD1 \times FRAC) = 13,019,818 $$

$$ MOD2 \times GCD(f_{PFD}, f_{CHSP}) = 61.44 \text{ MHz}/GCD(61.44 \text{ MHz}, 200 \text{ kHz}) = 1536 $$

$$ FRAC2 = \text{Remainder} \times 1536 = 1024 $$

From Equation 8,

$$ f_{PFD} = (122.88 \text{ MHz} \times (1 + 0)/2) = 61.44 \text{ MHz} \quad (9) $$

$$ 2112.8 \text{ MHz} = 61.44 \text{ MHz} \times ((INT + (FRAC1 + FRAC2\div MOD2)/2^{24}))/2 \quad (10) $$

where:

- $INT = 68$
- $FRAC1 = 13,019,818$
- $FRAC2 = 1024$
- $MOD2 = 1536$
- $RF \text{ Divider} = 2$
REFERENCE DOUBLER AND REFERENCE DIVIDER

The on-chip reference doubler allows the input reference signal to be doubled. The doubler is useful for increasing the PFD comparison frequency. To improve the noise performance of the system, increase the PFD frequency. Doubling the PFD frequency typically improves noise performance by 3 dB.

The reference divide by 2 divides the reference signal by 2, resulting in a 50% duty cycle PFD frequency.

SPURIOUS OPTIMIZATION AND FAST LOCK

Narrow loop bandwidths can filter unwanted spurious signals; however, these bandwidths typically have a long lock time. A wider loop bandwidth achieves faster lock times but may lead to increased spurious signals inside the loop bandwidth.

OPTIMIZING JITTER

For lowest jitter applications, use the highest possible PFD frequency to minimize the contribution of in-band noise from the PLL. Set the PLL filter bandwidth such that the in-band noise of the PLL intersects with the open-loop noise of the VCO, minimizing the contribution of both to the overall noise.

Use the ADIsimPLL design tool for this task.

SPUR MECHANISMS

This section describes the two different spur mechanisms that arise with a fractional-N synthesizer and how to minimize them in the ADF4356.

Integer Boundary Spurs

One mechanism for fractional spur creation is the interactions between the RF VCO frequency and the reference frequency. When these frequencies are not integer related (the purpose of a fractional-N synthesizer), spur sidebands appear on the VCO output spectrum at an offset frequency that corresponds to the beat note or the difference in frequency between an integer multiple of the reference and the VCO frequency. These spurs are attenuated by the loop filter and are more noticeable on channels close to integer multiples of the reference where the difference frequency can be inside the loop bandwidth (thus the name, integer boundary spurs).

Reference Spurs

Reference spurs are generally not a problem in fractional-N synthesizers because the reference offset is far outside the loop bandwidth. However, any reference feedthrough mechanism that bypasses the loop can cause a problem. Feedthrough of low levels of on-chip reference switching noise, through the prescaler back to the VCO, can result in reference spur levels as high as −85 dBc.

LOCK TIME

The PLL lock time divides into a number of settings. All of these settings are modeled in the ADIsimPLL design tool.

Much faster lock times than those detailed in this data sheet are possible; contact Analog Devices for more information.

Lock Time—A Worked Example

Assume that \( f_{\text{PFD}} = 61.44 \text{ MHz} \),

\[
\text{VCO Band Div} = \text{ceiling}(f_{\text{PFD}}/1,600,000) = 39
\]

where ceiling() is a function that rounds up to the nearest integer.

By combining

\[
\frac{\text{ALC Wait}}{\text{Timeout}} > \frac{(50 \, \mu \text{s} \times f_{\text{PFD}})}{\text{Timeout}}
\]

\[
\frac{\text{Synthesizer Lock Timeout}}{\text{Timeout}} > \frac{(20 \, \mu \text{s} \times f_{\text{PFD}})}{\text{Timeout}}
\]

It is found that

\[
\text{ALC Wait} = 2.5 \times \text{Synthesizer Lock Timeout}
\]

The ALC wait and synthesizer lock timeout values must be set to fulfill this equation. Both values are 5 bits wide; therefore, the maximum value for either is 31. There are several suitable values.

The following values meet the criteria:

\[
\text{ALC Wait} = 30
\]

\[
\text{Synthesizer Lock Timeout} = 12
\]

Finally, \( \text{ALC Wait} > (50 \text{ \, \mu s} \times f_{\text{PFD}})/\text{Timeout} \), is rearranged for

\[
\text{Timeout} = \text{ceiling}(f_{\text{PFD}} \times 50 \, \mu \text{s})/30 = 103
\]

Synthesizer Lock Timeout

The synthesizer lock timeout ensures that the VCO calibration DAC, which forces \( V_{\text{TUNE}} \), has settled to a steady value for the band select circuitry.

The timeout and synthesizer lock timeout variables programmed in Register 9 select the length of time the DAC is allowed to settle to the final voltage, before the VCO calibration process continues to the next phase, which is VCO band selection. The PFD frequency is the clock for this logic, and the duration is set by

\[
\frac{\text{Timeout} \times \text{Synthesizer Lock Timeout}}{f_{\text{PFD}}}
\]

The calculated time must be equal to or greater than 20 \( \mu \text{s} \).

VCO Band Selection

Use the PFD frequency again as the clock for the band selection process. Calculate this value by

\[
f_{\text{PFD}}(\text{VCO Band Selection} \times 16) < 100 \, \text{kHz}
\]

The band selection takes 11 cycles of the previously calculated value. Calculate the duration by

\[
11 \times (\text{VCO Band Selection} \times 16)/f_{\text{PFD}}
\]

Automatic Level Calibration Timeout

Use the automatic level calibration (ALC) function to choose the correct bias current in the ADF4356 VCO core. Calculate the time taken by

\[
30 \times \text{ALC Wait} \times \text{Timeout}/f_{\text{PFD}}
\]
PLL Low-Pass Filter Settling Time

The time taken for the loop to settle is inversely proportional to the low-pass filter bandwidth. The settling time is also modeled in the ADIsimPLL design tool.

The total lock time for changing frequencies is the sum of the four separate times (synthesizer lock, VCO band selection, ALC timeout, and PLL settling time) and is all modeled in the ADIsimPLL design tool.
APPLICATIONS INFORMATION
POWER SUPPLIES

The ADF4356 contains four multiband VCOs that cover an octave range of frequencies. To ensure the best performance, it is vital to connect a low noise regulator, such as the ADM7150 or the ADM7170 to the VVCO pin. Connect the same regulator to package pins VVCO, VREGVCO, and VP.

For the 3.3 V supply pins, use two ADM7170 regulators, one for the DVDD and AVDD supplies and one for VREF. Figure 43 shows the recommended connections.

PRINTED CIRCUIT BOARD (PCB) DESIGN GUIDELINES FOR A CHIP-SCALE PACKAGE

The lands on the 32-lead, lead frame chip scale package are rectangular. The PCB pad for these lands must be 0.1 mm longer than the package land length and 0.05 mm wider than the package land width. Center each land on the pad to maximize the solder joint size.

The bottom of the chip scale package has a central exposed thermal pad. The thermal pad on the PCB must be at least as large as the exposed pad.

On the PCB, there must be a minimum clearance of 0.25 mm between the thermal pad and the inner edges of the pad pattern. This clearance ensures the avoidance of shorting.

To improve the thermal performance of the package, use thermal vias on the PCB thermal pad. If vias are used, incorporate them into the thermal pad at the 1.2 mm pitch grid. The via diameter must be between 0.3 mm and 0.33 mm, and the via barrel must be plated with 1 oz. of copper to plug the via.

For a microwave PLL and VCO synthesizer, such as the ADF4356, take care with the board stack-up and layout. Do not consider using FR4 material because it is too lossy above 3 GHz. Instead, Rogers 4350, Rogers 4003, or Rogers 3003 dielectric material is suitable.

Take care with the RF output traces to minimize discontinuities and ensure the best signal integrity. Via placement and grounding are critical.

Figure 43. Power Supplies
OUTPUT MATCHING

The low frequency output can simply be ac-coupled to the next circuit, if desired; however, if a higher output power is required, use a pull-up inductor to increase the output power level.

When differential outputs are not required, terminate the unused output or combine it with both outputs using a balun.

For lower frequencies below 2 GHz, it is recommended to use a 100 nH inductor on the RFOUTA+/RFOUTA− pins and a 100 pF ac coupling capacitor.

The RFOUTA+/RFOUTA− pins are a differential circuit. Provide each output with the same (or similar) components where possible, such as the same shunt inductor value, bypass capacitor, and termination.

The RFOUTB+/RFOUTB− outputs can be treated the same as the RFOUTA+/RFOUTA− outputs. If unused, leave both RFOUTB+/RFOUTB− pins open.
OUTLINE DIMENSIONS

Figure 45. 32-Lead Lead Frame Chip Scale Package [LFCSP]
5 mm × 5 mm Body and 0.75 mm Package Height
(CP-32-12)
Dimensions shown in millimeters

ORDERING GUIDE

<table>
<thead>
<tr>
<th>Model</th>
<th>Temperature Range</th>
<th>Package Description</th>
<th>Package Option</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADF4356BCPZ</td>
<td>−40°C to +85°C</td>
<td>32-Lead Lead Frame Chip Scale Package [LFCSP]</td>
<td>CP-32-12</td>
</tr>
<tr>
<td>ADF4356BCPZ-RL7</td>
<td>−40°C to +85°C</td>
<td>32-Lead Lead Frame Chip Scale Package [LFCSP]</td>
<td>CP-32-12</td>
</tr>
<tr>
<td>EV-ADF4356SD1Z</td>
<td></td>
<td>Evaluation Board</td>
<td></td>
</tr>
</tbody>
</table>

1 Z = RoHS Compliant Part.

©2016–2017 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners.