FEATURES
- RF bandwidth to 6 GHz
- 25-bit fixed modulus allows subhertz frequency resolution
- 2.7 V to 3.3 V power supply
- Separate Vp, allows extended tuning voltage
- Programmable charge pump currents
- 3-wire serial interface
- Digital lock detect
- Power-down mode
- Pin compatible with the following frequency synthesizers:
  - ADF4110/ADF4111/ADF4112/ADF4113/
  - ADF4106/ADF4153/ADF4154/ADF4156
- Cycle slip reduction for faster lock times

APPLICATIONS
- Satellite communications terminals, radar equipment
- Instrumentation equipment
- Personal mobile radio (PMR)
- Base stations for mobile radio
- Wireless handsets

GENERAL DESCRIPTION
The ADF4157 is a 6 GHz fractional-N frequency synthesizer with a 25-bit fixed modulus, allowing subhertz frequency resolution at 6 GHz. It consists of a low noise digital phase frequency detector (PFD), a precision charge pump, and a programmable reference divider. There is a Σ-Δ based fractional interpolator to allow programmable fractional-N division. The INT and FRAC values define an overall N divider, N = INT + (FRAC/225). The ADF4157 features cycle slip reduction circuitry, which leads to faster lock times without the need for modifications to the loop filter.

Control of all on-chip registers is via a simple 3-wire interface. The device operates with a power supply ranging from 2.7 V to 3.3 V and can be powered down when not in use.
ADF4157* PRODUCT PAGE QUICK LINKS

Last Content Update: 02/23/2017

COMPARABLE PARTS
View a parametric search of comparable parts.

EVALUATION KITS
• ADF4157 Evaluation Board

DOCUMENTATION
Application Notes
• AN-1154: Optimizing Phase Noise and Spur Performance of the ADF4157 and ADF4158 PLLs Using Constant Negative Bleed

Data Sheet
• ADF4157: High Resolution 6 GHz Fractional-N Frequency Synthesizer Data Sheet

User Guides
• UG-161: PLL Frequency Synthesizer Evaluation Board
• UG-393: Evaluation Board for the ADF4157 Fractional-N PLL Frequency Synthesizer
• UG-476: PLL Software Installation Guide

SOFTWARE AND SYSTEMS REQUIREMENTS
• Fractional-N Software
• ADF4157 FMC-SDP Interposer & Evaluation Board / Xilinx KC705 Reference Design
• BeMicro FPGA Project for ADF4157 with Nios driver

TOOLS AND SIMULATIONS
• ADIsimPLL™
• ADIsimRF

REFERENCE MATERIALS
Product Selection Guide
• RF Source Booklet

DESIGN RESOURCES
• ADF4157 Material Declaration
• PCN-PDN Information
• Quality And Reliability
• Symbols and Footprints

DISCUSSIONS
View all ADF4157 EngineerZone Discussions.

SAMPLE AND BUY
Visit the product page to see pricing options.

TECHNICAL SUPPORT
Submit a technical question or find your regional support number.

DOCUMENT FEEDBACK
Submit feedback for this data sheet.

This page is dynamically generated by Analog Devices, Inc., and inserted into this data sheet. A dynamic change to the content on this page will not trigger a change to either the revision number or the content of the product data sheet. This dynamic page may be frequently modified.
TABLE OF CONTENTS

Features ....................................................................................... 1
Applications.................................................................................. 1
General Description ................................................................. 1
Functional Block Diagram ............................................................ 1
Revision History ........................................................................... 2
Specifications ............................................................................. 3
  Timing Specifications ............................................................... 4
Absolute Maximum Ratings ...................................................... 5
  Thermal Resistance ................................................................. 5
  ESD Caution ............................................................................ 5
Pin Configurations and Function Descriptions ....................... 6
Typical Performance Characteristics ......................................... 8
Circuit Description ....................................................................... 9
  Reference Input Section ............................................................ 9
  RF Input Stage ........................................................................ 9
  RF INT Divider ....................................................................... 9
25-Bit Fixed Modulus ................................................................. 9
  INT, FRAC, and R Relationship ................................................ 9
  RF R Counter ......................................................................... 9
Phase Frequency Detector (PFD) and Charge Pump ............... 10
  MUXOUT and Lock Detect ...................................................... 10
  Input Shift Register ................................................................. 10

Program Modes .......................................................................... 10
Register Maps ............................................................................ 11
  FRAC/INT Register (R0) Map .................................................. 12
  LSB FRAC Register (R1) Map .................................................. 13
  R Divider Register (R2) Map ................................................... 14
  Function Register (R3) Map .................................................... 16
  Test Register (R4) Map ........................................................... 17
Applications Information ............................................................. 18
  Initialization Sequence ............................................................. 18
  RF Synthesizer: A Worked Example ......................................... 18
  Reference Doubler and Reference Divider .............................. 18
  Cycle Slip Reduction for Faster Lock Times ............................ 18
  Fastlock Timer and Register Sequences .................................. 19
  Fastlock: An Example ............................................................. 19
  Fastlock: Loop Filter Topology ................................................. 19
  Spur Mechanisms ................................................................... 19
  Low Frequency Applications ................................................... 20
  Filter Design—ADIsimPLL ...................................................... 20
  Operating with Wide Loop Filter Bandwidths ....................... 20
  PCB Design Guidelines for the Chip Scale Package ............... 20
Outline Dimensions ..................................................................... 21
Ordering Guide .......................................................................... 21

REVISION HISTORY

8/12—Rev. C to Rev. D
  Changes to Figure 4 and Table 5 ................................................. 6
  Updated Outline Dimensions (Changed CP-20-1 to CP-20-6) .... 22
  Changes to Ordering Guide ....................................................... 21

Criticizing

3/12—Rev. B to Rev. C
  Changes to Table 1 ................................................................... 3
  Changes to Ordering Guide ....................................................... 21

9/11—Rev. A to Rev. B
  Changes to Noise Characteristics Parameter ................................ 3
  Changes to EPAD Note ............................................................ 6

1/09—Rev. 0 to Rev. A
  Changes to Figure 1 .................................................................. 1
  Changes to Reference Characteristics Parameter, Table 1 .... 3
  Changes to Table 3 .................................................................. 5

7/07—Revision 0: Initial Version

Changes to Figure 4 and Table 5 ................................................... 6
Changes to Figure 15 ................................................................ 10
Changes to Figure 16 ................................................................ 11
Changes to Figure 17 ................................................................ 12
Changes to Figure 19 ................................................................ 15
Added Negative Bleed Current Section, CLK Divider Mode
  Section, and 12-Bit Clock Divider Value Section .................... 17
Changes to Reserved Bits Section and Figure 21 ........................ 17
Deleted Interfacing Section ....................................................... 18
Added Fastlock Timer and Register Sequences Section,
  Fastlock: An Example Section, and Fastlock: Loop Filter
  Topology Section ................................................................... 19
Added Figure 22 and Figure 23; Renumbered Sequentially .... 19
Added Operating with Wide Loop Filter Bandwidths
  Section .................................................................................. 20
Updated Outline Dimensions ..................................................... 21
### SPECIFICATIONS

**AVDD** = **DVDD** = 2.7 V to 3.3 V; **Vp** = **AVDD** to 5.5 V; **AGND** = **DGND** = 0 V; **T_{\text{x}}** = **T_{\text{MIN}}** to **T_{\text{MAX}}**, unless otherwise noted; dBm referred to 50 Ω.

---

#### Table 1.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>B Version(^1)</th>
<th>Unit</th>
<th>Test Conditions/Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>RF CHARACTERISTICS (3 V)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>RF Input Frequency (RF(_{\text{IN}}))</td>
<td>0.5/6.0</td>
<td>GHz min/max</td>
<td>−10 dBm/0 dBm min/max; for lower frequencies, ensure slew rate (SR) &gt; 400 V/µs</td>
</tr>
<tr>
<td>REF(_{\text{IN}}), Input Frequency</td>
<td>10/300</td>
<td>MHz min/max</td>
<td>For f_{\text{REFIN}} &lt; 10 MHz, ensure slew rate &gt; 50 V/µs</td>
</tr>
<tr>
<td>REF(_{\text{IN}}), Input Sensitivity</td>
<td>0.4/AV(_{\text{DD}})</td>
<td>V p-p min/max</td>
<td>For 10 MHz &lt; f_{\text{REFIN}} &lt; 250 MHz, biased at AV(_{\text{DD}})/2(^2)</td>
</tr>
<tr>
<td>REF(_{\text{IN}}), Input Capacitance</td>
<td>10</td>
<td>pF max</td>
<td>For 250 MHz &lt; f_{\text{REFIN}} &lt; 300 MHz, biased at AV(_{\text{DD}})/2(^2)</td>
</tr>
<tr>
<td>REF(_{\text{IN}}), Input Current</td>
<td>±100</td>
<td>µA max</td>
<td></td>
</tr>
<tr>
<td>PHASE DETECTOR</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Phase Detector Frequency(^1)</td>
<td>32</td>
<td>MHz max</td>
<td></td>
</tr>
<tr>
<td>CHARGE PUMP</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>(I_{\text{CP}}), Sink/Source</td>
<td>Programmable</td>
<td></td>
<td></td>
</tr>
<tr>
<td>High Value</td>
<td>5</td>
<td>mA typ</td>
<td>With (R_{\text{SET}}) = 5.1 kΩ</td>
</tr>
<tr>
<td>Low Value</td>
<td>312.5</td>
<td>µA typ</td>
<td>With (R_{\text{SET}}) = 5.1 kΩ</td>
</tr>
<tr>
<td>Absolute Accuracy</td>
<td>2.5</td>
<td>% typ</td>
<td></td>
</tr>
<tr>
<td>(R_{\text{SET}}), Range</td>
<td>2.7/10</td>
<td>kΩ min/max</td>
<td></td>
</tr>
<tr>
<td>(I_{\text{CP}}), Three-State Leakage Current</td>
<td>1</td>
<td>nA typ</td>
<td>Sink and source current</td>
</tr>
<tr>
<td>Matching</td>
<td>2</td>
<td>% typ</td>
<td>0.5 V &lt; (V_{\text{DP}}) &lt; 0.5</td>
</tr>
<tr>
<td>(I_{\text{CP}}), VS. (V_{\text{CP}})</td>
<td>2</td>
<td>% typ</td>
<td>0.5 V &lt; (V_{\text{DP}}) &lt; 0.5</td>
</tr>
<tr>
<td>(I_{\text{CP}}), VS. Temperature</td>
<td>2</td>
<td>% typ</td>
<td>(V_{\text{DP}} = V_{\text{P}}/2)</td>
</tr>
<tr>
<td>LOGIC INPUTS</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>(V_{\text{IH}}), Input High Voltage</td>
<td>1.4</td>
<td>V min</td>
<td></td>
</tr>
<tr>
<td>(V_{\text{IL}}), Input Low Voltage</td>
<td>0.6</td>
<td>V max</td>
<td></td>
</tr>
<tr>
<td>(I_{\text{IH}}), Input Current</td>
<td>±1</td>
<td>µA max</td>
<td></td>
</tr>
<tr>
<td>(C_{\text{in}}), Input Capacitance</td>
<td>10</td>
<td>pF max</td>
<td></td>
</tr>
<tr>
<td>LOGIC OUTPUTS</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>(V_{\text{OH}}), Output High Voltage</td>
<td>1.4</td>
<td>V min</td>
<td>Open-drain 1 kΩ pull-up to 1.8 V</td>
</tr>
<tr>
<td>(V_{\text{OL}}), Output High Voltage</td>
<td>VDD – 0.4</td>
<td>V max</td>
<td>CMOS output chosen</td>
</tr>
<tr>
<td>(V_{\text{OL}}), Output Low Voltage</td>
<td>0.4</td>
<td>V max</td>
<td>(I_{\text{OL}} = 500 \mu \text{A})</td>
</tr>
<tr>
<td>NOISE CHARACTERISTICS</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Normalized Phase Noise Floor (PN_{\text{SYNTH}})(^4)</td>
<td>−211</td>
<td>dBC/Hz typ</td>
<td>PLL loop B/W = 500 kHz; measured at 100 kHz</td>
</tr>
<tr>
<td>Normalized 1/f Noise (PN_{1/f})(^5)</td>
<td>−110</td>
<td>dBC/Hz typ</td>
<td>10 kHz offset; normalized to 1 GHz</td>
</tr>
<tr>
<td>Phase Noise Floor(^6)</td>
<td>−137</td>
<td>dBC/Hz typ</td>
<td>@ 10 MHz PFD frequency</td>
</tr>
<tr>
<td>Phase Noise Performance(^7)</td>
<td>−133</td>
<td>dBC/Hz typ</td>
<td>@ 25 MHz PFD frequency</td>
</tr>
<tr>
<td>5800 MHz Output(^8)</td>
<td>−87</td>
<td>dBC/Hz typ</td>
<td>@ VCO output</td>
</tr>
</tbody>
</table>

---

\(^1\) Operating temperature of B version is −40°C to +85°C.

\(^2\) AC-coupling ensures \(AV_{\text{DD}}/2\) bias.

\(^3\) Guaranteed by design. Sample tested to ensure compliance.

\(^4\) The synthesizer phase noise floor is estimated by measuring the in-band phase noise at the output of the VCO and subtracting 20 log(N) (where N is the N divider value) and 10 log(f_{\text{PFD}}). PN_{\text{SYNTH}} = PN_{\text{TOT}} – 10 \log(f_{\text{PFD}}) – 20 \log(N).

\(^5\) The PLL phase noise is composed of 1/f (flicker) noise plus the normalized PLL noise floor. The formula for calculating the 1/f noise contribution at an RF frequency, \(f_{\text{RF}}\), and at a frequency offset \(f_o\) is given by PN = PN_{0} + 10 \log(10 kHz/f) + 20 \log(f_{\text{RF}}/f = 1 GHz). Both the normalized phase noise floor and flicker noise are modeled in ADIsimPLL.

\(^6\) The synthesizer phase noise floor is estimated by measuring the in-band phase noise at the output of the VCO and subtracting 20log(N) (where N is the N divider value).

\(^7\) The phase noise is measured with the EV-ADF4157SD1Z and the Agilent E5052A phase noise system.

\(^8\) f_{\text{REFIN}} = 100 MHz; f_{\text{PFD}} = 25 MHz; offset frequency = 2 kHz; \(RF_{\text{OUT}} = 5800\pm 25\) MHz; N = 232; loop bandwidth = 20 kHz.
TIMING SPECIFICATIONS

AVDD = DVDD = 2.7 V to 3.3 V; VP = AVDD to 5.5 V; AGND = DGND = 0 V; TA = TMIN to TMAX, unless otherwise noted; dBm referred to 50 Ω.

Table 2.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Limit at TMIN to TMAX (B Version)</th>
<th>Unit</th>
<th>Test Conditions/Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>t₁</td>
<td>20</td>
<td>ns min</td>
<td>LE setup time</td>
</tr>
<tr>
<td>t₂</td>
<td>10</td>
<td>ns min</td>
<td>Data to clock setup time</td>
</tr>
<tr>
<td>t₃</td>
<td>10</td>
<td>ns min</td>
<td>Data to clock hold time</td>
</tr>
<tr>
<td>t₄</td>
<td>25</td>
<td>ns min</td>
<td>Clock high duration</td>
</tr>
<tr>
<td>t₅</td>
<td>25</td>
<td>ns min</td>
<td>Clock low duration</td>
</tr>
<tr>
<td>t₆</td>
<td>10</td>
<td>ns min</td>
<td>Clock to LE setup time</td>
</tr>
<tr>
<td>t₇</td>
<td>20</td>
<td>ns min</td>
<td>LE pulse width</td>
</tr>
</tbody>
</table>

Figure 2. Timing Diagram
ABSOLUTE MAXIMUM RATINGS

$T_A = 25^\circ C$, GND = AGND = DGND = 0 V, $V_{DD} = AV_{DD} = DV_{DD}$, unless otherwise noted.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Rating</th>
</tr>
</thead>
<tbody>
<tr>
<td>$AV_{DD}/DV_{DD}$ to AGND/DGND</td>
<td>$-0.3 \text{ V to } +4 \text{ V}$</td>
</tr>
<tr>
<td>$AV_{DD}$ to $DV_{DD}$</td>
<td>$-0.3 \text{ V to } +0.3 \text{ V}$</td>
</tr>
<tr>
<td>$V_p$ to AGND/DGND</td>
<td>$-0.3 \text{ V to } +5.8 \text{ V}$</td>
</tr>
<tr>
<td>$V_p$ to $AV_{DD}/DV_{DD}$</td>
<td>$-0.3 \text{ V to } +5.8 \text{ V}$</td>
</tr>
<tr>
<td>Digital I/O Voltage to AGND/DGND</td>
<td>$-0.3 \text{ V to } V_{DD} + 0.3 \text{ V}$</td>
</tr>
<tr>
<td>Analog I/O Voltage to AGND/DGND</td>
<td>$-0.3 \text{ V to } V_{DD} + 0.3 \text{ V}$</td>
</tr>
<tr>
<td>$REF_{VX}$ to AGND/DGND</td>
<td>$-0.3 \text{ V to } V_{DD} + 0.3 \text{ V}$</td>
</tr>
<tr>
<td>Operating Temperature Range</td>
<td>$-40^\circ C$ to $+125^\circ C$</td>
</tr>
<tr>
<td>Industrial (B Version)</td>
<td>$150^\circ C$</td>
</tr>
<tr>
<td>Storage Temperature Range</td>
<td>$-65^\circ C$ to $+125^\circ C$</td>
</tr>
<tr>
<td>Reflow Soldering</td>
<td>$260^\circ C$</td>
</tr>
<tr>
<td>Peak Temperature</td>
<td>$40 \text{ sec}$</td>
</tr>
</tbody>
</table>

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

THERMAL RESISTANCE

$\theta_{JA}$ is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages.

<table>
<thead>
<tr>
<th>Package Type</th>
<th>$\theta_{JA}$</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>TSSOP</td>
<td>112</td>
<td>°C/W</td>
</tr>
<tr>
<td>LFCSP (Paddle Soldered)</td>
<td>30.4</td>
<td>°C/W</td>
</tr>
</tbody>
</table>

ESD CAUTION

ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.
Table 5. Pin Function Descriptions

<table>
<thead>
<tr>
<th>TSSOP Pin No.</th>
<th>LFCSP Pin No.</th>
<th>Mnemonic</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>19</td>
<td>RSET</td>
<td>Connecting a resistor between this pin and ground sets the maximum charge pump output current. The relationship between $I_{CP}$ and $R_{SET}$ is $I_{CP\text{MAX}} = \frac{25.5}{R_{SET}}$ where: $R_{SET} = 5.1$ kΩ, $I_{CP\text{MAX}} = 5$ mA.</td>
</tr>
<tr>
<td>2</td>
<td>20</td>
<td>CP</td>
<td>Charge Pump Output. When enabled, this pin provides ±$I_{CP}$ to the external loop filter, which, in turn, drives the external VCO.</td>
</tr>
<tr>
<td>3</td>
<td>1</td>
<td>CPGND</td>
<td>Charge Pump Ground. This is the ground return path for the charge pump.</td>
</tr>
<tr>
<td>4</td>
<td>2, 3</td>
<td>AGND</td>
<td>Analog Ground. This is the ground return path of the prescaler.</td>
</tr>
<tr>
<td>5</td>
<td>4</td>
<td>RFInB</td>
<td>Complementary Input to the RF Prescaler. This point should be decoupled to the ground plane with a small bypass capacitor, typically 100 pF.</td>
</tr>
<tr>
<td>6</td>
<td>5</td>
<td>RFInA</td>
<td>Input to the RF Prescaler. This small-signal input is normally ac-coupled from the VCO.</td>
</tr>
<tr>
<td>7</td>
<td>6, 7</td>
<td>AVDD</td>
<td>Positive Power Supply for the RF Section. Decoupling capacitors to the digital ground plane should be placed as close as possible to this pin. AVDD has a value of 3 V ± 10%. AVDD must have the same voltage as DVDD.</td>
</tr>
<tr>
<td>8</td>
<td>8</td>
<td>REFIN</td>
<td>Reference Input. This is a CMOS input with a nominal threshold of $V_{DD}/2$ and an equivalent input resistance of 100 kΩ. This input can be driven from a TTL or CMOS crystal oscillator, or it can be ac-coupled.</td>
</tr>
<tr>
<td>9</td>
<td>9, 10</td>
<td>DGND</td>
<td>Digital Ground.</td>
</tr>
<tr>
<td>10</td>
<td>11</td>
<td>CE</td>
<td>Chip Enable. A logic low on this pin powers down the device and puts the charge pump output into three-state mode.</td>
</tr>
<tr>
<td>11</td>
<td>12</td>
<td>CLK</td>
<td>Serial Clock Input. This serial clock is used to clock in the serial data to the registers. The data is latched into the input shift register on the CLK rising edge. This input is a high impedance CMOS input.</td>
</tr>
<tr>
<td>12</td>
<td>13</td>
<td>DATA</td>
<td>Serial Data Input. The serial data is loaded MSB first with the three LSBs being the control bits. This input is a high impedance CMOS input.</td>
</tr>
<tr>
<td>13</td>
<td>14</td>
<td>LE</td>
<td>Load Enable, CMOS Input. When LE is high, the data stored in the input shift register is loaded into one of the five latches, with the latch selected using the control bits.</td>
</tr>
<tr>
<td>14</td>
<td>15</td>
<td>MUXOUT</td>
<td>This multiplexer output allows the lock detect, the scaled RF, or the scaled reference frequency to be accessed externally.</td>
</tr>
<tr>
<td>Pin No.</td>
<td>Mnemonic</td>
<td>Description</td>
<td></td>
</tr>
<tr>
<td>---------</td>
<td>----------</td>
<td>-------------</td>
<td></td>
</tr>
<tr>
<td>15, 16</td>
<td>DV&lt;sub&gt;DD&lt;/sub&gt;</td>
<td>Positive Power Supply for the Digital Section. Decoupling capacitors to the digital ground plane should be placed as close as possible to this pin. DV&lt;sub&gt;DD&lt;/sub&gt; has a value of 3 V ± 10%. DV&lt;sub&gt;DD&lt;/sub&gt; must have the same voltage as AV&lt;sub&gt;DD&lt;/sub&gt;.</td>
<td></td>
</tr>
<tr>
<td>16</td>
<td>V&lt;sub&gt;P&lt;/sub&gt;</td>
<td>Charge Pump Power Supply. This should be greater than or equal to V&lt;sub&gt;DD&lt;/sub&gt;. In systems where V&lt;sub&gt;DD&lt;/sub&gt; is 3 V, it can be set to 5.5 V and used to drive a VCO with a tuning range of up to 5.5 V.</td>
<td></td>
</tr>
<tr>
<td>21 (EPAD)</td>
<td>Exposed Pad (EPAD)</td>
<td>It is recommended that the exposed pad be thermally connected to a copper plane for enhanced thermal performance. The pad should be connected to AGND.</td>
<td></td>
</tr>
</tbody>
</table>
TYPICAL PERFORMANCE CHARACTERISTICS

PFD = 25 MHz, loop bandwidth = 20 kHz, reference = 100 MHz, $I_{CP} = 313 \mu A$, phase noise measurements taken on the Agilent E5052A phase noise system.

Figure 5. RF Input Sensitivity

Figure 6. Reference Input Sensitivity

Figure 7. Phase Noise and Spurs
(Note that the 250 kHz spur is an integer boundary spur; see the Spur Mechanisms section for more information.)

Figure 8. Lock Time for 200 MHz Jump from 5705 MHz to 5905 MHz with CSR On and Off

Figure 9. Lock Time for 200 MHz Jump from 5905 MHz to 5705 MHz with CSR On and Off

Figure 10. Charge Pump Output Characteristics, Pump Up and Pump Down
CIRCUIT DESCRIPTION

REFERENCE INPUT SECTION

The reference input stage is shown in Figure 11. SW1 and SW2 are normally closed switches. SW3 is normally open. When power-down is initiated, SW3 is closed and SW1 and SW2 are open. This ensures that there is no loading of the REFIN pin on power-down.

![Reference Input Stage](image)

RF INPUT STAGE

The RF input stage is shown in Figure 12. It is followed by a two-stage limiting amplifier to generate the current mode logic (CML) clock levels needed for the prescaler.

![RF Input Stage](image)

RF INT DIVIDER

The RF INT counter allows a division ratio in the PLL feedback counter. Division ratios from 23 to 4095 are allowed.

25-BIT FIXED MODULUS

The ADF4157 has a 25-bit fixed modulus. This allows output frequencies to be spaced with a resolution of

\[ f_{\text{RES}} = f_{\text{REF}}/2^{25} \]

where \( f_{\text{REF}} \) is the frequency of the phase frequency detector (PFD). For example, with a PFD frequency of 10 MHz, frequency steps of 0.298 Hz are possible.

INT, FRAC, AND R RELATIONSHIP

The INT and FRAC values, in conjunction with the R counter, make it possible to generate output frequencies that are spaced by fractions of the phase frequency detector (PFD). See the RF Synthesizer: A Worked Example section for more information. The RF VCO frequency (\( \text{RF}_{\text{OUT}} \)) equation is

\[ \text{RF}_{\text{OUT}} = f_{\text{PFD}} \times (\text{INT} + (\text{FRAC}/2^{25})) \]

where:
- \( \text{RF}_{\text{OUT}} \) is the output frequency of the external voltage controlled oscillator (VCO).
- \( \text{INT} \) is the preset divide ratio of the binary 12-bit counter (23 to 4095).
- \( \text{FRAC} \) is the numerator of the fractional division (0 to \( 2^{25} - 1 \)).

\[ f_{\text{PFD}} = \text{REF}_{\text{IN}} \times [(1 + D)/(R \times (1 + T))] \]

where:
- \( \text{REF}_{\text{IN}} \) is the reference input frequency.
- \( D \) is the \( \text{REF}_{\text{IN}} \) doubler bit.
- \( R \) is the \( \text{REF}_{\text{IN}} \) divide ratio of the binary 5-bit programmable reference counter (1 to 32).
- \( T \) is the \( \text{REF}_{\text{IN}} \) divide-by-2 bit (0 or 1).

RF R COUNTER

The 5-bit RF R counter allows the input reference frequency (\( \text{REF}_{\text{IN}} \)) to be divided down to produce the reference clock to the PFD. Division ratios from 1 to 32 are allowed.
PHASE FREQUENCY DETECTOR (PFD) AND CHARGE PUMP

The PFD takes inputs from the R counter and the N counter and produces an output proportional to the phase and frequency difference between them. Figure 14 is a simplified schematic of the phase frequency detector. The PFD includes a fixed delay element that sets the width of the antibacklash pulse, which is typically 3 ns. This pulse ensures that there is no dead zone in the PFD transfer function and gives a consistent reference spur level.

INPUT SHIFT REGISTER

The ADF4157 digital section includes a 5-bit RF R counter, a 12-bit RF N counter, and a 25-bit FRAC counter. Data is clocked into the 32-bit input shift register on each rising edge of CLK. The data is clocked in MSB first. Data is transferred from the input shift register to one of five latches on the rising edge of LE. The destination latch is determined by the state of the three control bits (C3, C2, and C1) in the input shift register. These are the three LSBs, DB2, DB1, and DB0, as shown in Figure 2. The truth table for these bits is shown in Table 6. Figure 16 shows a summary of how the latches are programmed.

PROGRAM MODES

Table 6 and Figure 16 through Figure 21 show how to set up the program modes in the ADF4157.

Several settings in the ADF4157 are double-buffered. These include the LSB FRAC value, R counter value, reference doubler, and current setting. This means that two events have to occur before the part uses a new value of any of the double-buffered settings. First, the new value is latched into the device by writing to the appropriate register. Second, a new write must be performed on Register 0, R0.

For example, updating the fractional value can involve a write to the 13 LSB bits in R1 and the 12 MSB bits in R0. R1 should be written to first, followed by the write to R0. The frequency change begins after the write to R0. Double buffering ensures that the bits written to in R1 do not take effect until after the write to R0.

### Table 6. C3, C2, and C1 Truth Table

<table>
<thead>
<tr>
<th>Control Bits</th>
<th>Register</th>
</tr>
</thead>
<tbody>
<tr>
<td>C3</td>
<td>C2</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>
# REGISTER MAPS

## FRAC/INT REGISTER (R0)

<table>
<thead>
<tr>
<th>CONTROL BITS</th>
<th>12-BIT INTEGER VALUE (INT)</th>
<th>12-BIT MSB FRACTIONAL VALUE (FRAC)</th>
</tr>
</thead>
<tbody>
<tr>
<td>DB31 DB30 DB29 DB28 DB27 DB26 DB25 DB24 DB23 DB22 DB21 DB20 DB19 DB18 DB17 DB16 DB15 DB14 DB13 DB12 DB11 DB10 DB9 DB8 DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>M4 M3 M2 M1 N12 N11 N10 N9 N8 N7 N6 N5 N4 N3 N2 N1 F25 F24 F23 F22 F21 F20 F19 F18 F17 F16 F15 F14 C3(0) C2(0) C1(0)</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

## LSB FRAC REGISTER (R1)

<table>
<thead>
<tr>
<th>CONTROL BITS</th>
<th>13-BIT LSB FRACTIONAL VALUE (DBB)</th>
<th>RESERVED</th>
</tr>
</thead>
<tbody>
<tr>
<td>DB31 DB30 DB29 DB28 DB27 DB26 DB25 DB24 DB23 DB22 DB21 DB20 DB19 DB18 DB17 DB16 DB15 DB14 DB13 DB12 DB11 DB10 DB9 DB8 DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>F13 F12 F11 F10 F9 F8 F7 F6 F5 F4 F3 F2 F1 0 0 0 0 0 0 0 0 0 0 0 0</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

## R DIVIDER REGISTER (R2)

<table>
<thead>
<tr>
<th>CONTROL BITS</th>
<th>5-BIT R COUNTER</th>
<th>RESERVED</th>
</tr>
</thead>
<tbody>
<tr>
<td>DB31 DB30 DB29 DB28 DB27 DB26 DB25 DB24 DB23 DB22 DB21 DB20 DB19 DB18 DB17 DB16 DB15 DB14 DB13 DB12 DB11 DB10 DB9 DB8 DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>C1 CPI4 CPI3 CPI2 CPI1 0 P1 U2 U1 R5 R4 R3 R2 R1</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

## FUNCTION REGISTER (R3)

| CONTROL BITS | | |
|---------------|---------------||
| DB31 DB30 DB29 DB28 DB27 DB26 DB25 DB24 DB23 DB22 DB21 DB20 DB19 DB18 DB17 DB16 DB15 DB14 DB13 DB12 DB11 DB10 DB9 DB8 DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 | | |
| U12 0 0 0 0 0 0 0 0 0 0 0 0 | | |

## TEST REGISTER (R4)

| CONTROL BITS | | |
|---------------|---------------||
| DB31 DB30 DB29 DB28 DB27 DB26 DB25 DB24 DB23 DB22 DB21 DB20 DB19 DB18 DB17 DB16 DB15 DB14 DB13 DB12 DB11 DB10 DB9 DB8 DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 | | |
| 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | | |

### NOTES

1. DBB = DOUBLE BUFFERED BIT(S).
FRAC/INT REGISTER (R0) MAP

With R0[2:0] set to 000, the on-chip FRAC/INT register is programmed as shown in Figure 17.

Reserved Bit
The reserved bit should be set to 0 for normal operation.

MUXOUT
The on-chip multiplexer is controlled by Bits DB[30:27] on the ADF4157. See Figure 17 for the truth table.

12-Bit INT Value
These 12 bits control what is loaded as the INT value. This is used to determine the overall feedback division factor. It is used in Equation 1. See the INT, FRAC, and R Relationship section for more information.

12-Bit MSB FRAC Value
These 12 bits, along with Bits DB[27:15] in the LSB FRAC register (R1), control what is loaded as the FRAC value into the fractional interpolator. This is part of what determines the overall feedback division factor. It is also used in Equation 1. These 12 bits are the most significant bits (MSB) of the 25-bit FRAC value, and Bits DB[27:15] in the LSB FRAC register (R1) are the least significant bits (LSB). See the RF Synthesizer: A Worked Example section for more information.

---

![Figure 17. FRAC/INT Register (R0) Map](image-url)
LSB FRAC REGISTER (R1) MAP

With R1[2:0] set to 001, the on-chip LSB FRAC register is programmed as shown in Figure 18.

**13-Bit LSB FRAC Value**

These 13 bits, along with Bits DB[14:3] in the INT/FRAC register (R0), control what is loaded as the FRAC value into the fractional interpolator. This is part of what determines the overall feedback division factor. It is also used in Equation 1.

Reserved Bits

All reserved bits should be set to 0 for normal operation.

<table>
<thead>
<tr>
<th>RESERVED</th>
<th>13-BIT LSB FRACTIONAL VALUE (FRAC) (DBB)</th>
<th>RESERVED</th>
<th>CONTROL BITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>DB31 DB30 DB29 DB28 DB27 DB26 DB25 DB24 DB23 DB22 DB21 DB20 DB19 DB18 DB17 DB16 DB15 DB14 DB13 DB12 DB11 DB10 DB9 DB8 DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0 0 0 0 F13 F12 F11 F10 F9 F8 F7 F6 F5 F4 F3 F2 F1 0 0 0 0 0 0 0 0 0 0 0 0 C3(0) C2(0) C1(1)</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>F25 F24</th>
<th>F14 F13</th>
<th>LSB FRACTIONAL VALUE (FRAC)*</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 0........</td>
<td>0 0</td>
<td>0</td>
</tr>
<tr>
<td>0 0........</td>
<td>0 1</td>
<td>1</td>
</tr>
<tr>
<td>0 0........</td>
<td>1 0</td>
<td>2</td>
</tr>
<tr>
<td>0 0........</td>
<td>1 1</td>
<td>3</td>
</tr>
<tr>
<td>...........</td>
<td>.......</td>
<td>.</td>
</tr>
<tr>
<td>...........</td>
<td>.......</td>
<td>.</td>
</tr>
<tr>
<td>...........</td>
<td>.......</td>
<td>.</td>
</tr>
<tr>
<td>.......</td>
<td>.......</td>
<td>.</td>
</tr>
<tr>
<td>1 1........</td>
<td>0 0</td>
<td>8188</td>
</tr>
<tr>
<td>.......</td>
<td>.......</td>
<td>.</td>
</tr>
<tr>
<td>1 1........</td>
<td>0 1</td>
<td>8189</td>
</tr>
<tr>
<td>1 1........</td>
<td>1 0</td>
<td>8190</td>
</tr>
<tr>
<td>1 1........</td>
<td>1 1</td>
<td>8191</td>
</tr>
</tbody>
</table>


Figure 18. LSB FRAC Register (R1) Map
**R DIVIDER REGISTER (R2) MAP**

With R2[2:0] set to 010, the on-chip R divider register is programmed as shown in Figure 19.

**CSR Enable**

Setting this bit to 1 enables cycle slip reduction. This is a method for improving lock times. Note that the signal at the PFD must have a 50% duty cycle for cycle slip reduction to work. In addition, the charge pump current setting must be set to a minimum. See the Cycle Slip Reduction for Faster Lock Times section for more information.

Note also that the cycle slip reduction feature can only be operated when the phase detector polarity setting is positive (DB6 in Register 3). It cannot be used if the phase detector polarity is set to negative.

**Charge Pump Current Setting**

Bits DB[27:24] set the charge pump current setting. This should be set to the charge pump current that the loop filter is designed with (see Figure 19).

**Prescaler (P/P + 1)**

The dual-modulus prescaler (P/P + 1), along with INT, FRAC, and MOD, determine the overall division ratio from RFIN to the PFD input.

Operating at CML levels, it takes the clock from the RF input stage and divides it down for the counters. It is based on a synchronous 4/5 core. When set to 4/5, the maximum RF frequency allowed is 3 GHz. Therefore, when operating the ADF4157 above 3 GHz, the prescaler must be set to 8/9. The prescaler limits the INT value.

With $P = 4/5$, $N_{MIN} = 23$.

With $P = 8/9$, $N_{MIN} = 75$.

**RDIV2**

Setting this bit to 1 inserts a divide-by-2 toggle flip-flop between the R counter and the PFD. This can be used to provide a 50% duty cycle signal at the PFD for use with cycle slip reduction.

**Reference Doubler**

Setting DB[20] to 0 feeds the REFIN signal directly to the 5-bit RF R counter, disabling the doubler. Setting this bit to 1 multiplies the REFIN frequency by a factor of 2 before feeding into the 5-bit R counter. When the doubler is disabled, the REFIN falling edge is the active edge at the PFD input to the fractional synthesizer. When the doubler is enabled, both the rising edge and falling edge of REFIN become active edges at the PFD input.

The maximum allowed REFIN frequency when the doubler is enabled is 30 MHz.

**5-Bit R Counter**

The 5-bit R counter allows the input reference frequency (REFIN) to be divided down to produce the reference clock to the phase frequency detector (PFD). Division ratios from 1 to 32 are allowed.

**Reserved Bits**

All reserved bits should be set to 0 for normal operation.
Figure 19. R Divider Register (R2) Map
**FUNCTION REGISTER (R3) MAP**

With R3[2:0] set to 011, the on-chip function register is programmed as shown in Figure 20.

**Reserved Bits**

All reserved bits should be set to 0 for normal operation.

**Σ-Δ Reset**

For most applications, DB14 should be set to 0. When DB14 is set to 0, the Σ-Δ modulator is reset on each write to Register 0. If it is not required that the Σ-Δ modulator be reset on each Register 0 write, this bit should be set to 1.

**Lock Detect Precision (LDP)**

When DB[7] is programmed to 0, 24 consecutive PFD cycles of 15 ns must occur before digital lock detect is set. When this bit is programmed to 1, 40 consecutive reference cycles of 15 ns must occur before digital lock detect is set.

**Phase Detector Polarity**

DB[6] sets the phase detector polarity. When the VCO characteristics are positive, this should be set to 1. When they are negative, it should be set to 0.

**RF Power-Down**

DB[5] provides the programmable power-down mode. Setting this bit to 1 performs a power-down. Setting this bit to 0 returns the synthesizer to normal operation. While in software power-down mode, the part retains all information in its registers. Only when supplies are removed are the register contents lost.

When a power-down is activated, the following events occur:

- All active dc current paths are removed.
- The synthesizer counters are forced to their load state conditions.
- The charge pump is forced into three-state mode.
- The digital lock detect circuitry is reset.
- The RFINX input is debiased.
- The input shift register remains active and capable of loading and latching data.

**RF Charge Pump Three-State**

DB[4] puts the charge pump into three-state mode when programmed to 1. It should be set to 0 for normal operation.

**RF Counter Reset**

DB[3] is the RF counter reset bit for the ADF4157. When this is 1, the RF synthesizer counters are held in reset. For normal operation, this bit should be 0.

---

![Figure 20. Function Register (R3) Map](image-url)
**TEST REGISTER (R4) MAP**

With R4[2:0] set to 100, the on-chip test register (R4) is programmed as shown in Figure 21.

**Negative Bleed Current**

Setting Bits DB[24:23] to 11 turns on the constant negative bleed current. This ensures that the charge pump operates out of the dead zone. Thus the phase noise is not degraded and the level of spurs is lower. Enabling constant negative bleed current is particularly important on channels close to multiple PFD frequencies.

**CLK Divider Mode**

Setting Bits DB[20:19] to 01 enables switched R fastlock.

**12-Bit Clock Divider Value**

Bits DB[18:7] are used to program the clock divider, which determines how long the loop remains in wideband mode while the switched R fastlock technique is used.

**Reserved Bits**

All reserved bits should be set to 0 for normal operation.

---

![Figure 21. Test Register (R4) Map](image-url)
APPLICATIONS INFORMATION

INITIALIZATION SEQUENCE

After powering up the part, this programming sequence must be followed:

1. Test register (R4)
2. Function register (R3)
3. R divider register (R2)
4. LSB FRAC register (R1)
5. FRAC/INT register (R0)

RF SYNTHESIZER: A WORKED EXAMPLE

The following equation governs how the synthesizer should be programmed:

\[ RF_{\text{OUT}} = \left[ N + \left( \frac{\text{FRAC}}{2^{25}} \right) \right] \times f_{\text{PFD}} \]  

(3)

where:

- \( RF_{\text{OUT}} \) is the RF frequency output.
- \( N \) is the integer division factor.
- \( \text{FRAC} \) is the fractionality.

\[ f_{\text{PFD}} = \text{REFIN} \times \left( \frac{1 + D}{R \times (1 + T)} \right) \]  

(4)

where:

- \( \text{REFIN} \) is the reference frequency input.
- \( D \) is the RF REFIN doubler bit.
- \( R \) is the RF reference division factor.
- \( T \) is the reference divide-by-2 bit (0 or 1).

For example, in a system where a 5.8002 GHz RF frequency output (\( RF_{\text{OUT}} \)) is required and a 10 MHz reference frequency input (\( \text{REFIN} \)) is available, the frequency resolution is

\[ f_{\text{RES}} = \frac{\text{REFIN}}{2^{25}} \]
\[ f_{\text{RES}} = 10 \text{ MHz} / 2^{25} = 0.298 \text{ Hz} \]

From Equation 4,

\[ f_{\text{PFD}} = \left[ 10 \text{ MHz} \times (1 + 0)/1 \right] = 10 \text{ MHz} \]
\[ 5.8002 \text{ GHz} = 10 \text{ MHz} \times (N + \text{FRAC}/2^{25}) \]

Calculating \( N \) and \( \text{FRAC} \) values,

\[ N = \text{int}(RF_{\text{OUT}}/f_{\text{PFD}}) = 580 \]
\[ \text{FRAC} = F_{\text{MSB}} \times 2^{13} + F_{\text{LSB}} \]
\[ F_{\text{MSB}} = \text{int}(((RF_{\text{OUT}}/f_{\text{PFD}}) - N) \times 2^{13}) = 81 \]
\[ F_{\text{LSB}} = \text{int}(((RF_{\text{OUT}}/f_{\text{PFD}}) - N) \times 2^{13} - F_{\text{MSB}}) \times 2^{13}) = 7537 \]

where:

- \( F_{\text{MSB}} \) is the 12-bit MSB FRAC value in Register R0.
- \( F_{\text{LSB}} \) is the 13-bit LSB FRAC value in Register R1.
- \( \text{int}() \) makes an integer of the argument in brackets.

REFERENCE DOUBLER AND REFERENCE DIVIDER

The on-chip reference doubler allows the input reference signal to be doubled. This is useful for increasing the PFD comparison frequency. Making the PFD frequency higher improves the noise performance of the system. Doubling the PFD frequency usually improves noise performance by 3 dB. It is important to note that the PFD cannot be operated above 32 MHz due to a limitation in the speed of the Σ-Δ circuit of the N divider.

CYCLE SLIP REDUCTION FOR FASTER LOCK TIMES

In fastlocking applications, a wide loop filter bandwidth is required for fast frequency acquisition, resulting in increased integrated phase noise and reduced spur attenuation. Using cycle slip reduction, the loop bandwidth can be kept narrow to reduce integrated phase noise and attenuate spurs while still realizing fast lock times.

Cycle Slips

Cycle slips occur in integer-N/fractional-N synthesizers when the loop bandwidth is narrow compared to the PFD frequency. The phase error at the PFD inputs accumulates too fast for the PLL to correct, and the charge pump temporarily pumps in the wrong direction, slowing down the lock time dramatically. The ADF4157 contains a cycle slip reduction circuit to extend the linear range of the PFD, allowing faster lock times without loop filter changes.

When the ADF4157 detects that a cycle slip is about to occur, it turns on an extra charge pump current cell. This outputs a constant current to the loop filter or removes a constant current from the loop filter (depending on whether the VCO tuning voltage needs to increase or decrease to acquire the new frequency). The effect is that the linear range of the PFD is increased. Stability is maintained because the current is constant and is not a pulsed current.

If the phase error increases again to a point where another cycle slip is likely, the ADF4157 turns on another charge pump cell. This continues until the ADF4157 detects that the VCO frequency has exceeded the desired frequency. It then begins to turn off the extra charge pump cells one by one until they are all turned off and the frequency is settled.

Up to seven extra charge pump cells can be turned on. In most applications, it is enough to eliminate cycle slips altogether, giving much faster lock times.

Setting Bit DB28 in the R Divider register (R2) to 1 enables cycle slip reduction. Note that a 45% to 55% duty cycle is needed on the signal at the PFD for CSR to operate correctly. The reference divide-by-2 flip-flop can help to provide a 50% duty cycle at the PFD. For example, if a 100 MHz reference frequency is available, and the user wants to run the PFD at 10 MHz, setting the R divide factor to 10 results in a 10 MHz PFD signal that is not 50% duty cycle. By setting the R divide factor to 5 and enabling the reference divide-by-2 bit, a 50% duty cycle 10 MHz signal can be achieved.

Note that the cycle slip reduction feature can only be operated when the phase detector polarity setting is positive (DB6 in Register 3). It cannot be used if the phase detector polarity is set to negative.
FASTLOCK TIMER AND REGISTER SEQUENCES

If the fastlock mode is used, a timer value needs to be loaded into the PLL to determine the time spent in wide bandwidth mode.

When Bits DB[20:19] in Register 4 (R4) are set to 01 (switched R fastlock enable), the timer value is loaded via the 12-bit clock divider value. To use fastlock, the PLL must be written to in the following sequence:

1. Use the initialization sequence (see the Initialization Sequence section) only once after powering up the part.
2. Load Register 4 (R4) with Bits DB[20:19] set to 01 and the chosen fastlock timer value (DB18 to DB7). Note that the duration that the PLL remains in wide bandwidth is equal to the fastlock timer/fPFD.

FASTLOCK: AN EXAMPLE

If a PLL has $f_{pfd} = 13$ MHz and a required lock time of 50 µs, the PLL is set to wide bandwidth for 40 µs.

If the time period set for the wide bandwidth is 40 µs, then

$$\text{Fastlock Timer Value} = \frac{\text{Time in Wide Bandwidth} \times f_{pfd}}{f_{pfd}}$$

Therefore, 520 must be loaded into the clock divider value in Step 2 of the sequence described in the Fastlock Timer and Register Sequences section.

FASTLOCK: LOOP FILTER TOPOLOGY

To use fast-lock mode, an extra connection from the PLL to the loop filter is needed. The damping resistor in the loop filter must be reduced to ¼ of its value while in wide bandwidth mode. This is required because the charge pump current is increased by 16 while in wide bandwidth mode, and stability must be ensured.

During fastlock, the MUXOUT pin (after setting MUXOUT to fastlock switch by setting Bits DB[30:27] in Register 0 to 1100) is shorted to ground (this is accomplished by settings Bits DB[20:19] in Register 4 to 01—switched R fastlock enable). The following two topologies can be used:

- Divide the damping resistor (R1) into two values (R1 and R1A) that have a ratio of 1:3 (see Figure 22).
- Connect an extra resistor (R1A) directly from MUXOUT, as shown in Figure 23. The extra resistor must be chosen such that the parallel combination of an extra resistor and the damping resistor (R1) is reduced to ¼ of the original value of R1 (see Figure 23).

SPUR MECHANISMS

The fractional interpolator in the ADF4157 is a third-order Σ-Δ modulator (SDM) with a 25-bit fixed modulus (MOD). The SDM is clocked at the PFD reference rate ($f_{pfd}$) that allows PLL output frequencies to be synthesized at a channel step resolution of $f_{pfd}$/MOD. The various spur mechanisms possible with fractional-N synthesizers, and how they affect the ADF4157, are discussed in this section.

Fractional Spurs

In most fractional synthesizers, fractional spurs can appear at the set channel spacing of the synthesizer. In the ADF4157, these spurs do not appear. The high value of the fixed modulus in the ADF4157 makes the Σ-Δ modulator quantization error spectrum look like broadband noise, effectively spreading the fractional spurs into noise.

Integer Boundary Spurs

Interactions between the RF VCO frequency and the PFD frequency can lead to spurs known as integer boundary spurs. When these frequencies are not integer related (which is the purpose of the fractional-N synthesizer), spur sidebands appear on the VCO output spectrum at an offset frequency that corresponds to the beat note or difference frequency between an integer multiple of the PFD and the VCO frequency.

These spurs are named integer boundary spurs because they are more noticeable on channels close to integer multiples of the PFD where the difference frequency can be inside the loop bandwidth. These spurs are attenuated by the loop filter.

Figure 7 shows an integer boundary spur. The RF frequency is 5800.25 MHz, and the PFD frequency is 25 MHz. The integer boundary spur is 250 kHz from the carrier at an integer times the PFD frequency (232 × 25 MHz = 5800 MHz). The spur also appears on the upper sideband.

Reference Spurs

Reference spurs are generally not a problem in fractional-N synthesizers because the reference offset is far outside the loop bandwidth. However, any reference feedthrough mechanism that bypasses the loop can cause a problem. One such mechanism is the feedthrough of low levels of on-chip reference switching noise out through the $RF_{IN}$ pin back to the VCO, resulting in reference spur levels as high as −90 dBc. Care should be taken in the PCB layout to ensure that the VCO is well separated from the input reference to avoid a possible feedthrough path on the board.
LOW FREQUENCY APPLICATIONS
The specification on the RF input is 0.5 GHz minimum; however, RF frequencies lower than this can be used, providing the minimum slew rate specification of 400 V/µs is met. An appropriate LVDS driver can be used to square up the RF signal before it is fed back to the ADF4157 RF input. The FIN1001 from Fairchild Semiconductor is one such LVDS driver.

FILTER DESIGN—ADIsimPLL
A filter design and analysis program is available to help the user implement PLL design. Visit www.analog.com/pll for a free download of the ADIsimPLL™ software. The software designs, simulates, and analyzes the entire PLL frequency domain and time domain response. Various passive and active filter architectures are allowed.

OPERATING WITH WIDE LOOP FILTER BANDWIDTHS
If a wide loop filter bandwidth is used (>60 kHz), fluctuations in the phase noise profile may be noticed on channels that are close to integer multiples of the PFD frequency. This is due to operation of the charge pump close to the dead zone. To improve the phase noise, a bleed current can be enabled to bias the charge pump away from the dead zone. To enable this, set Bit DB[24:23] in Register 4. Using this mode has the added advantage of improving the integer boundary spurs by 4 dB to 5 dB. Note that it is also safe to use this mode if the loop filter bandwidth is <60 kHz.

PCB DESIGN GUIDELINES FOR THE CHIP SCALE PACKAGE
The lands on the chip scale package (CP-20) are rectangular. The printed circuit board pad for these should be 0.1 mm longer than the package land length and 0.05 mm wider than the package land width. The land should be centered on the pad. This ensures that the solder joint size is maximized.

The bottom of the chip scale package has a central thermal pad. The thermal pad on the printed circuit board (PCB) should be at least as large as the exposed pad. On the printed circuit board, there should be a clearance of at least 0.25 mm between the thermal pad and the inner edges of the pad pattern. This ensures that shorting is avoided.

Thermal vias can be used on the PCB thermal pad to improve thermal performance of the package. If vias are used, they should be incorporated into the thermal pad at 1.2 mm pitch grid. The via diameter should be between 0.3 mm and 0.33 mm, and the via barrel should be plated with 1 ounce of copper to plug the via. The user should connect the PCB thermal pad to AGND.
OUTLINE DIMENSIONS

Figure 24. 16-Lead Thin Shrink Small Outline Package [TSSOP] (RU-16)
Dimensions shown in millimeters

Figure 25. 20-Lead Lead Frame Chip Scale Package [LF CSP_WQ]
4mm x 4 mm Body, Very Thin Quad (CP-20-6)
Dimensions shown in millimeters

ORDERING GUIDE

<table>
<thead>
<tr>
<th>Model</th>
<th>Description</th>
<th>Temperature Range</th>
<th>Package Option</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADF4157BRUZ</td>
<td>16-Lead Thin Shrink Small Outline Package [TSSOP]</td>
<td>−40°C to +85°C</td>
<td>RU-16</td>
</tr>
<tr>
<td>ADF4157BRUZ-RL</td>
<td>16-Lead Thin Shrink Small Outline Package [TSSOP]</td>
<td>−40°C to +85°C</td>
<td>RU-16</td>
</tr>
<tr>
<td>ADF4157BRUZ-RL7</td>
<td>16-Lead Thin Shrink Small Outline Package [TSSOP]</td>
<td>−40°C to +85°C</td>
<td>RU-16</td>
</tr>
<tr>
<td>ADF4157BCPZ</td>
<td>20-Lead Lead Frame Chip Scale Package [LF CSP_WQ]</td>
<td>−40°C to +85°C</td>
<td>CP-20-6</td>
</tr>
<tr>
<td>ADF4157BCPZ-RL</td>
<td>20-Lead Lead Frame Chip Scale Package [LF CSP_WQ]</td>
<td>−40°C to +85°C</td>
<td>CP-20-6</td>
</tr>
<tr>
<td>ADF4157BCPZ-RL7</td>
<td>20-Lead Lead Frame Chip Scale Package [LF CSP_WQ]</td>
<td>−40°C to +85°C</td>
<td>CP-20-6</td>
</tr>
<tr>
<td>EV-ADF4157SD1Z</td>
<td>Evaluation Board</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

1 Z = RoHS Compliant Part.