### FEATURES
- Synchronous Operation
- Full-Scale Frequency Set by External System Clock
- 8-Lead SOT-23 and 8-Lead MSOP Packages
- 3 V or 5 V Operation
- Low Power: 3 mW (Typ)
- Nominal Input Range: 0 to V<sub>REF</sub>
- True –150 mV Capability Without Charge Pump
- V<sub>REF</sub> Range: 2.5 V to VDD
- Internal 2.5 V Reference
- 1 MHz Max Input Frequency
- Selectable High Impedance Buffered Input
- Minimal External Components Required

### APPLICATIONS
- Isolation of High Common-Mode Voltages
- Low-Cost Analog-to-Digital Conversion
- Battery Monitoring
- Automotive Sensing

### GENERAL DESCRIPTION
The AD7740 is a low-cost, ultrasmall synchronous Voltage-to-Frequency Converter (VFC). It works from a single 3.0 V to 3.6 V or 4.75 V to 5.25 V supply consuming 0.9 mA. The AD7740 is available in an 8-lead SOT-23 and also in an 8-lead MSOP package. Small package, low cost and ease of use were major design goals for this product. The part contains an on-chip 2.5 V bandgap reference but the user may overdrive this using an external reference. This external reference range includes VDD.

The full-scale output frequency is synchronous with the clock signal on the CLKIN pin. This clock can be generated with the addition of an external crystal (or resonator) or supplied from a CMOS-compatible clock source. The part has a maximum input frequency of 1 MHz.

For an analog input signal that goes from 0 V to V<sub>REF</sub>, the output frequency goes from 10% to 90% of f<sub>CLKIN</sub>. In buffered mode, the part provides a very high input impedance and accepts a range of 0.1 V to VDD – 0.2 V on the VIN pin. There is also an unbuffered mode of operation that allows VIN to go from –0.15 V to VDD + 0.15 V. The modes are interchangeable using the BUF pin.

The AD7740 (Y Grade) is guaranteed over the automotive temperature range of –40°C to +105°C. The AD7740 (K Grade) is guaranteed from 0°C to 85°C.

### PRODUCT HIGHLIGHTS
1. The AD7740 is a single channel, single-ended VFC. It is available in 8-lead SOT-23 and 8-lead MSOP packages, and is intended for low-cost applications. The AD7740 offers considerable space saving over alternative solutions.
2. The AD7740 operates from a single 3.0 V to 3.6 V or 4.75 V to 5.25 V supply and consumes typically 0.9 mA when the input is unbuffered. It also contains an automatic power-down function.
3. The AD7740 does not require external resistors and capacitors to set the output frequency. The maximum output frequency is set by a crystal or a clock. No trimming or calibration is required.
4. The analog input can be taken to 150 mV below GND for true bipolar operation.
5. The specified voltage reference range on REFIN is from 2.5 V to the supply voltage, VDD.

*Protected under U.S. Patent # 6,147,528.*
COMPARABLE PARTS
View a parametric search of comparable parts.

DOCUMENTATION
Application Notes
• AN-214: Ground Rules for High Speed Circuits
• AN-276: Analog to Digital Conversion by Using V/F Converters
• AN-349: Keys to Longer Life for CMOS
Data Sheet
• AD7740: 3 V/5 V Low Power, Synchronous Voltage-to-Frequency Converter Data Sheet

DESIGN RESOURCES
• AD7740 Material Declaration
• PCN-PDN Information
• Quality And Reliability
• Symbols and Footprints

DISCUSSIONS
View all AD7740 EngineerZone Discussions.

SAMPLE AND BUY
Visit the product page to see pricing options.

TECHNICAL SUPPORT
Submit a technical question or find your regional support number.

DOCUMENT FEEDBACK
Submit feedback for this data sheet.

This page is dynamically generated by Analog Devices, Inc., and inserted into this data sheet. A dynamic change to the content on this page will not trigger a change to either the revision number or the content of the product data sheet. This dynamic page may be frequently modified.
AD7740 SPECIFICATIONS

(K, Y Versions)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>K, Y Versions</th>
<th>Unit</th>
<th>Test Conditions/Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>DC PERFORMANCE</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Integral Nonlinearity</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CLKIN = 32 kHz</td>
<td>±0.012</td>
<td>% of Span</td>
<td>Unbuffered Mode, External Clock at CLKIN</td>
</tr>
<tr>
<td>CLKIN = 1 MHz</td>
<td>±0.012</td>
<td>% of Span</td>
<td>Unbuffered Mode, Crystal at CLKIN</td>
</tr>
<tr>
<td>CLKIN = 32 kHz</td>
<td>±0.018</td>
<td>% of Span</td>
<td>Buffered Mode, External Clock at CLKIN</td>
</tr>
<tr>
<td>CLKIN = 1 MHz</td>
<td>±0.018</td>
<td>% of Span</td>
<td>Buffered Mode, Crystal at CLKIN</td>
</tr>
<tr>
<td>Offset Error</td>
<td>±7</td>
<td>mV</td>
<td>Unbuffered Mode, VIN = 0 V</td>
</tr>
<tr>
<td>Gain Error</td>
<td>±0.1</td>
<td>% of Span</td>
<td>Buffered Mode, VIN = 0.1 V</td>
</tr>
<tr>
<td>Offset Error Drift</td>
<td>±20</td>
<td>µV/°C</td>
<td></td>
</tr>
<tr>
<td>Gain Error Drift</td>
<td>±4</td>
<td>ppm/°C</td>
<td></td>
</tr>
<tr>
<td>Power Supply Rejection Ratio</td>
<td>−55</td>
<td>dB</td>
<td>∆VDD = ±5% (5 V)</td>
</tr>
<tr>
<td></td>
<td>−65</td>
<td>dB</td>
<td>∆VDD = ±10% (3.3 V)</td>
</tr>
<tr>
<td><strong>ANALOG INPUT, VIN</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Nominal Input Span</td>
<td>0 − VREF</td>
<td>V</td>
<td>±150 mV Overrange Available</td>
</tr>
<tr>
<td>Input Current</td>
<td>8</td>
<td>µA</td>
<td>Unbuffered Mode, VIN = 5.4 V, REFIN = 5.25 V</td>
</tr>
<tr>
<td></td>
<td>5</td>
<td>nA</td>
<td>Buffered Mode, VIN = 0.1 V, REFIN = 2.5 V</td>
</tr>
<tr>
<td><strong>REFERENCE VOLTAGE</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>REFIN</td>
<td>2.5</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>REFOUT</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output Voltage</td>
<td>2.3</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Output Impedance</td>
<td>1</td>
<td>kΩ</td>
<td>See Pin Function Description</td>
</tr>
<tr>
<td>Reference Drift</td>
<td>±50</td>
<td>ppm/°C</td>
<td></td>
</tr>
<tr>
<td>Line Rejection</td>
<td>−75</td>
<td>dB</td>
<td>∆VDD = ±5% (5 V)</td>
</tr>
<tr>
<td>Line Rejection</td>
<td>−60</td>
<td>dB</td>
<td>∆VDD = ±10% (3.3 V)</td>
</tr>
<tr>
<td>Reference Noise (0.1 Hz to 10 Hz)</td>
<td>100</td>
<td>µV p–p</td>
<td></td>
</tr>
<tr>
<td><strong>FOUT OUTPUT</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Nominal Frequency Span</td>
<td>0.1 fCLKIN</td>
<td>Hz</td>
<td>VIN = 0 V to VREF. See Figure 2</td>
</tr>
<tr>
<td></td>
<td>to 0.9 fCLKIN</td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>LOGIC INPUTS (CLKIN, BUF)</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CLarkin</td>
<td>32</td>
<td>kHz</td>
<td>For Specified Performance</td>
</tr>
<tr>
<td>Input High Voltage, VIH</td>
<td>3.5</td>
<td>V</td>
<td>VDD = 5 V ± 5%</td>
</tr>
<tr>
<td>Input High Voltage, VIH</td>
<td>2.5</td>
<td>V</td>
<td>VDD = 3.3 V ± 10%</td>
</tr>
<tr>
<td>Input Low Voltage, VIIL</td>
<td>0.8</td>
<td>V</td>
<td>VDD = 5 V ± 5%</td>
</tr>
<tr>
<td>Input Low Voltage, VIIL</td>
<td>0.4</td>
<td>V</td>
<td>VDD = 3.3 V ± 10%</td>
</tr>
<tr>
<td>Input Current</td>
<td>±2</td>
<td>µA</td>
<td>VIN = 0 V to VDD</td>
</tr>
<tr>
<td>Pin Capacitance</td>
<td>3</td>
<td>pF</td>
<td></td>
</tr>
<tr>
<td>BUF</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input High Voltage, VIH</td>
<td>2.4</td>
<td>V</td>
<td>VDD = 5 V ± 5%</td>
</tr>
<tr>
<td>Input High Voltage, VIH</td>
<td>2.1</td>
<td>V</td>
<td>VDD = 3.3 V ± 10%</td>
</tr>
<tr>
<td>Input Low Voltage, VIIL</td>
<td>0.8</td>
<td>V</td>
<td>VDD = 5 V ± 5%</td>
</tr>
<tr>
<td>Input Low Voltage, VIIL</td>
<td>0.4</td>
<td>V</td>
<td>VDD = 3.3 V ± 10%</td>
</tr>
<tr>
<td>Input Current</td>
<td>±100</td>
<td>nA</td>
<td></td>
</tr>
<tr>
<td>Pin Capacitance</td>
<td>3</td>
<td>pF</td>
<td></td>
</tr>
<tr>
<td><strong>LOGIC OUTPUTS (FOUT, CLKOUT)</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output High Voltage, VOH</td>
<td>4.0</td>
<td>V</td>
<td>Output Sourcing 200 µA, VDD = 5 V ± 5%</td>
</tr>
<tr>
<td>Output High Voltage, VOH</td>
<td>2.1</td>
<td>V</td>
<td>Output Sourcing 200 µA, VDD = 3.3 V ± 10%</td>
</tr>
<tr>
<td>Output Low Voltage, VOL</td>
<td>0.1</td>
<td>V</td>
<td>Output Sinking 1.6 mA</td>
</tr>
<tr>
<td></td>
<td>0.4</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td><strong>POWER REQUIREMENTS</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>VDD</td>
<td>3.0</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>IREF (Normal Mode)</td>
<td>0.9</td>
<td>mA</td>
<td>VREFIN = VDD, VIN = GND. Unbuffered Mode</td>
</tr>
<tr>
<td>IREF (Normal Mode)</td>
<td>1.1</td>
<td>mA</td>
<td>VREFIN = VDD, VIN = GND. Buffered Mode</td>
</tr>
<tr>
<td>IREF (Power-Down)</td>
<td>30</td>
<td>µA</td>
<td></td>
</tr>
<tr>
<td>Power-Up Time</td>
<td>30</td>
<td>µs</td>
<td>Exiting Power-Down (Ext. Clock at CLKIN)</td>
</tr>
</tbody>
</table>

**NOTES**

1 Temperature range: K Version, 0°C to +85°C; Y Version, –40°C to +105°C; typical specifications are at 25°C.
2 See Terminology.
3 Guaranteed by design and characterization, not production tested.
4 Span = Max output frequency−Min output frequency.
5 Because this pin is bidirectional, any external reference must be capable of sinking/sourcing 400 µA in order to overdrive the internal reference.
6 These logic levels apply to CLKOUT only when it is loaded with one CMOS load.
7 Operation at VDD = 2.7 V is also possible with degraded specifications.
8 Outputs unloaded. IREF increases by COUT × VOUT × fFOUT when FOUT is loaded. If using a crystal/resonator as the clock source, IREF will vary depending on the crystal/resonator type (see Clock Generation section).
9 Specifications subject to change without notice.
TIMING CHARACTERISTICS\textsuperscript{1, 2, 3} (VDD = 3.0 V to 3.6 V, 4.75 V to 5.25 V, GND = 0 V, REF\textsubscript{IN} = 2.5 V)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Limit at T\textsubscript{MIN}, T\textsubscript{MAX} VDD = 3.0 V to 3.6 V</th>
<th>Limit at T\textsubscript{MIN}, T\textsubscript{MAX} VDD = 4.75 V to 5.25 V</th>
<th>Unit</th>
<th>Conditions/Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>f\textsubscript{CLKIN}</td>
<td>32 kHz min</td>
<td>32 kHz min</td>
<td>kHz min</td>
<td>Clock Frequency</td>
</tr>
<tr>
<td>t\textsubscript{HIGH}:t\textsubscript{LOW}</td>
<td>40:60 min</td>
<td>60:40 min</td>
<td>min</td>
<td>Clock Mark/Space Ratio</td>
</tr>
<tr>
<td>t\textsubscript{1}</td>
<td>50 ns typ</td>
<td>35 ns typ</td>
<td>ns typ</td>
<td>CLKIN Edge to FOUT Edge Delay</td>
</tr>
<tr>
<td>t\textsubscript{2}</td>
<td>1.8 ns typ</td>
<td>1.8 ns typ</td>
<td>ns typ</td>
<td>FOUT Rise Time</td>
</tr>
<tr>
<td>t\textsubscript{3}</td>
<td>1.4 ns typ</td>
<td>1.4 ns typ</td>
<td>ns typ</td>
<td>FOUT Fall Time</td>
</tr>
<tr>
<td>t\textsubscript{4}</td>
<td>t\textsubscript{HIGH} ±20 ns</td>
<td>t\textsubscript{HIGH} ±8 ns</td>
<td>t\textsubscript{HIGH} ±8 ns</td>
<td>FOUT Pulsewidth</td>
</tr>
</tbody>
</table>

NOTES
\textsuperscript{1}Guaranteed by design and characterization, not production tested.
\textsuperscript{2}All input signals are specified with tr = tf = 5 ns (10% to 90% of VDD) and timed from a voltage level of (V\textsubscript{IL} + V\textsubscript{IH})/2.
\textsuperscript{3}See Figure 1.

Specifications subject to change without notice.

**Figure 1. Timing Diagram**

ABSOLUTE MAXIMUM RATINGS\textsuperscript{*}
(\(T\textsubscript{A} = 25^\circ\text{C}\) unless otherwise noted)

- VDD to GND: \(-0.3\) V to \(+7\) V
- Analog Input Voltage to GND: \(-0.3\) V to V\textsubscript{DD} \(+0.3\) V
- Reference Input Voltage to GND: \(-0.3\) V to V\textsubscript{DD} \(+0.3\) V
- Logic Input Voltage to GND: \(-0.3\) V to V\textsubscript{DD} \(+0.3\) V
- FOUT Voltage to GND: \(-0.3\) V to V\textsubscript{DD} \(+0.3\) V

**Operating Temperature Range**
- Commercial (K Version): \(0^\circ\text{C}\) to \(+85^\circ\text{C}\)
- Automotive (Y Version): \(-40^\circ\text{C}\) to \(+105^\circ\text{C}\)
- Storage Temperature Range: \(-65^\circ\text{C}\) to \(+150^\circ\text{C}\)
- Junction Temperature (T\textsubscript{J} Max): \(150^\circ\text{C}\)

**SOT-23 Package**
- Power Dissipation: \((T\textsubscript{J} \text{ Max} – T\textsubscript{A})/\theta\text{JA}\)
- \(\theta\text{JA}\) Thermal Impedance: \(206^\circ\text{C}/\text{W}\)
- Lead Temperature (10 secs): \(300^\circ\text{C}\)
- Reflow Soldering: \(220 +5/0^\circ\text{C}\)
- Peak Temperature: \(220 +5/0^\circ\text{C}\)

**MSOP Package**
- Power Dissipation: \((T\textsubscript{J} \text{ Max} – T\textsubscript{A})/\theta\text{JA}\)
- \(\theta\text{JA}\) Thermal Impedance: \(44^\circ\text{C}/\text{W}\)
- Lead Temperature (10 secs): \(300^\circ\text{C}\)
- Reflow Soldering: \(220 +5/0^\circ\text{C}\)
- Peak Temperature: \(220 +5/0^\circ\text{C}\)
- Time at Peak Temperature: \(10\) sec to \(40\) sec

\textsuperscript{*}Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

**CAUTION**
ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 \(V\) readily accumulate on the human body and test equipment and can discharge without detection. Although the AD7740 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.
PIN FUNCTION DESCRIPTIONS

8-LEAD MSOP PIN NUMBERS*

<table>
<thead>
<tr>
<th>Pin No.</th>
<th>Mnemonic</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>CLKOUT</td>
<td>The crystal/resonator is tied between this pin and CLKIN. In the case of an external clock driving CLKIN, an inverted clock signal appears on this pin and can be used to drive other circuitry provided it is buffered first.</td>
</tr>
<tr>
<td>2</td>
<td>CLKIN</td>
<td>The master clock for the device may be in the form of a crystal/resonator tied between this pin and CLKOUT. An external CMOS-compatible clock may also be applied to this input as the clock for the device. If CLKIN is inactive low for 1 ms (typ), the AD7740 automatically enters power-down.</td>
</tr>
<tr>
<td>3</td>
<td>GND</td>
<td>Ground reference for all the circuitry on-chip.</td>
</tr>
<tr>
<td>4</td>
<td>REFIN/OUT</td>
<td>Voltage Reference Input. This is the reference input to the core of the VFC and defines the span of the VFC. If this pin is left unconnected, the internal 2.5 V reference is the default reference. Alternatively, a precision external reference may be used to overdrive the internal reference. The internal reference has high output impedance in order to allow it to be overdriven.</td>
</tr>
<tr>
<td>5</td>
<td>VIN</td>
<td>The analog input to the VFC. It has a nominal input range from 0 V to VREF which corresponds to an output frequency of 10% fCLKIN to 90% fCLKIN. It has a ±150 mV overrange. If buffered, it draws virtually no current from whatever source is driving it.</td>
</tr>
<tr>
<td>6</td>
<td>VDD</td>
<td>Power Supply Input. These parts can be operated at 3.3 V ± 10% or 5 V ± 5%. The supply should be adequately decoupled with a 10 μF and a 0.1 μF capacitor to GND.</td>
</tr>
<tr>
<td>7</td>
<td>FOUT</td>
<td>Frequency Output. FOUT goes from 10% to 90% of fCLKIN, depending on VIN.</td>
</tr>
<tr>
<td>8</td>
<td>BUF</td>
<td>Buffered Mode Select Pin. When BUF is tied low, the VIN input is unbuffered and the range on the VIN pin is –0.15 V to VDD + 0.15 V. When it is tied high, VIN is buffered and the range on the VIN pin is restricted to 0.1 V to VDD − 0.2 V.</td>
</tr>
</tbody>
</table>

*Note that the SOT-23 and MSOP packages have different pinouts.

ORDERING GUIDE

<table>
<thead>
<tr>
<th>Model</th>
<th>Temperature Range</th>
<th>Package Description</th>
<th>Package Option</th>
<th>Branding Information</th>
</tr>
</thead>
<tbody>
<tr>
<td>AD7740KRM</td>
<td>0°C to +85°C</td>
<td>8-Lead MSOP</td>
<td>RM-8</td>
<td>V0K</td>
</tr>
<tr>
<td>AD7740KRMZ</td>
<td>0°C to +85°C</td>
<td>8-Lead MSOP</td>
<td>RM-8</td>
<td>V0K</td>
</tr>
<tr>
<td>AD7740KRMZ-REEL</td>
<td>0°C to +85°C</td>
<td>8-Lead MSOP</td>
<td>RM-8</td>
<td>V0K</td>
</tr>
<tr>
<td>AD7740KRMZ-REEL7</td>
<td>0°C to +85°C</td>
<td>8-Lead MSOP</td>
<td>RM-8</td>
<td>V0K</td>
</tr>
<tr>
<td>AD7740YRM</td>
<td>−40°C to +105°C</td>
<td>8-Lead MSOP</td>
<td>RM-8</td>
<td>V0Y</td>
</tr>
<tr>
<td>AD7740YRMZ</td>
<td>−40°C to +105°C</td>
<td>8-Lead MSOP</td>
<td>RM-8</td>
<td>V0Y</td>
</tr>
<tr>
<td>AD7740YRMZ-REEL</td>
<td>−40°C to +105°C</td>
<td>8-Lead MSOP</td>
<td>RM-8</td>
<td>V0Y</td>
</tr>
<tr>
<td>AD7740YRMZ-REEL7</td>
<td>−40°C to +105°C</td>
<td>8-Lead MSOP</td>
<td>RM-8</td>
<td>V0Y</td>
</tr>
<tr>
<td>AD7740YRTZ-REEL7</td>
<td>−40°C to +105°C</td>
<td>8-Lead SOT-23</td>
<td>RJ-8</td>
<td>C41</td>
</tr>
</tbody>
</table>

1 Z = RoHS Compliant Part.
TERMINOLOGY
INTEGRAL NONLINEARITY
For the VFC, Integral Nonlinearity (INL) is a measure of the maximum deviation from a straight line passing through the actual endpoints of the VFC transfer function. The error is expressed in % of the actual frequency span:

\[ \text{Frequency Span} = F_{\text{OUT(max)}} - F_{\text{OUT(min)}} \]

OFFSET ERROR
Ideally, the output frequency for 0 V input voltage is 10% of \( f_{\text{CLKIN}} \) in unbuffered mode. The deviation from this value referred to the input is the offset error at \( \text{BUF} = 0 \). In buffered mode the minimum output frequency (corresponding to 0.10 V minimum input voltage) is 13.2% of \( f_{\text{CLKIN}} \) at \( V_{\text{REF}} = 2.5 \text{ V} \). The deviation from this value referred to the input is the offset error at \( \text{BUF} = 1 \). Offset error is expressed in mV.

GAIN ERROR
This is a measure of the span error of the VFC. The gain is the scale factor that relates the input \( V_{\text{IN}} \) to the output \( F_{\text{OUT}} \). The gain error is the deviation in slope of the actual VFC transfer characteristic from the ideal expressed as a percentage of the full-scale span. See Figure 2.

OFFSET ERROR DRIFT
This is a measure of the change in Offset Error with changes in temperature. It is expressed in \( \mu \text{V/}^\circ\text{C} \).

GAIN ERROR DRIFT
This is a measure of the change in Gain Error with changes in temperature. It is expressed in (ppm of span)/^\circ\text{C}.

POWER SUPPLY REJECTION RATIO (PSRR)
This indicates how the apparent input voltage of the VFC is affected by changes in the supply voltage. The input voltage is kept constant at 2 V, \( V_{\text{REF}} \) is 2.5 V and the VDD supply is varied ±10% at 3.3 V and ±5% at 5 V. The ratio of the apparent change in input voltage to the change in VDD is measured in dBs.

![Figure 2. Offset and Gain](image-url)
AD7740—Typical Performance Characteristics

TPC 1. INL vs. VIN (Buffered and Unbuffered)

TPC 2. Offset Error vs. CLkin (Buffered and Unbuffered)

TPC 3. Gain Error vs. CLkin (Buffered and Unbuffered)

TPC 4. Offset and Gain Error vs. VDD

TPC 5. PSRR vs. VIN (Buffered and Unbuffered)

TPC 6.IDD vs. CLkin (Buffered and Unbuffered)

TPC 7. REFOut vs. VDD

TPC 8. Typical FOUT Pulse Train (VIN = VREF/4)
GENERAL DESCRIPTION
The AD7740 is a CMOS synchronous Voltage-to-Frequency Converter (VFC) which uses a charge-balance conversion technique. The input voltage signal is applied to a proprietary front-end based around an analog modulator which converts the input voltage into an output pulse train.

The part also contains an on-chip 2.5 V bandgap reference and operates from a single 3.3 V or 5 V supply. A block diagram of the AD7740 is shown in Figure 3.

**Figure 3. Block Diagram**

Input Amplifier Buffering and Voltage Range
The analog input VIN can be buffered by setting BUF = 1. This presents a high impedance, typically 100 MΩ, which allows significant external source impedances to be tolerated. The VIN voltage range is now 0.1 V to VDD – 0.2 V. By setting BUF = 0 the AD7740 input circuit accepts an analog input below GND and the analog input VIN has a voltage range from –0.15 V to VDD + 0.15 V. In this case the input impedance is typically 650 kΩ.

The transfer function for the AD7740 is represented by:

\[ FOUT = 0.1 \frac{f_{CLKIN}}{V_{REF}} + 0.8 \left( \frac{VIN}{V_{REF}} \right) f_{CLKIN} \]

It is shown in Figure 4 for unbuffered mode.

**Figure 4. Transfer Function**

Sample Calculation:
\[ V_{REF} = 2.5 \text{ V} \]; BUF = 0
\[ FOUT (\text{min}) = 0.1 f_{CLKIN} + 0.8(-0.15/2.5) f_{CLKIN} = 0.052 f_{CLKIN} \]
\[ FOUT (\text{max}) = 0.1 f_{CLKIN} + 0.8(2.65/2.5) f_{CLKIN} = 0.948 f_{CLKIN} \]

VFC Modulator
The analog input signal to the AD7740 is continuously sampled by a switched capacitor modulator whose sampling rate is set by a master clock. The input signal may be buffered on-chip (BUF = 1) before being applied to the sampling capacitor of the modulator. This isolates the sampling capacitor charging currents from the analog input pin.

This system is a negative feedback loop that acts to keep the net charge on the integrator capacitor at zero, by balancing charge injected by the input voltage with charge injected by VREF. The output of the comparator provides the digital input for the 1-bit DAC, so that the system functions as a negative feedback loop that acts to minimize the difference signal. See Figure 5.

**Figure 5. Modulator Loop**

The digital data that represents the analog input voltage is contained in the duty cycle of the pulse train appearing at the output of the comparator. The output is a pulse train whose frequency depends on the analog input signal. A full-scale input gives an output frequency of 0.9 \( f_{CLKIN} \) and zero-scale input gives an output frequency of 0.1 \( f_{CLKIN} \). The output allows simple interfacing to either standard logic families or opto-couplers. The pulselwidth of FOUT is fixed and is determined by the high period of CLKIN. The pulse is synchronized to the rising edge of the clock signal. The delay time between the edge of CLKIN and the edge of FOUT is typically 35 ns. Figure 6 shows the waveform of this frequency output. (See TPC 8.)

**Figure 6. Frequency Output Waveforms**

If there is a step change in input voltage, there is a settling time that must elapse before valid data is obtained. This is typically two CLKIN cycles.
**Clock Generation**

As distinct from the asynchronous VFCs that rely on the stability of an external capacitor to set their full-scale frequency, the AD7740 uses an external clock to define the full-scale output frequency. The result is a more stable transfer function, which allows the designer to determine the system stability and drift based upon the selected external clock.

The AD7740 requires a master clock input, which may be an external CMOS-compatible clock signal applied to the CLKIN pin (CLKOUT not used). For a frequency of 1 MHz, a crystal or resonator can be connected between CLKIN and CLKOUT so that the clock circuit functions as a crystal controlled oscillator. Figure 7 shows a simple model of this.

Using the part with a crystal or ceramic oscillator between the CLKIN and CLKOUT pins generally causes more current to be drawn from VDD than when the part is clocked from a driven clock signal at the CLKIN pin. This is because the on-chip oscillator is active in the case of the crystal or resonator. The amount of additional current depends on a number of factors. First, the larger the value of the capacitor on CLKIN and CLKOUT pins, the larger the current consumption. Typical values recommended by the crystal and resonator manufacturers are in the range of 30 pF to 50 pF. Another factor that influences I_DD is Effective Series Resistance of the crystal (ESR). The lower the ESR value, the lower the current taken by the oscillator circuit.

The on-chip oscillator also has a start-up time associated with it before it oscillates at its correct frequency and voltage levels. The typical start-up time is 10 ms with a V_DD of 5 V and 15 ms with a V_DD of 3.3 V (both with a 1 MHz crystal).

The AD7740 master clock appears inverted on the CLKOUT pin of the device. The maximum recommended load on this pin is one CMOS load. When using a crystal to generate the AD7740’s clock it may be desirable to then use this clock as the clock source for the entire system. In this case, it is recommended that the CLKOUT signal be buffered with a CMOS buffer before being applied to the rest of the circuit (as shown in Figure 7).

**Reference Input**

The AD7740 performs conversions relative to the applied reference voltage. This reference may be taken from the internal 2.5 V bandgap reference by leaving REFIN/OUT unconnected. Alternatively an external precision reference may be used. This is connected to the REFIN/OUT pin, overdriving the internal reference. Drive capability, initial error, noise, and drift characteristics should be considered when selecting an external reference. The AD780 and REF192 are suitable choices for external references.

The internal reference is most suited to applications where ratiometric operation of the signal source is possible. Using the internal reference in systems where the signal source varies with time, temperature, loading, etc., tends to cancel out errors.

**Power-Down Mode**

When CLKIN is inactive low for 1 ms (typ), the AD7740 automatically enters a power-down mode. In this mode most of the digital and analog circuitry is shut down and REFOUT floats. FOUT goes high. This reduces the power consumption to 525 µW (5 V) and 360 µW (3.3 V).

**APPLICATIONS**

The basic connection diagram for the part is shown in Figure 8. In the connection diagram shown, the AD7740 is configured in unbuffered mode. The 5 V power supply is used as a reference to the AD7740. A quartz crystal provides the master clock source for the part. It may be necessary to connect capacitors (C1 and C2 in the diagram) to the crystal to ensure that it does not oscillate at overtones of its fundamental operating frequency. The values of capacitors will vary depending on the manufacturer’s specifications.
A/D Conversion Techniques Using the AD7740

One method of using a VFC in an A/D system is to count the output pulses of FOUT for a fixed gate interval (see Figure 9). This fixed gate interval should be generated by dividing down the clock input frequency. This ensures that any errors due to clock jitter or clock frequency drift are eliminated. The ratio of the FOUT frequency to the clock frequency is what is important here, not the absolute value of FOUT. The frequency division can be done by a binary counter where CLKin is the counter input.

Figure 9. A/D Conversion Using the AD7740 VFC

Figure 10 shows the waveforms of CLKin, FOUT, and the Gate signal. A counter counts the rising edges of FOUT while the Gate signal is high. Since the gate interval is not synchronized with FOUT, there is a possibility of a counting inaccuracy. Depending on FOUT, an error of one count may occur.

Figure 10. Waveforms in an A/D Converter Using a VFC

The clock frequency and the gate time determine the resolution of such an ADC. If 12-bit resolution is required and CLKin is 1 MHz (therefore, FOUT max is 0.9 MHz), the minimum gate time required is calculated as follows:

\[ \frac{N}{0.9 \times 10^6} \text{ seconds} = \text{minimum gate time} \]

\( N \) is the total number of codes for a given resolution; 4096 for 12 bits.

\[ \text{minimum gate time} = \left( \frac{4096}{0.9 \times 10^6} \right) \text{ seconds} = 4.551 \text{ ms} \]

Since \( T_{\text{gate}} \times \text{FOUT}_{\text{max}} \) = number of counts at full scale, the fastest conversion for a given resolution can be performed with the highest CLKin frequency.

If the output frequency is measured by counting pulses gated to a signal derived from the clock, the clock stability is unimportant and the device simply performs as a voltage-controlled frequency divider, producing a high-resolution ADC. The inherent monotonicity of the transfer function and wide range of input clock frequencies allows the conversion time and resolution to be optimized for specific applications.

Another parameter is taken into account when choosing the length of the gate interval. Because the integration period of the VFC is equal to the gate interval, any interfering signal can be rejected by counting for an integer number of periods of the interfering signal. For example, a gate interval of 100 ms will give normal-mode rejection of 50 Hz and 60 Hz signals.

Isolation Applications

The AD7740 can also be used in isolated analog signal transmission applications. Due to noise, safety requirements or distance, it may be necessary to isolate the AD7740 from any controlling circuitry. This can easily be achieved by using opto-isolators. This is extremely useful in overcoming ground loops between equipment.

The analog voltage to be transmitted is converted to a pulse train using the VFC. An opto-isolator circuit is used to couple this pulse train across an isolation barrier using light as the connecting medium. The input LED of the isolator is driven from the output of the AD7740. At the receiver side, the output transistor is operated in the photo-transistor mode. The pulse train can be reconverted to an analog voltage using a frequency-to-voltage converter; alternatively, the pulse train can be fed into a counter to generate a digital signal.

The analog and digital sections of the AD7740 have been designed to allow operation from a single-ended power source, simplifying its use with isolated power supplies.

Figure 11 shows a general purpose VFC circuit using a low cost opto-isolator. A 5 V power supply is assumed for both the isolated (VDD) and local (VCC) supplies.

Figure 11. Opto-Isolated Application
Temperature Sensor Application
The AD7740 can be used with an AD22100S temperature sensor to give a digital measure of ambient temperature. The output voltage of the AD22100S is proportional to the temperature times the supply voltage. It uses a single 5 V supply, and its output swings from 0.25 V at −50°C to 4.75 V at +150°C. By feeding its output through the AD7740, the value of ambient temperature is converted into a digital pulse train. See Figure 12.

Due to its ratiometric nature this application provides an extremely cost-effective solution. The need for an external precision reference is eliminated since the 5 V power-supply is used as a reference to both the VFC and the AD22100S.

32 kHz Operation
The AD7740 oscillator circuit will not operate at 32 kHz. If the user wishes to use a 32 kHz watch crystal, some additional external circuitry is required. The circuit in Figure 13 is for a crystal with a required drive of 1 µW. Resistors R1 and R2 reduce the power to this level.

Power Supply Bypassing and Grounding
In any circuit where accuracy is important, careful consideration of the power supply and ground return layout helps to ensure the rated performance. The printed circuit board housing the AD7740 should be designed such that the analog and digital sections are separated and confined to certain areas of the board.

To minimize capacitive coupling between them, digital and analog ground planes should only be joined in one place, close to the AD7740, and should not overlap.

Avoid running digital lines under the device, as these will couple noise onto the die. The analog ground plane should be allowed to run under the AD7740 to avoid noise coupling. The power supply lines to the AD7740 should use as large a trace as possible to provide low impedance paths and reduce the effects of glitches on the power supply line. Fast switching signals like clocks should be shielded with digital ground to avoid radiating noise to other parts of the board, and clock signals should never be run near analog inputs. Avoid crossover of digital and analog signals. Traces on opposite sides of the board should run at right angles to each other. This reduces the effect of feedthrough through the board. A microstrip technique is by far the best but is not always possible with a double-sided board. In this technique, the component side of the board is dedicated to the ground plane while the signal traces are placed on the solder side.

Good decoupling is also important. All analog supplies should be decoupled to GND with surface mount capacitors, 10 µF in parallel with 0.1 µF located as close to the package as possible, ideally right up against the device. The lead lengths on the bypass capacitor should be as short as possible. It is essential that these capacitors be placed physically close to the AD7740 to minimize the inductance of the PCB trace between the capacitor and the supply pin. The 10 µF are the tantalum bead type and are located in the vicinity of the VFC to reduce low-frequency ripple. The 0.1 µF capacitors should have low Effective Series Resistance (ESR) and Effective Series Inductance (ESI), such as the common ceramic types, which provide a low impedance path to ground at high frequencies to handle transient currents due to internal logic switching. Additionally, it is beneficial to have large capacitors (> 47 µF) located at the point where the power connects to the PCB.
OUTLINE DIMENSIONS

**8-Lead Mini Small Outline Package [MSOP] (RM-8)**

*Dimensions shown in millimeters*

**COMPLIANT TO JEDEC STANDARDS MO-187-AA**

**8-Lead Small Outline Transistor Package [SOT-23] (RJ-8)**

*Dimensions shown in millimeters*
REVISION HISTORY

8/2016—Rev. B to Rev. C
Changes to Ordering Guide..........................................................4

2/2016—Rev. A to Rev. B
Changed 8-Lead microSOIC to 8-Lead MSOP .......... Throughout
Changes to Ordering Guide..........................................................4
Updated Outline Dimensions....................................................11