FEATURES

Very high dc precision
- 30 μV maximum offset voltage
- 0.3 μV/°C maximum offset voltage drift
- 0.35 μV p-p maximum voltage noise (0.1 Hz to 10 Hz)
- 5 million V/V minimum open-loop gain
- 130 dB minimum CMRR
- 120 dB minimum PSRR

Matching characteristics
- 30 μV maximum offset voltage match
- 0.3 μV/°C maximum offset voltage drift match
- 130 dB minimum CMRR match

Available in 8-lead narrow body, PDIP, and hermetic CERDIP and CERDIP/883B packages

GENERAL DESCRIPTION

The AD708 is a high precision, dual monolithic operational amplifier. Each amplifier individually offers excellent dc precision with maximum offset voltage and offset voltage drift of any dual bipolar op amp.

The matching specifications are among the best available in any dual op amp. In addition, the AD708 provides 5 V/μV minimum open-loop gain and guaranteed maximum input voltage noise of 350 nV p-p (0.1 Hz to 10 Hz). All dc specifications show excellent stability over temperature, with offset voltage drift typically 0.1 μV/°C and input bias current drift of 25 pA/°C maximum.

The AD708 is available in four performance grades. The AD708J is rated over the commercial temperature range of 0°C to 70°C and is available in a narrow body, PDIP. The AD708A and AD708B are rated over the industrial temperature range of −40°C to +85°C and are available in a CERDIP. The AD708S is rated over the military temperature range of −55°C to +125°C and is available in a CERDIP military version processed to MIL-STD-883B.

PRODUCT HIGHLIGHTS

1. The combination of outstanding matching and individual specifications make the AD708 ideal for constructing high gain, precision instrumentation amplifiers.

2. The low offset voltage drift and low noise of the AD708 allow the designer to amplify very small signals without sacrificing overall system performance.

3. The AD708 10 V/μV typical open-loop gain and 140 dB common-mode rejection make it ideal for precision applications.
# TABLE OF CONTENTS

<table>
<thead>
<tr>
<th>Section</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>Features</td>
<td>1</td>
</tr>
<tr>
<td>Pin Configuration</td>
<td>1</td>
</tr>
<tr>
<td>General Description</td>
<td>1</td>
</tr>
<tr>
<td>Product Highlights</td>
<td>1</td>
</tr>
<tr>
<td>Revision History</td>
<td>2</td>
</tr>
<tr>
<td>Specifications</td>
<td>3</td>
</tr>
<tr>
<td>Absolute Maximum Ratings</td>
<td>5</td>
</tr>
<tr>
<td>ESD Caution</td>
<td>5</td>
</tr>
<tr>
<td>Typical Performance Characteristics</td>
<td>6</td>
</tr>
<tr>
<td>Matching Characteristics</td>
<td>9</td>
</tr>
<tr>
<td>Theory of Operation</td>
<td>10</td>
</tr>
<tr>
<td>Crosstalk Performance</td>
<td>10</td>
</tr>
<tr>
<td>Operation with a Gain of −100</td>
<td>11</td>
</tr>
<tr>
<td>High Precision Programmable Gain Amplifier</td>
<td>11</td>
</tr>
<tr>
<td>Bridge Signal Conditioner</td>
<td>12</td>
</tr>
<tr>
<td>Precision Absolute Value Circuit</td>
<td>12</td>
</tr>
<tr>
<td>Selection of Passive Components</td>
<td>12</td>
</tr>
<tr>
<td>Outline Dimensions</td>
<td>13</td>
</tr>
<tr>
<td>Ordering Guide</td>
<td>13</td>
</tr>
</tbody>
</table>

# REVISION HISTORY

1/06—Rev. B to Rev. C
- Updated Format: Universal
- Removed TO-99 Package: Universal
- Deleted AD707 References: Universal
- Deleted LT1002 Reference: 1
- Deleted Figure 1: 1
- Deleted Metalization Photograph: 5
- Moved Figure 25, Figure 26, and Figure 27 to Theory of Operation section: 10
- Updated Outline Dimensions: 13
- Changes to Ordering Guide: 13

2/91—Rev. A to Rev. B
# SPECIFICATIONS

@ 25°C and ±15 V dc, unless otherwise noted.

## Table 1.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Conditions</th>
<th>AD708J/AD708A</th>
<th>AD708B</th>
<th>AD708S</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>Min¹</td>
<td>Typ</td>
<td>Max³</td>
</tr>
<tr>
<td>INPUT OFFSET VOLTAGE²</td>
<td></td>
<td>30</td>
<td>100</td>
<td>50</td>
</tr>
<tr>
<td>Drift</td>
<td>T_MIN to T_MAX</td>
<td>50</td>
<td>150</td>
<td>15</td>
</tr>
<tr>
<td>Long Term Stability</td>
<td></td>
<td>0.3</td>
<td>1.0</td>
<td>0.1</td>
</tr>
<tr>
<td>INPUT BIAS CURRENT</td>
<td></td>
<td>0.3</td>
<td>1.0</td>
<td>0.3</td>
</tr>
<tr>
<td>Average Drift</td>
<td>T_MIN to T_MAX</td>
<td>2.0</td>
<td>4.0</td>
<td>1.0</td>
</tr>
<tr>
<td>OFFSET CURRENT</td>
<td>V_CM = 0 V</td>
<td>0.5</td>
<td>2.0</td>
<td>0.1</td>
</tr>
<tr>
<td>Average Drift</td>
<td>T_MIN to T_MAX</td>
<td>2.0</td>
<td>4.0</td>
<td>0.2</td>
</tr>
<tr>
<td>INPUT VOLTAGE NOISE</td>
<td></td>
<td>0.23</td>
<td>0.6</td>
<td>0.23</td>
</tr>
<tr>
<td>f = 10 Hz</td>
<td></td>
<td>10.3</td>
<td>18</td>
<td>10.3</td>
</tr>
<tr>
<td>f = 100 Hz</td>
<td></td>
<td>10.0</td>
<td>13.0</td>
<td>10.0</td>
</tr>
<tr>
<td>f = 1 kHz</td>
<td></td>
<td>9.6</td>
<td>11.0</td>
<td>9.6</td>
</tr>
<tr>
<td>INPUT CURRENT NOISE</td>
<td></td>
<td>14</td>
<td>35</td>
<td>14</td>
</tr>
<tr>
<td>f = 10 Hz</td>
<td></td>
<td>0.32</td>
<td>0.9</td>
<td>0.32</td>
</tr>
<tr>
<td>f = 100 Hz</td>
<td></td>
<td>0.14</td>
<td>0.27</td>
<td>0.14</td>
</tr>
<tr>
<td>f = 1 kHz</td>
<td></td>
<td>0.12</td>
<td>0.18</td>
<td>0.12</td>
</tr>
<tr>
<td>COMMON-MODE REJECTION RATIO</td>
<td>V_CM = ±13 V</td>
<td>120</td>
<td>140</td>
<td>130</td>
</tr>
<tr>
<td></td>
<td>T_MIN to T_MAX</td>
<td>120</td>
<td>140</td>
<td>130</td>
</tr>
<tr>
<td>OPEN-LOOP GAIN</td>
<td>V_O = ±10 V</td>
<td>3</td>
<td>10</td>
<td>5</td>
</tr>
<tr>
<td>R_LOAD ≥ 2 kΩ</td>
<td>T_MIN to T_MAX</td>
<td>3</td>
<td>10</td>
<td>5</td>
</tr>
<tr>
<td>POWER SUPPLY REJECTION RATIO</td>
<td>V_S = ±3 V to ±18 V</td>
<td>110</td>
<td>130</td>
<td>120</td>
</tr>
<tr>
<td></td>
<td>T_MIN to T_MAX</td>
<td>110</td>
<td>130</td>
<td>120</td>
</tr>
<tr>
<td>FREQUENCY RESPONSE</td>
<td></td>
<td>0.5</td>
<td>0.9</td>
<td>0.5</td>
</tr>
<tr>
<td>Closed-Loop Bandwidth</td>
<td></td>
<td>0.15</td>
<td>0.3</td>
<td>0.15</td>
</tr>
<tr>
<td>Slew Rate</td>
<td></td>
<td>200</td>
<td>400</td>
<td>200</td>
</tr>
<tr>
<td>INPUT RESISTANCE</td>
<td>Differential</td>
<td>60</td>
<td>200</td>
<td>200</td>
</tr>
<tr>
<td></td>
<td>Common Mode</td>
<td>200</td>
<td>400</td>
<td>400</td>
</tr>
</tbody>
</table>
## AD708

### OUTPUT VOLTAGE

<table>
<thead>
<tr>
<th>Conditions</th>
<th>AD708J/AD708A</th>
<th>AD708B</th>
<th>AD708S</th>
</tr>
</thead>
<tbody>
<tr>
<td>$R_{\text{LOAD}} \geq 10 , \Omega$</td>
<td>13.5 Typ 14</td>
<td>13.5 Typ 14.0</td>
<td>13.5 Typ 14</td>
</tr>
<tr>
<td>$R_{\text{LOAD}} \geq 2 , \Omega$</td>
<td>12.5 Typ 13.0</td>
<td>12.5 Typ 13.0</td>
<td>12.5 Typ 13</td>
</tr>
<tr>
<td>$R_{\text{LOAD}} \geq 1 , \Omega$</td>
<td>12.0 Typ 12.5</td>
<td>12.0 Typ 12.5</td>
<td>12.0 Typ 12.5</td>
</tr>
<tr>
<td>$T_{\text{MIN}} \to T_{\text{MAX}}$</td>
<td>12.0 Typ 13.0</td>
<td>12.0 Typ 13.0</td>
<td>12.0 Typ 13.0</td>
</tr>
</tbody>
</table>

### OPEN-LOOP OUTPUT RESISTANCE

<table>
<thead>
<tr>
<th></th>
<th>AD708J/AD708A</th>
<th>AD708B</th>
<th>AD708S</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>60</td>
<td>60</td>
<td>60</td>
</tr>
</tbody>
</table>

### POWER SUPPLY

<table>
<thead>
<tr>
<th></th>
<th>AD708J/AD708A</th>
<th>AD708B</th>
<th>AD708S</th>
</tr>
</thead>
<tbody>
<tr>
<td>Quiescent Current</td>
<td>4.5 Typ 5.5</td>
<td>4.5 Typ 5.5</td>
<td>4.5 Typ 5.5</td>
</tr>
<tr>
<td>Power Consumption</td>
<td>$V_S = \pm 15 , \text{V}$</td>
<td>135 Typ 165</td>
<td>135 Typ 165</td>
</tr>
<tr>
<td></td>
<td>$V_S = \pm 3 , \text{V}$</td>
<td>12 Typ 18</td>
<td>12 Typ 18</td>
</tr>
<tr>
<td>Operating Range</td>
<td>$\pm 3 , \text{V}$</td>
<td>$\pm 18 , \text{V}$</td>
<td>$\pm 3 , \text{V}$</td>
</tr>
</tbody>
</table>

1 All min and max specifications are guaranteed. Specifications in boldface are tested on all production units at final electrical test. Results from those tests are used to calculate outgoing quality levels.

2 Input offset voltage specifications are guaranteed after five minutes of operation at $T_a = 25^\circ\text{C}$.

3 Matching is defined as the difference between parameters of the two amplifiers.
ABSOLUTE MAXIMUM RATINGS

Table 2.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Rating</th>
</tr>
</thead>
<tbody>
<tr>
<td>Supply Voltage</td>
<td>±22 V</td>
</tr>
<tr>
<td>Internal Power Dissipation(^1)</td>
<td>±Vs</td>
</tr>
<tr>
<td>Input Voltage(^2)</td>
<td>Indefinite</td>
</tr>
<tr>
<td>Output Short-Circuit Duration</td>
<td>+Vs and −Vs</td>
</tr>
<tr>
<td>Differential Input Voltage</td>
<td>−65°C to +150°C</td>
</tr>
<tr>
<td>Storage Temperature Range (Q)</td>
<td>−65°C to +125°C</td>
</tr>
<tr>
<td>Storage Temperature Range (N)</td>
<td>300°C</td>
</tr>
<tr>
<td>Lead Temperature (Soldering 60 sec)</td>
<td></td>
</tr>
</tbody>
</table>

\(^1\) Thermal Characteristics
8-lead PDIP: \(B_J = 33°C/W, \theta_JA = 100°C/W\)
8-lead CERDIP: \(B_J = 30°C/W, \theta_JA = 110°C/W\)

\(^2\) For supply voltages less than ±22 V, the absolute maximum input voltage is equal to the supply voltage.

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

ESD CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.
TYPICAL PERFORMANCE CHARACTERISTICS

$V_S = \pm 15 \text{ V} \text{ and } T_A = 25^\circ\text{C}, \text{ unless otherwise noted.}$

Figure 2. Input Common-Mode Range vs. Supply Voltage

Figure 3. Output Voltage Swing vs. Supply Voltage

Figure 4. Output Voltage Swing vs. Load Resistance

Figure 5. Supply Current vs. Supply Voltage

Figure 6. Typical Distribution of Offset Voltage Drift

Figure 7. Output Impedance vs. Frequency
Figure 8. Input Bias Current vs. Differential Input Voltage

Figure 9. Input Noise Spectral Density

Figure 10. 0.1 Hz to 10 Hz Voltage Noise

Figure 11. Open-Loop Gain vs. Temperature

Figure 12. Open-Loop Gain vs. Supply Voltage

Figure 13. Open-Loop Gain and Phase vs. Frequency
Figure 14. Common-Mode Rejection vs. Frequency

Figure 15. Large Signal Frequency Response

Figure 16. Power Supply Rejection vs. Frequency

Figure 17. Small Signal Transient Response; $A_v = +1, R_L = 2 \, k\Omega, C_L = 50 \, pF$

Figure 18. Small Signal Transient Response; $A_v = +1, R_L = 2 \, k\Omega, C_L = 1000 \, pF$
MATCHING CHARACTERISTICS

Figure 19. Typical Distribution of Offset Voltage Match

Figure 20. Typical Distribution of Offset Voltage Drift Match

Figure 21. Typical Distribution of Input Bias Current Match

Figure 22. Typical Distribution of Input Offset Current Match

Figure 23. PSRR Match vs. Temperature

Figure 24. CMRR Match vs. Temperature
THEORY OF OPERATION

CROSSTALK PERFORMANCE

The AD708 exhibits very low crosstalk as shown in Figure 25, Figure 26, and Figure 27. Figure 25 shows the offset voltage induced on Side B of the AD708 when Side A output is moving slowly (0.2 Hz) from −10 V to +10 V under no load. This is the least stressful situation to the part because the overall power in the chip does not change. Only the location of the power in the output device changes. Figure 26 shows the input offset voltage change to Side B when Side A is driving a 2 kΩ load. Here the power changes in the chip with the maximum power change occurring at 7.5 V. Figure 27 shows crosstalk under the most severe conditions. Side A is connected as a follower with 0 V input, and is forced to sink and source ±5 mA of output current.

\[
\text{Power} = (30 \, \text{V})(5 \, \text{mA}) = 150 \, \text{mW}
\]

Even this large change in power causes only an 8 μV (linear) change in the input offset voltage of Side B.
OPERATION WITH A GAIN OF −100

To show the outstanding dc precision of the AD708 in a real application, Table 3 shows an error budget calculation for a gain of −100. This configuration is shown in Figure 28.

Table 3. Error Sources

<table>
<thead>
<tr>
<th>Error Sources</th>
<th>Maximum Error Contribution</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Au = 100 (S Grade)</td>
</tr>
<tr>
<td></td>
<td>(Full Scale: VOUT = 10 V, VIN = 100 mV)</td>
</tr>
<tr>
<td>Vos</td>
<td>30 μV/100 mV = 300 ppm</td>
</tr>
<tr>
<td>Ios</td>
<td>(100 kΩ)(1 nA)/10 V = 10 ppm</td>
</tr>
<tr>
<td>Gain (2 kΩ Load)</td>
<td>10 V/(5 × 106)/100 mV = 20 ppm</td>
</tr>
<tr>
<td>Noise</td>
<td>0.35 mV/100 mV = 4 ppm</td>
</tr>
<tr>
<td>Vos Drift</td>
<td>(0.3 mV/°C)/100 mV = 3 ppm/°C</td>
</tr>
<tr>
<td>Total Unadjusted Error</td>
<td>@ 25°C = 334 ppm &gt; 11 bits</td>
</tr>
<tr>
<td></td>
<td>−55°C to +125°C = 634 ppm &gt; 10 bits</td>
</tr>
<tr>
<td>With Offset</td>
<td>@ 25°C = 34 ppm &gt; 14 bits</td>
</tr>
<tr>
<td></td>
<td>−55°C to +125°C = 334 ppm &gt; 11 bits</td>
</tr>
</tbody>
</table>

This error budget assumes no error in the resistor ratio and no error from power supply variation (the 120 dB minimum PSRR of the AD708S makes this a good assumption). The external resistors can cause gain error from mismatch and drift over temperature.

HIGH PRECISION PROGRAMMABLE GAIN AMPLIFIER

The three op amp programmable gain amplifier shown in Figure 29 takes advantage of the outstanding matching characteristics of the AD708 to achieve high dc precision.

Figure 28. Gain of −100 Configuration

Figure 29. Precision PGA

The gains of the circuit are controlled by the select lines, A0 and A1, of the AD7502 multiplexer, and are 1, 10, 100, and 1000 in this design.

The input stage attains very high dc precision due to the 30 μV maximum offset voltage match of the AD708S and the 1 nA maximum input bias current match. The accuracy is maintained over temperature because of the ultralow drift performance of the AD708.

To achieve 0.1% gain accuracy, along with high common-mode rejection, the circuit should be trimmed.

To maximize common-mode rejection
1. Set the select lines for gain = 1 and ground VINB.
2. Apply a precision dc voltage to VINA and trim RA until VOUT = −VIN to the required precision.
3. Connect VINB to VINA and apply an input voltage equal to the full-scale common mode expected.
4. Trim RB until VOUT = 0 V.

To minimize gain errors
1. Select gain = 10 with the control lines and apply a differential input voltage.
2. Adjust the 100 Ω potentiometer to VOUT = 10 VIN (adjust VIN magnitude as necessary).
3. Repeat Step 1 and Step 2 for gain = 100 and gain = 1000, adjusting the 1 kΩ and 10 kΩ potentiometers, respectively.

The design shown in Figure 29 should allow for 0.1% gain accuracy and 0.1 μV/V common-mode rejection when ±1% resistors and ±5% potentiometers are used.
BRIDGE SIGNAL CONDITIONER

The AD708 can be used in the circuit shown in Figure 30 to produce an accurate and inexpensive dynamic bridge conditioner. The low offset voltage match and low offset voltage drift match of the AD708 combine to achieve circuit performance better than all but the best instrumentation amplifiers. The outstanding specifications of the AD708, such as open-loop gain, input offset currents, and low input bias currents, do not limit circuit accuracy.

As configured, the circuit only requires a gain resistor, \( R_G \), of suitable accuracy and a stable, accurate voltage reference. The transfer function is

\[
V_O = V_{REF} \left[ \frac{\Delta R}{(R + \Delta R)} \right] \left[ \frac{R_G}{R} \right]
\]

The only significant errors due to the AD708S are

\[
V_{OS_{OUT}} = (V_{OS_{MATCH}})(2R_G/R) = 30 \text{ mV}
\]

\[
V_{OS_{OUT}(T)} = (V_{OS_{DRIFT}})(2R_G/R) = 0.3 \text{ mV/°C}
\]

To achieve high accuracy, Resistor \( R_c \) should be 0.1% or better with a low drift coefficient.

![Figure 30. Bridge Signal Conditioning Circuit](image)

PRECISION ABSOLUTE VALUE CIRCUIT

The AD708 is ideally suited to the precision absolute value circuit shown in Figure 31. The low offset voltage match of the AD708 enables this circuit to accurately resolve the input signal. In addition, the tight offset voltage drift match maintains the resolution of the circuit over the full military temperature range. The high dc open-loop gain and exceptional gain linearity allows the circuit to perform well at both large and small signal levels.

In this circuit, the only significant dc errors are due to the offset voltage of the two amplifiers, the input offset current match of the amplifiers, and the mismatch of the resistors. Errors associated with the AD708S contribute less than 0.001% error over −55°C to +125°C.

Maximum error at 25°C

\[
\frac{30 \text{ μV} + (10 \text{ kΩ}) (1 \text{ nA})}{10 \text{ V}} = 40 \text{ μV/10 V = 4 ppm}
\]

Maximum error at +125°C or −55°C

\[
\frac{50 \text{ μV} + (2 \text{ nA}) (10 \text{ kΩ})}{10 \text{ V}} = 7 \text{ ppm @ +125°C}
\]

Figure 32 shows \( V_{OUT} \) vs. \( V_{IN} \) for this circuit with a ±3 mV input signal at 0.05 Hz. Note that the circuit exhibits very low offset at the zero crossing. This circuit can also produce \( V_{OUT} = −|V_{IN}| \) by reversing the polarity of the two diodes.

![Figure 32. Absolute Value Circuit Performance](image)

SELECTION OF PASSIVE COMPONENTS

Use high quality passive components to take full advantage of the high precision and low drift characteristics of the AD708. Discrete resistors and resistor networks with temperature coefficients of less than 10 ppm/°C are available from Vishay, Caddock, Precision Replacement Parts (PRP), and others.
OUTLINE DIMENSIONS

COMPLIANT TO JEDEC STANDARDS MS-001-BA

CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN. CORNER LEADS MAY BE CONFIGURED AS WHOLE OR HALF LEADS.

Figure 33. 8-Lead Plastic Dual In-Line Package [PDIP] Narrow Body (N-8)
Dimensions shown in inches and (millimeters)

ORDERING GUIDE

<table>
<thead>
<tr>
<th>Model</th>
<th>Temperature Range</th>
<th>Package Description</th>
<th>Package Option</th>
</tr>
</thead>
<tbody>
<tr>
<td>AD708JN</td>
<td>0°C to +70°C</td>
<td>8-Lead Plastic Dual In-Line Package [PDIP]</td>
<td>N-8</td>
</tr>
<tr>
<td>AD708JNZ1</td>
<td>0°C to +70°C</td>
<td>8-Lead Plastic Dual In-Line Package [PDIP]</td>
<td>N-8</td>
</tr>
<tr>
<td>AD708AQ</td>
<td>−40°C to +85°C</td>
<td>8-Lead Ceramic Dual In-Line Package [CERDIP]</td>
<td>Q-8</td>
</tr>
<tr>
<td>AD708BQ</td>
<td>−40°C to +85°C</td>
<td>8-Lead Ceramic Dual In-Line Package [CERDIP]</td>
<td>Q-8</td>
</tr>
<tr>
<td>AD708SQ/883B</td>
<td>−55°C to +125°C</td>
<td>8-Lead Ceramic Dual In-Line Package [CERDIP]</td>
<td>Q-8</td>
</tr>
</tbody>
</table>

1 Z = Pb-free part.